

# 32-BIT RISC PROCESSOR

A project report submitted to the

Department of Electrical and Information Engineering
Faculty of Engineering
University of Ruhuna
Sri Lanka

On 18th February 2024

In completing an assignment for the module

# **EE5260 - Hardware Description Language**

By

Group No: 05

LAKPAHANA A.G.S. EG/2020/4040

LELWALA L.G.S.R EG/2020/4047

MALISHA A.P.D EG/2020/4065

#### 1. Abstract

The design of a RISC processor with memory controller is done in this project. For the best use of memory, this processor contains a memory module and control unit which are included in the processor design. This Processor embodies 15 basic instructions involving Arithmetic, Logical, and Data Transfer and control instructions. To implement these instructions the design incorporates various design blocks like Control Unit (CU), Arithmetic and Logic Unit (ALU), Accumulator, Program Counter (PC), Instruction Register (IR), Memory and additional logic. A new architecture is implemented for the proposed RISC processor with 32 bit input. The processor has small instruction set and control logic design is very much simplified. It is basically designed in order to achieve faster executions and the processor can execute each instruction within one clock cycle. All individual logic blocks are simulated using ModelSim Simulator and top module is obtained by connecting all the blocks in an order.

| /   | 2. Contents              |    |
|-----|--------------------------|----|
| 1.  | Abstract                 | 2  |
| 3.  | Introduction             | 4  |
| 4.  | Methodology              | 5  |
| 5.  | Architecture and Design  | 6  |
| 6.  | Implementation           | 0  |
| 7.  | Testing and Verification | 7  |
| 8.  | Results and Discussion   | 21 |
| 9.  | Conclusion               | 22 |
| 10. | Future Work              | 23 |
| 11. | References               | 24 |

#### 3. Introduction

RISC processors are increasingly prevalent across various sectors, from industrial applications and consumer electronics to tablet computers and some of the world's most advanced supercomputers, such as the K computer. The core principle behind Reduced Instruction Set Computing (RISC) is to utilize a simplified set of instructions, as opposed to a complex instruction set, thereby enhancing the processor's speed. This paper emphasizes the design of a RISC processor that is equipped with 15 essential instructions for executing arithmetic, logical, data transfer, and control operations, highlighting the efficiency gains from this streamlined approach.

Additionally, the project implements of a simplified memory controller module, which employs various control signals to manage the flow of data to and from the memory unit. Integrating the memory controller directly within the processor architecture potentially boosts the system's overall performance. The memory controller's design uniquely incorporates both RAM and ROM into a single memory unit, offering a cost-effective solution per memory unit. Furthermore, a simplified control unit, utilizing distinct control signals, regulates the data flow and orchestrates the operation of the processor's various modules. This design philosophy makes such processors highly suitable for a broad range of general-purpose applications.

### 4. Methodology

A newly designed RISC processor integrates a memory controller. It operates as a 32-bit processor with a straightforward instruction set consisting of 15 fundamental instructions covering Arithmetic, Logical, Data Transfer, and control operations. Key design components include the control unit (CU), Arithmetic and Logical Unit (ALU), Accumulator, Program Counter (PC), Instruction Register (IR), Memory, and additional logic blocks. The processor is engineered to optimize performance through parallel processing and pipelining, completing each instruction within a single clock cycle.

Comprising various logic blocks, the processor accepts a 32-bit Data-in input. Its functionality relies on an executable clock, a positive edge-triggered input, alongside one-bit inputs for reset and 'y', and a clock input for fetch. Data input is directed to both the instruction register and memory unit. The instruction register, storing the currently executed instruction, receives inputs from Data in, reset, and load instruction register (ldir).

Output from the instruction register includes a 4-bit opcode (the MSB bits of the 32-bit input), with the remaining 28 bits forming irout, which serves as input to the multiplexer. The Program Counter holds the address of the currently executed instruction. Incrementing its value by 1 occurs when both fetch and incpc signals are HIGH. The instruction register and Program Counter outputs are fed into the multiplexer, generating an output address for memory based on the fetch input.

Memory unit operations involve reading/writing data to/from the provided input address. Data read from memory becomes one input to the ALU, while the other input is the accumulator's output. The ALU executes various operations on these inputs, producing a 32-bit output stored in the accumulator, determined by the opcode. The control unit, streamlined in design, issues command signals to other modules based on different opcode values. When the buffer's 'y' input is HIGH, data out is sourced from the buffer.

The RISC processor design was developed using Verilog, a hardware description language (HDL), to specify and describe the behavior of digital circuits. ModelSim, a widely-used HDL simulation tool, was employed for simulating and verifying the functionality of the design, providing features for debugging, waveform viewing, and timing analysis

# 5. Architecture and Design

The architecture of the 32-bit RISC processor was meticulously crafted to achieve a balance between performance, simplicity, and scalability. This section provides an in-depth description of the key architectural features and design decisions.



Figure 1: Architecture of the RISC Processor

#### Accumulator

The Accumulator is a crucial component designed to store and update values as the processor executes instructions. Its operational behavior is captured in the simulation waveform, which illustrates how data is managed within the accumulator. When the reset (`rst`) signal is set to "0", the accumulator's output is reset to zero, ensuring that the processor starts from a known state. Conversely, when the load accumulator (`ldacc`) signal is activated ('1'), the accumulator outputs the stored value, showcasing its capability to dynamically respond to control signals.

#### • Arithmetic and Logical Unit (ALU)

The ALU is at the heart of the processor, capable of performing a wide array of operations, including arithmetic, logical, and data transfer tasks. It processes inputs from two 32-bit data lines ('acc' and 'data') and an opcode that dictates the operation to be performed. The presence of a clock input ('execlk') ensures that operations are synchronized with the system clock, facilitating timely execution of instructions. Different operations are visualized in the simulation waveform for various opcode values, highlighting the ALU's versatility in handling computational tasks.

#### • Instruction Register

The Instruction Register stores the instruction currently being executed, which is pivotal for the sequential operation of the processor. It accepts instruction data and control signals ('rst' and 'ldir') to manage its operation. The simulation results show how the register outputs a 4-bit opcode and the instruction data ('irout') based on the state of the reset and load signals. This functionality ensures that the processor decodes and executes the correct instruction at each step of its operation.

#### • Program Counter

The Program Counter (PC) is responsible for tracking the address of the next instruction to be executed, incrementing its value with each instruction cycle. It resets to zero once it reaches its maximum value, ensuring a cyclical flow of instruction execution. The simulation demonstrates the PC's incrimination logic and its critical role in guiding the processor through the instruction sequence, ensuring a seamless flow of execution.

#### • Multiplexer

The Multiplexer plays a key role in directing the flow of data within the processor by selecting between multiple input signals based on a control signal ('fetch'). It switches between 'irout' and 'pcout' as outputs, depending on the state of the 'fetch' signal. This functionality is crucial for dynamic data routing within the processor, allowing for flexible control over data paths based on operational requirements.

#### Memory Module

The Memory Module, encompassing both RAM and ROM functionalities, with 256 memory locations, each capable of storing 32 bits provides essential storage capabilities within the processor. It supports read and write operations, enabling the processor to interact with memory according to the needs of the instruction being executed. The simulation shows how data is managed within the memory, including writing to and reading from specific locations, as well as resetting data based on control signals, highlighting the memory's role in data storage and retrieval.

#### • Control Unit

The Control Unit orchestrates the operation of the processor by generating control signals based on the current opcode. These signals direct the behavior of other components, such as the ALU, memory, and registers, ensuring coordinated execution of instructions. The simulation results demonstrate how the Control Unit adapts its output to match the requirements of each instruction, facilitating the processor's adaptive response to different operational scenarios.

| The Buffer ten | nporarily holds data, acting as an intermediary between components to ensur     |
|----------------|---------------------------------------------------------------------------------|
|                | ansfer and synchronization. Its output is contingent on the control signal (`y` |
|                | ation indicating that the buffer actively transfers data when `y` is '1'. This  |
|                | ation underscores the buffer's role in managing data flow within the processor  |
|                | efficient data handling and processing.                                         |
|                |                                                                                 |
|                |                                                                                 |
|                |                                                                                 |
|                |                                                                                 |
|                |                                                                                 |
|                |                                                                                 |
|                |                                                                                 |
|                |                                                                                 |
|                |                                                                                 |
|                |                                                                                 |
|                |                                                                                 |
|                |                                                                                 |
|                |                                                                                 |
|                |                                                                                 |
|                |                                                                                 |
|                |                                                                                 |
|                |                                                                                 |
|                |                                                                                 |
|                |                                                                                 |
|                |                                                                                 |
|                |                                                                                 |
|                |                                                                                 |
|                |                                                                                 |
|                |                                                                                 |
|                |                                                                                 |
|                |                                                                                 |
|                |                                                                                 |

### 6. Implementation

The implementation phase of the 32-bit RISC processor project involved translating the architectural design into Verilog HDL code and realizing the various hardware components necessary for processor functionality. This section provides a detailed overview of the steps taken during the implementation process.

#### • Conceptualization and Design

Black Box Diagrams: For each module (e.g., Accumulator, ALU, Instruction Register, Program Counter, Multiplexer, Memory Module, Control Unit, Buffer), the first step involves drawing black box diagrams. These diagrams are essential for understanding the inputs, outputs, and primary functions of each module without getting bogged down in implementation details.

#### • Coding in Verilog

Verilog Implementation: After finalizing the design, the next step involves coding each module using Verilog, a hardware description language (HDL) favored for its ability to model electronic systems at various levels of abstraction.

#### • Accumulator

```
1
    module accumulator (
2
         input wire execlk,
3
         input wire ldacc,
4
         input wire rst,
5
         input wire [31:0] acc,
6
         output reg [31:0] acc out
7
    -);
8
9
    always @(posedge execlk or posedge rst) begin
10
         if (rst) begin
11
             acc out <= 32'b0;
12
         end else if (ldacc) begin
13
             acc out <= acc;
14
          end
15
    end
16
17
    endmodule
18
19
```

Figure 2: Verilog code for Accumulator

#### • Program Counter

```
Ln#
  1
      module ProgramCounter(
  2
            input wire fetch,
  3
            input wire incpc,
  4
            output [27:0] pcout
  5
       -);
  6
  7
       parameter MAX_PC_VALUE = 8'hFF;
  8
  9
       reg [27:0] pcounter = 28'h0;
 10
 11
      always @(posedge fetch) begin
 12
            if (pcounter[7:0] == MAX_PC_VALUE && incpc) begin
 13
                pcounter <= 28'h0;
 14
            end else if (incpc) begin
 15
                pcounter <= pcounter + 1'bl;</pre>
 16
            end
 17
       end
 18
 19
        assign pcout = pcounter;
 20
 21
       endmodule
 22
Wave X
         buffer_tb.v ×
                       buffer.v ×
                                           loadmem.v
                                  acc.v ×
                                                       memory.v
```

Figure 3: Verilog code for Program Counter

#### • Buffer

```
Ln#
  1 ♣ pmodule conditional_buffer(
            input wire [31:0] acc1,
  3
            input wire y,
  4
            output wire [31:0] data
  5
      -);
  6
  7
       assign data = y ? acc1 : 32'bz;
  8
  9
      endmodule
 10
 11
Wave × buffer_tb.v ×
                    buffer.v ×
```

Figure 4: Verilog code for Buffer

#### • Memory Module

```
Ln#
1
     module MemoryModule (
 2
           input [27:0] address,
 3
           input [31:0] data,
 4
           input wr,
 5
           input rd,
 6
           input rst,
 7
           output reg [31:0] datal
       );
 8
 9
10
           reg [31:0] memory [0:255];
11
     自日
12
           always @(*) begin
13
              if (rst) begin
14
                   memory[address] <= 32'b0;
15
               end else if (rd) begin
16
                   datal <= memory[address];
17
               end else if (wr) begin
18
                   memory[address] <= data;
19
               end
20
           end
21
     - endmodule
22
23
```

Figure 5: Verilog code for Memory Module

#### • Instruction Register

```
<u>ነ</u>ቀ 😃
Ln#
 1
     module instruction_register(
 2
          input wire rst,
           input wire ldir,
           input wire [31:0] data,
 4
 5
           output reg [3:0] opcode,
           output reg [27:0] irout
 6
 7
      F);
 8
 9
     🛱 always @(*) begin
10
    if (rst) begin
               opcode <= 4'b1111;
11
               irout <= 28'b0;
12
           end else if (ldir) begin
13
              opcode <= data[31:28];
14
               irout <= data[27:0];
15
16
           end else begin
               opcode <= opcode; // Hold the current value if rst and ldir are not asserted
17
18
               irout <= irout;
19
           end
20
      end
      endmodule
21
22
```

Figure 6: Verilog code for Instruction Register

#### • ALU

```
Ln#
 1
     module ALU(
           input wire [31:0] acc,
 2
 3
           input wire [31:0] data,
 4
           input wire [3:0] opcode,
 5
           input wire execlk,
 6
           output reg [31:0] accl
 7
      -);
 8
 9
       localparam ADD = 4'b0000;
10
       localparam SUB = 4'b0001;
       localparam AND = 4'b0010;
11
12
       localparam OR
                       = 4'b0011;
       localparam XOR = 4'b0100;
13
14
       localparam NOT
                       = 4'b0101;
15
       localparam SHL = 4'b0110; // Logical shift left
       localparam SHR = 4'b0111; // Logical shift right
16
17
       localparam MUL = 4'b1000;
       localparam DIV = 4'b1001;
18
19
       localparam MOD = 4'b1010;
20
       localparam INC = 4'b1011;
21
       localparam DEC = 4'b1100;
22
       localparam PASS = 4'b1101;
23
24
     always @(posedge execlk) begin
25
          case (opcode)
26
               ADD: accl <= acc + data;
27
               SUB: accl <= acc - data;
               AND: accl <= acc & data;
28
29
               OR: accl <= acc | data;
               XOR: accl <= acc ^ data;
30
31
               NOT: accl <= ~data;
32
               SHL: accl <= data << 1;
33
               SHR: accl <= data >> 1;
34
               MUL: accl <= acc * data;
35
               DIV: accl <= acc / data;
               MOD: accl <= acc % data;
36
37
               INC: accl <= data + 1;
38
               DEC: accl <= data - 1;
39
               PASS:accl <= data;
40
               default: accl <= acc;
41
           endcase
42
      - end
43
44
      endmodule
45
```

Figure 7: Verilog code for ALU

#### • MUX

```
Ln#
 1
    module Multiplexer (
 2
          input wire fetch,
                               // Control signal for selecting input
          input wire [27:0] irout, // Input 1
 3
          input wire [27:0] pcout, // Input 2
 4
 5
          output wire [27:0] address // Output
 6
     -);
 7
 8
          assign address = (fetch) ? pcout : irout;
 9
     endmodule
10
11
```

Figure 8: Verilog code for MUX

#### • Control Unit

```
module control_unit(
 2
          input wire [3:0] opcode,
          output reg incpc,
 3
 4
          output reg ldacc,
 5
          output reg ldir,
 6
          output reg ldpc,
           output reg rd,
 8
           output reg rst,
9
          output reg wr,
10
          output reg y
     -);
11
12
     always @(*) begin
13
          incpc = 0;
14
15
          ldacc = 0;
           ldir = 0;
16
17
          ldpc = 0;
18
           rd = 0;
           rst = 0;
19
          wr = 0;
20
21
          y = 0;
22
23
     自
          case (opcode)
24
               4'b1110: begin
25
                   incpc = 1;
26
              end
     F
27
               4'bllll: begin
28
                  y = 1;
29
                   rd = 0;
30
                   wr = 1;
31
               end
     4'b00000: begin
32
33
                   ldir = 1;
34
               end
               4'b1010: begin
35
36
                   ldacc = 1;
     37
               end
               4'b1011: begin
38
39
                   rd = 1;
40
                   wr = 0;
41
               end
42
               4'b1100: begin
43
                   incpc = 1;
44
                   1dpc = 1;
45
46
           endcase
47
     end
```

Figure 9: Verilog code for Control Unit

#### Processor

```
Ln#
      module Processor (
             input wire [31:0] data_in,
             input wire execlkl,
             input wire fetch,
             input wire rstl,
             input wire y,
             output wire [31:0] data_out
       -);
             // Internal wires to connect modules
            wire [3:0] opcode;
wire [27:0] irout;
12
13
             wire incpc;
             wire ldacc;
15
             wire ldir;
16
            wire ldpc;
             wire rd;
             wire wr;
             wire [31:0] acc;
            wire [31:0] accl;
wire [31:0] datal;
20
21
             wire [27:0] address;
23
24
             wire [27:0] pcout;
             // Instantiate modules
25
26
             instruction_register IR (
                 .rst(rstl),
28
                  .ldir(ldir)
29
                 .data(data_in),
30
                 .opcode (opcode),
                 .irout (irout)
32
            );
33
34
            control_unit CU (
      中
                 .opcode (opcode),
36
37
                  .incpc(incpc),
                 .ldacc(ldacc),
                 .ldir(ldir),
39
                 .ldpc(ldpc),
40
                 .rd(rd),
                 .rst(rstl),
.wr(wr),
41
42
                 .y(y)
44
             );
             ALU alu (
                 .acc(acc),
48
                 .data(datal),
                 .opcode (opcode)
50
                 .execlk(execlkl),
51
                 .accl (accl)
53
54
             accumulator ACC (
.execlk(execlk1),
                 .ldacc(ldacc),
56
57
                 .rst(rstl),
                 .acc(accl).
                 .acc_out (acc)
59
60
             conditional_buffer BUFFER (
61
62
63
                 .accl (acc),
                 . y (y),
                 .data(data_out)
64
65
66
            MemoryModule MEMORY (
                 .address(irout),
69
70
71
                 .data(data_in),
                 .wr (wr) .
                 .rd(rd),
72
73
74
                 .rst(rstl),
                 .datal (datal)
            );
75
76
77
            Multiplexer MUX (
                 .fetch(fetch),
78
79
80
                 .irout(irout),
                  .pcout (pcout) ,
                 .address (address)
82
83
             ProgramCounter PC (
85
86
                 .incpc(incpc),
                 .pcout (pcout)
      endmodule
```

Figure 10: Verilog code for Processor

| Challenges and Solutions                                                                                                                                                                                                                                                 |  |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Error Handling: One common challenge involves debugging syntax and logical errors in Verilog code. Solutions often require thorough review of the code, consultation of Verilog documentation, and leveraging online forums and communities for specific error messages. |  |
|                                                                                                                                                                                                                                                                          |  |
|                                                                                                                                                                                                                                                                          |  |
|                                                                                                                                                                                                                                                                          |  |
|                                                                                                                                                                                                                                                                          |  |
|                                                                                                                                                                                                                                                                          |  |
|                                                                                                                                                                                                                                                                          |  |
|                                                                                                                                                                                                                                                                          |  |
|                                                                                                                                                                                                                                                                          |  |
|                                                                                                                                                                                                                                                                          |  |
|                                                                                                                                                                                                                                                                          |  |
|                                                                                                                                                                                                                                                                          |  |
|                                                                                                                                                                                                                                                                          |  |
|                                                                                                                                                                                                                                                                          |  |
|                                                                                                                                                                                                                                                                          |  |
|                                                                                                                                                                                                                                                                          |  |
|                                                                                                                                                                                                                                                                          |  |
|                                                                                                                                                                                                                                                                          |  |
|                                                                                                                                                                                                                                                                          |  |
|                                                                                                                                                                                                                                                                          |  |
|                                                                                                                                                                                                                                                                          |  |
|                                                                                                                                                                                                                                                                          |  |

# 7. Testing and Verification

## • Accumulator



Figure 11: Test bench result for Accumulator

## • Buffer



Figure 12: Test bench result for Buffer

# • Memory Module



Figure 13: Test bench result for Memory Module

# • Instruction Register



Figure 14: Test bench result for Instruction Register

# • ALU



Figure 15: Test bench result for ALU

# • MUX



Figure 16: Test bench result for MUX

# • Control Unit



Figure 17: Test bench result for Control Unit

### 8. Results and Discussion

The overall performance and functionality of the 32-bit RISC processor were evaluated based on the successful verification of individual modules and their integration into a whole system. While we were able to verify each module independently, challenges arose when attempting to synchronize their operations within the complete processor. Despite this limitation, significant progress was made towards achieving our initial objectives.

Comparing the results with initial objectives and expectations, we have largely met our goals in terms of module verification and functionality. However, the inability to seamlessly integrate all modules highlights areas that require further attention and refinement in future iterations of the design process.

## 9. Conclusion

In conclusion, this project outlines the implementation and simulation of a RISC processor with a memory controller using the ModelSim simulator. RISC processors are widely applied across various domains, ranging from industrial applications to electronic gadgets and even some of the world's fastest supercomputers like the K computer. To optimize memory utilization, a straightforward RISC processor design is chosen. This design integrates several essential blocks including the ALU, Accumulator, Control Unit (CU), Memory, Program Counter, Instruction Register, and Buffer. Employing simplified logic in the memory and control unit components enhances the processor's speed. Furthermore, the processor is engineered to execute each instruction within a single clock cycle, contributing to its overall efficiency and effectiveness.

#### 10. Future Work

While the development of the 32-bit RISC processor marks a significant achievement, there are several avenues for future work and enhancement to explore. This section outlines potential areas for further development and improvement:

#### • Performance Optimization

Branch Prediction: Implementing branch prediction algorithms to reduce the latency associated with control flow changes in the processor. This can significantly improve the processor's performance by minimizing the number of stalls that occur during branching instructions.

Pipeline Optimization: Enhancing the processor's pipeline stages for more efficient instruction processing. This could involve fine-tuning the pipeline to reduce hazards and implementing techniques such as instruction reordering or speculative execution.

#### • Instruction Set Expansion

Adding New Instructions: Extending the instruction set to support a broader range of operations, including complex arithmetic operations, floating-point calculations, and specialized instructions for certain applications. This would increase the versatility and applicability of the processor for various computing tasks.

| 11. References                                                                                                   |
|------------------------------------------------------------------------------------------------------------------|
|                                                                                                                  |
| [1] Begum, Sd.A. and M, Dr.S. (2015). Implementation of a 32 bit RISC processor with memory                      |
| controller by using VHDL. <i>IJIREEICE</i> , 3(8), pp.110–114. doi:https://doi.org/10.17148/ijireeice.2015.3824. |
| [2] Trivedi, P. and Tripathi, R.P. (2015). Design & analysis of 16 bit RISC processor using low                  |
| power pipelining. International Conference on Computing, Communication & Automation.                             |
| doi:https://doi.org/10.1109/ccaa.2015.7148575.                                                                   |
| Project code: https://github.com/lakpahana/32bit_RISC_Processor                                                  |
| 1 Toject code. https://grando.com/nakpanana/320te/NiSe_1 Toccssor                                                |
|                                                                                                                  |
|                                                                                                                  |
|                                                                                                                  |
|                                                                                                                  |
|                                                                                                                  |
|                                                                                                                  |
|                                                                                                                  |
|                                                                                                                  |
|                                                                                                                  |
|                                                                                                                  |
|                                                                                                                  |
|                                                                                                                  |
|                                                                                                                  |
|                                                                                                                  |
|                                                                                                                  |