#### Unit 14

## **Derivation of State Graphs and Tables**

Logic Circuits (Spring 2022)

#### Design Procedure

- 1. Determine the required relationship between the input and output sequences and derive a state table. For many problems, it is easiest to first **construct a state graph**.
- 2. Reduce the table to a minimum number of states.
- 3. If the reduced table has m states  $(2^{n-1} < m \le 2^n)$ , n flip-flops are required. **Assign a unique combination of flip-flop states** to correspond to each state in the reduced table.
- **4. Form the transition table** to specify the next states of the flip-flops and the output in terms of the present states of the flip-flops and the input.
- 5. Plot next-state maps for each flip-flop and derive the flip-flop input equations. Derive the output functions.
- 6. Realize the flip-flop input equations and the output equations using the available logic gates.
- 7. Check your design by signal tracing, computer simulation, or laboratory testing.

14.1 Design of a Sequence Detector

#### Sequence Detector by Mealy Machine

- Specification
  - Examine a string of 0's and 1's applied to the X input
  - Generate an output Z = 1 only when an input sequence '101' occurs
  - Assume that the input X can only change between clock pulses.
- Block diagram



■ Example input/output sequence

14.1 Design of a Sequence Detector

논리회로 14-3

#### Sequence Detector by Mealy Machine

- We do not know how many flip-flops are required
- State graph







■ State table

|                       |                       |                       | Pres  | ent   |
|-----------------------|-----------------------|-----------------------|-------|-------|
| Present               | Next State            |                       | Out   | out   |
| State                 | X = 0                 | X = 1                 | X = 0 | X = 1 |
| S <sub>0</sub>        | S <sub>0</sub>        | S <sub>1</sub>        | 0     | 0     |
| <b>S</b> <sub>1</sub> | <b>S</b> <sub>2</sub> | <b>S</b> <sub>1</sub> | 0     | 0     |
| <b>S</b> <sub>2</sub> | So                    | S <sub>1</sub>        | 0     | 1     |

|    | $A^+B^+$ |       | Z     |       |
|----|----------|-------|-------|-------|
| AB | X = 0    | X = 1 | X = 0 | X = 1 |
| 00 | 00       | 01    | 0     | 0     |
| 01 | 10       | 01    | 0     | 0     |
| 10 | 00       | 01    | 0     | 1     |

14.1 Design of a Sequence Detector

## Sequence Detector by Mealy Machine

Next-state and output maps



11

10

■ Flip-flop input equations and output equation

$$D_A = A^+ = X'B$$

$$D_B = B^+ = X,$$

$$Z = XA$$

14.1 Design of a Sequence Detector

논리회로 14-5

### Sequence Detector by Mealy Machine

■ Logic diagram



- Limitations
  - Read the value of Z after the input X has changed and before the active clock edge to avoid false outputs

14.1 Design of a Sequence Detector

### Sequence Detector by Moore Machine

- The output changes with the state instead of with the state transition
- State graph







■ State table

| Present               | Next State            |                       | Present   |
|-----------------------|-----------------------|-----------------------|-----------|
| State                 | X = 0                 | X = 1                 | Output(Z) |
| <b>S</b> <sub>0</sub> | <b>S</b> <sub>0</sub> | S <sub>1</sub>        | 0         |
| <b>S</b> <sub>1</sub> | <b>S</b> <sub>2</sub> | <b>S</b> <sub>1</sub> | 0         |
| $S_2$                 | So                    | S <sub>3</sub>        | 0         |
| <b>S</b> <sub>3</sub> | <b>S</b> <sub>2</sub> | <b>S</b> <sub>1</sub> | 1         |

|    | $A^+$ |       |   |
|----|-------|-------|---|
| AB | X = 0 | X = 1 | Z |
| 00 | 00    | 01    | 0 |
| 01 | 11    | 01    | 0 |
| 11 | 00    | 01    | 0 |
| 10 | 11    | 01    | 1 |

14.1 Design of a Sequence Detector

논리회로 14-7

## Sequence Detector by Moore Machine

Next-state and output maps

■ Flip-flop input equations and output equation

14.1 Design of a Sequence Detector

## Sequence Detector by Moore Machine

■ Logic diagram

- Limitations
  - Could read the value of Z any time
  - However, the output Z does not count the current input X into consideration

14.1 Design of a Sequence Detector

논리회로 14-9

## State Graph for Mealy Model (Revisited)

Detecting "101" sequence



14.1 Design of a Sequence Detector

#### State Graph for Moore Model (Revisited)

Detecting "101" sequence



14.1 Design of a Sequence Detector

논리회로 14-11

## More Complex Design Problems

- Specifications
  - Moore sequential circuit
  - One input X
  - One output Z
  - The output Z is 1 if the total number of 1's received is odd and at least two consecutive 0's have been received
  - Some sample cases

14.2 More Complex Design Problems

# More Complex Design Problems

#### ■ State diagram





| State                 | Sequence Received            |
|-----------------------|------------------------------|
| <b>S</b> <sub>0</sub> | Reset or even 1's            |
| $S_1$                 | Odd 1's                      |
| $S_2$                 | Even 1's and ends in 0       |
| $S_3$                 | Even 1's and 00 has occurred |
| <b>S</b> <sub>4</sub> | 00 has occurred and odd 1's  |
|                       |                              |

14.2 More Complex Design Problems

논리회로 14-13

# More Complex Design Problems

#### State diagram



| State          | Input Sequences              |
|----------------|------------------------------|
| S <sub>0</sub> | Reset or even 1's            |
| S <sub>1</sub> | Odd 1's                      |
| $S_2$          | Even 1's and ends in 0       |
| S <sub>3</sub> | Even 1's and 00 has occurred |
| $S_4$          | Odd 1's and 00 has occurred  |
| $S_5$          | Odd 1's and ends in 0        |

14.2 More Complex Design Problems

#### Procedure to Derive State Graphs

- 1. First, construct some sample input and output sequences to make sure that you understand the problem statement.
- 2. Determine under what conditions, if any, the circuit should reset to its initial state.
- 3. If only one or two sequences lead to a nonzero output, a good way to start is to construct a partial state graph for those sequences.
- 4. Another way to get started is to determine what sequences or groups of sequences must be remembered by the circuit and set up states accordingly.
- 5. Each time you add an arrow to the state graph, determine whether it can go to one of the previously defined states or whether a new state must be added.
- 6. Check your graph to make sure there is one and only one path leaving each state for each combination of values of the input variables.
- 7. When your graph is complete, test it by applying the input sequences and making sure the output sequences are correct.

14.1 Design of a Sequence Detector