# EE32 Device Simulation Lab

Name: Harsh Kadian Date: 22/1/2020

**Enrolment ID:** 2017eeb1142

**Lab 1:** Design and analysis of 180-nm N-MOSFET for digital and analog applications.

# **Device Specifications:**

| Gate Length (L <sub>G</sub> ):           | 180nm                 |
|------------------------------------------|-----------------------|
| Silicon Thickness (T <sub>Si</sub> ):    | 500nm                 |
| Gate Oxide Thickness (T <sub>OX</sub> ): | 4.1nm                 |
| Substrate doping:                        | 1e+17                 |
| Source/ Drain doping:                    | 2e+20                 |
| Gate work function:                      | 4.3eV                 |
| Decay length:                            | 5nm                   |
| Interface length:                        | 1.4                   |
| Add other parameters required for the    | Junction Depth = 60nm |
| design                                   |                       |

### **Results and Discussions:**

NMOS structure is created with source and drain regions of length 180nm and a channel length of 180nm too. The thickness of the substrate is taken to be 500nm. Assuming no change in other fabrication processes thus lateral diffusion and interface length are assumed to be the same.



The transfer characteristics obtained for the device are shown below. As compared to any higher technology node, operating voltages and threshold voltage are reduced. Moreover, consequently, the current is reduced too.

A saturation current of 0.322 mA is observed with a bias of 1V across the gate and 1V across source-drain junctions. Threshold voltage observed is around 0.434 V





### **Essential Characteristics of MOS:**

- I<sub>ON</sub>/I<sub>OFF</sub>: A figure of merit determining the performance of a semiconductor device. High performance is determined by higher on current and low leakage is determined by lower off current. Thus, a higher ratio is desired, and typically a higher ratio is a symbol of better gate control.
- DIBL: It determines the change in threshold voltage due to change of bias across drain/source junctions and since bias on drain should not affect the threshold voltage, ideally its zero.
- Subthreshold Slope: It is a measure of the responsiveness of the MOSFET. It determines the value of gate voltage required to change the magnitude of drain current by an order.

## **Understanding the variation of Substrate Doping:**

With the increase of Substrate doping, the threshold voltage is affected as the inversion charge density is a function of the substrate doping. Also, it affects the diffusion of source and drain junctions.



With the increase of doping density, the threshold voltage increases. Also, a highly doped substrate has very low leakage current whereas low doped substrate has higher leakage current as could be seen below.





The characteristics of MOS devices based on the variation of substrate doping as listed below:

|                                   | $NSUB = 10^{16}$      | $NSUB = 10^{17}$      | $NSUB = 10^{18}$        |
|-----------------------------------|-----------------------|-----------------------|-------------------------|
| I <sub>OFF</sub> (Amp)            | 1.06×10 <sup>-5</sup> | 4.53×10 <sup>-9</sup> | 7.23×10 <sup>-15</sup>  |
| I <sub>ON</sub> (Amp)             | 4.73×10 <sup>-4</sup> | 3.22×10 <sup>-4</sup> | 3.8655×10 <sup>-5</sup> |
| I <sub>ON</sub> /I <sub>OFF</sub> | 4.73×10 <sup>1</sup>  | $7.10 \times 10^4$    | 5.3×10 <sup>9</sup>     |
| DIBL (mV/V)                       |                       | 52.22                 | 10.33                   |
| Subthreshold<br>Slope (mV/Dec.)   | 297.2                 | 93.01                 | 74.4                    |

Effect on Subthreshold Slope for variation in substrate doping



# **Understanding the variation of Diffusion length on Drain Current:**



The profiles for different diffusion length are as shown above. As could be easily intuited, higher lateral diffusion results in more DIBL as more of the channel region is affected by the potential on the drain. Also, the threshold voltage is decreased with increasing diffusion. Furthermore, Subthreshold swing gets worse too.

However, it is significant to note that the ON current increases with an increase in lateral diffusion as channel length are reduced subsequently affecting the electrical field across the junctions too.







The characteristics of MOS devices based on the variation of decay length of source/drain junctions are as listed below:

|                                   | 1 = 2.5nm             | 1 = 5nm               | 1 = 10nm              |
|-----------------------------------|-----------------------|-----------------------|-----------------------|
| I <sub>OFF</sub> (Amp)            | 3.1×10 <sup>-9</sup>  | 4.53×10 <sup>-9</sup> | 1.49×10 <sup>-8</sup> |
| I <sub>ON</sub> (Amp)             | 3.11×10 <sup>-4</sup> | 3.22×10 <sup>-4</sup> | 3.4×10 <sup>-4</sup>  |
| I <sub>ON</sub> /I <sub>OFF</sub> | 1.003×10 <sup>5</sup> | 7.10×10 <sup>4</sup>  | 2.28×10 <sup>4</sup>  |
| DIBL (mV/V)                       | 47.66                 | 52.22                 | 67.11                 |
| Subthreshold<br>Slope             | 89.7                  | 93.01                 | 97.26                 |

## **Understanding the variation of Source/ Drain doping:**

Source and drain doping although do not have a powerful effect for the drain current. The associated figures of merit are listed below:



The characteristics of MOS devices based on the variation of source/drain doping is as listed below:

|                                   | $S/D = 5 \times 10^{19}$ | $S/D = 1 \times 10^{20}$ | $S/D = 5 \times 10^{20}$ |
|-----------------------------------|--------------------------|--------------------------|--------------------------|
| I <sub>OFF</sub> (Amp)            | 3.854×10 <sup>-9</sup>   | 4.53×10 <sup>-9</sup>    | 6.575×10 <sup>-9</sup>   |
| I <sub>ON</sub> (Amp)             | 3.16×10 <sup>-4</sup>    | 3.22×10 <sup>-4</sup>    | 3.38×10 <sup>-4</sup>    |
| I <sub>ON</sub> /I <sub>OFF</sub> | 8.199×10 <sup>5</sup>    | 7.10×10 <sup>4</sup>     | 5.14×10 <sup>4</sup>     |
| DIBL (mV/V)                       | 49.8                     | 52.22                    | 41.10                    |
| Subthreshold<br>Slope             | 90                       | 93.01                    | 96.6                     |

### **Conclusion:**

TSMC 180 nm technology allows the creation of a feature size limited by 180nm. Therefore, all the lateral dimensions that can be made with the fabrication process would have to be bigger than 180nm. Gate Oxide thickness is around 3-4 nm and junction depth to be around 50-74nm as decided by ITRS 1997 and for TSMC180 nm Oxide thickness is fixed over 4.1nm. Doping of Substrate and junctions are application-specific and have variation among the values. The ascertained voltage values for 180nm technology are around 1-1.8V.