

## SASTRAUNIERSITY

(A University established under section 3 of the UGC Act, 1956)

Thanjavur - 613 402, Tamil Nadu, India.

## Cumulative Grade Sheet

M.Tech Degree Examinations 2007 - 2009

Register Number: 010940004

Name of the Candidate: Manikandan, V

Programme: VLSI Design

| Course Code       | Name of the Subject / Course             | Semester        | Credit             | Grade   | Month & Year<br>of Passing |
|-------------------|------------------------------------------|-----------------|--------------------|---------|----------------------------|
| RTS, SCIENCE, TEC | Semester-1                               | TS SCIENCE, TE  | CHNOLOG            | & RESEA | REH ACADEMY (SA            |
| MVLD101R01        | BASICS OF VLSI                           | SCIENCE, TE     | CH14.06            | C       | Nov -2007                  |
| MVLD102R01        | SEMICONDUCTOR PHYSICS AND PROCESSING     | 100 10          | 4                  | В       | Nov -2007                  |
| MVLD103R01        | MODELLING OF DIGITAL SYSTEMS USING HDL   | 11E, TE         | CHM4.06            | a ASE   | Nov -2007                  |
| MVLD104E01        | COMPUTER ARCHITECTURE                    | 1               | 3                  | В       | Nov -2007                  |
| MVLD105E10        | DIGITAL SIGNAL PROCESSING SYSTEMS        | 1               | CHR3LOG            | & BSE   | Nov -2007                  |
| MVLD106R01        | MODELLING LAB                            | 1               | 2                  | S       | Nov -2007                  |
| MVLD107R02        | DESIGN LAB - I                           | 1               | chadine<br>chadine | В       | Nov -2007                  |
|                   | Semester-2                               |                 | NOTOR              | & HESE  | RCH ACADEMY (SA            |
| MVLD201R01        | VLSI SYSTEM DESIGN AND TESTING           | 2               | 4                  | Α       | May -2008                  |
| MVLD202R01        | ANALOG VLSI                              | 2               | 4 10               | A A SE  | May -2008                  |
| MVLD203R01        | CAD FOR VLSI                             | 2               | 3                  | S       | May -2008                  |
| MVLD204E03        | APPLICATION SPECIFIC INTEGRATED CIRCUITS | 2               | 3                  | A       | May -2008                  |
| MVLD205E11        | EMBEDDED SYSTEMS DESIGN                  | 2               | CHN3LGG            | & SSE   | May -2008                  |
| MVLD206R01        | DESIGN LAB - II                          | 2               | CHAPLEG<br>CHAPLEG | A       | May -2008                  |
| MVLD207R01        | MINI PROJECT                             | SCIE 2CE, TI    | CHM2 06            | AS      | May -2008                  |
| MVLD208R01        | SEMINAR                                  | 2               | 2                  | A       | May -2008                  |
|                   | Semester-3 & 4                           | RTS SCIENCE, TE | CHAOLOG            | & RESE  | RCH ACABEMY (SA            |
| MVLD301R01        | PROJECT WORK & VIVA VOCE                 | 3 & 4           | 20                 | SSE     | May -2009                  |

Total Credits: 63

1. Semesters 1 to 4 total CGPA secured 8.5873

HARRIUGHA ARTS, SCIENCE, TECHNOLOGY & RESEARCH ACADEMY (SASTRA)

Place: SASTRA, THANJAVUR.

Date : 12-06-2009

HANMUGHA

HARMUGHA





Controller of Examinations