# Performance Comparison of Full Adder Cells in 45nm Technology Node

Muhtasim Alam Chowdhury
Department of Electrical and Computer
Engineering
North South University
Dhaka, Bangladesh
muhtasimalambd@gmail.com

Md. Nayem
Department of Electrical and Computer
Engineering
North South University
Dhaka, Bangladesh
nayemalam339@gmail.com

Marzia Akter Mona
Department of Electrical and Computer
Engineering
North South University
Dhaka, Bangladesh
marziaaktermona@gmail.com

Md. Ashik Zafar Dipto
Department of Electrical and Computer
Engineering
North South University
Dhaka, Bangladesh
azdipto@gmail.com

Abdullah Al Asif
Department of Electrical and Computer
Engineering
North South University
Dhaka, Bangladesh
abdullahalasif21@gmail.com

Afran Sorwar
Department of Electrical and Computer
Engineering
North South University
Dhaka, Bangladesh
afran.sorwar@northsouth.edu

Abstract—Full Adder (FA) being an integral part of Arithmetic Logic Unit (ALU) of modern integrated circuits (IC) has gained massive research interest by academicians and industrial IC designers. Therefore, a large number of FA cell designs have been innovated, each of them having their respective pros and cons. As a result, it becomes quite necessary to examine the FA cells under a common environment in order to compare their performance parameters which will facilitate IC designers to choose the right FA topology required by the nature of ALU. This paper presents a comparison among 23 different FA cells. Performance comparison of the FAs has been conducted using Cadence design toolkits. The technology node used for the performance analysis and comparison is 45nm.

Keywords—full adder, 1-bit adder, hybrid adder.

## I. INTRODUCTION

VLSI designs which have high degree of efficiency and performance parameters play an important role since modern day electrical and electronic gadgets demand quick calculation utilizing the lowest amount of power [1-7]. FAs are vital part in arithmetic system of advanced ICs. Therefore, FAs design plays a vital role in circuit design of arithmetic systems. As a result, contrasting sorts of FA cells are created throughout the last decade, each bearing some positive and negative sides [8-14].

As there is a large number of FA designs developed by researchers and VLSI designers, it is quite important to simulate, analyze and compare the designs using the same simulation environment which will enable IC designers to pick up the most efficient FA topology required as per system specification [15]. Comparison of FAs conducted in [16] only focused on XOR-XNOR FA designs. However, many other methodologies of FA implementation are required to be analyzed. Comparison of FAs in [17-18] conducted a comparative analysis among FA cells containing various logic methods. However, analysis has been done on 4 FA designs I case of [17]. I case of [18], analysis has been conducted only on 5 FAs. Comparison among FAs done in [19-20] illustrate a large range of FA analysis. However, in ref. [19], technology node has been set to CMOS 180 nm. In case of [20], technology utilized was CMOS 90nm technology. However, Both 180nm and 90nm CMOS processes are considered as

outdated. As a result, it is quite important to simulate the circuits in latest available technology node.

This paper introduces a relative investigation on existing FAs utilizing Cadence CAD apparatuses. Favorable sides and downsides of the FA cells are clearly indicated to have a straightforward review on different sorts of full adders.

#### II. VARIOUS FULL ADDER CELLS

Beginning time of VLSI configuration utilized Pass Transistor Logic (PTL) which utilizes just n-channel CMOS (nMOS) to execute FA cells [21]. PTL FA is quite better in terms of voltage swing. However, it only employs n-channel CMOS transistor (nMOS) which can provide strong logic 0 but unable to provide strong logic 1. Therefore, on account of high power and transistor count, PTL was supplanted by Static CMOS (S-CMOS) logic. S-CMOS utilizes a complementary network of both p-channel and n-channel CMOS (pMOS and nMOS) [22]. FA in [23] employs only 12 transistors. However, the design suffers from threshold voltage drop issue. These 3 FAs in [21-23] falls under conventional domain which only utilizes singe logic style

Transmission Gate FA (TGA) and Transmission Function FA (TFA) came later which use less PMOS and NMOS contrasted with the conventional PTL and S-CMOS strategy [24,25]. While TGA and TFA FA don't experience the effects of voltage degradation, poor capacity of driving is a significant issue in case of TGA and TFA.

FA cells utilizing 16 transistors (16-T) [26], 14 transistors (14-T) [27] and 24 transistors (10-T) [28] likewise utilize different logic styles in order to execute FA function. 24-T FA utilizes a 3 input based XOR logic circuit for computation as opposed to using two separate 2 input XOR gates in series used in conventional designs. In case of 14-T and 10-T adder designs, inputs are passed to XOR gate. As an intermediate block, the XOR gate performs the necessary signals for carry and sum generation. Very low transistors of adders in [23, 27] represents less surface region. But driving ability is a significant concern which restricts their application in high fan-out cases.

Hybrid Pass Static CMOS (HPSC) FA in [29] and New HPSC FA (N-HPSC) utilizes hybrid logic style too. HPSC

978-1-7281-5875-4/21/\$31.00 ©2021 IEEE

uses PTL to create XOR and XNOR functions. The outermost side comprises of S-CMOS technique. This provides full-swing signals. Double Pass Transistor Logic (DPL) and Swing Restored CPL (SRCPL) Hybrid FAs in [31] produce AND and OR signal to process carry-bit. On the other hand, XOR-XNOR signals are used for sum. Carry input signal is utilized as the select bit of Transmission Gate multiplexers (MUX) in order to deliver output signals obtained from the outputs AND-OR and XOR-XNOR functions.

In view of Gate Diffusion Input (GDI) method, 3 FA structures (denoted as GDI 1, 2, 3) have been designed in [32]. Serious issue related with GDI adders is its degradation of signal. Weak driving capacity is another issue associated with this sort of design methodology. More hybrid FA designs are mentioned in [33-40]. Although FA in [39] used GDI method, the design is not subjected to decline of voltage unlike other GDI based designs due to intelligent combination of GDI and S-CMOS logic. GDI gates are placed for receiving the input and processing the input signals. S-CMOS logic is placed on the output terminals which provide full-swing output voltage levels to the design. Hence, two major problems of GDI design: voltage degradation and low driving power have been solved in this design by smart combination of GDI method and S-CMOS logic. FA in [38] used a combination of TG, S-CMOS and PTL logic.

#### III. SIMULATION RESULT

The FAs mentioned in section II were constructed using Cadence CAD tools. The technology node used was 45 nm. The supply voltage was fixed to 1.0 V. Post-layout simulation has been conducted on the FAs. The results are mentioned in Table I. in addition, transistor count of the individual FA is added in Table I. To have a clear view on the comparison, obtained results are also represented graphically using Fig. 1-3

FA in [40], known as 10-T FA could not operate properly in the target technology node (45 nm). Therefore, details on performance parameters were not available in Table I [41-50].

### IV. COMPARATIVE PERFORMANCE ANALYSIS

Detailed analysis based on simulation results on power, delay and PDP obtained using Cadence has been stated in the following sub-sections.

### A. Average Power Comparison:

As per simulation data in Table I and Fig. 1, least power consumption has been achieved by Hybrid 5 FA in [36]. Power consumption of Hybrid FA in [34] was pretty much close to Hybrid 5. Hybrid 7 FA obtained 3<sup>rd</sup> position in case of power consumption among the FAs listed in Table I.

PTL FA in [21] has very high-power dissipation for which its usage has been highly limited in modern VLSI systems. S-CMOS FA in [22] obtained quite satisfactory performance in case of power dissipation in spite of being one of the oldest FA designs. Although 12-T and 14-T FA in [23, 27] have very low Transistor count (TC), they have high power consumption due to threshold voltage drop issue. Performance of TGA [24], TFA [25], 16-T [26], GDI FA designs [32], Hybrid 1 [33], Hybrid 2 [33], Hybrid 4 [35] and Hybrid 8 FA in [39] were also satisfactory.

## B. Propagation Delay:

In case of propagation delay, Hybrid 7 FA in [38] obtained best performance. Hybrid 8 FA in [39] and GDI 2 in [32] are close behind Hybrid 7.

Performance of PTL FA in [21] for propagation delay is quite satisfactory is spite of having very high-power dissipation. S-CMOS FA, which is the most common FA topology has moderated performance compared to the others.

#### C. PDP:

Hybrid 7 FA in [38] obtained best performance in terms of PDP. GDI 1 in [32], Hybrid 3 in [34] and Hybrid 8 in [39] are close behind Hybrid 7 FA.

PTL FA in [21] has very high PDP dui to its excessive power consumption be in spite of having good performance in delay. S-CMOS in [22], 16-T in [26], GDI 1 and GDI 2 in [32] has satisfactory performance parameters in case of PDP.

TABLE I
FULL ADDER CELLS PERFORMANCE COMPARISON

| FA       | Ref. | TC | Power | Delay        | PDP (aJ) |
|----------|------|----|-------|--------------|----------|
|          | no.  |    | (uW)  | (ns)         |          |
| PTL      | [21] | 32 | 2.75  | 53.15        | 146.16   |
| S-CMOS   | [22] | 28 | 1.14  | 64.3         | 73.3     |
| 12-T     | [23] | 12 | 1.89  | 113.6        | 214.7    |
| TGA      | [24] | 20 | 1.01  | 81           | 81.81    |
| TFA      | [25] | 16 | 0.97  | 88.2         | 85.55    |
| 16-T     | [26] | 16 | 0.92  | 56.2         | 51.7     |
| 14-T     | [27] | 14 | 1.72  | 105.8        | 181.98   |
| 24-T     | [28] | 24 | 1.18  | 82.65        | 97.53    |
| HPSC     | [29] | 22 | 1.4   | 54.6         | 76.44    |
| New-HPSC | [30] | 24 | 1.35  | 105.7        | 142.69   |
| SR-CLP   | [31] | 20 | 1.26  | 74.2         | 93.49    |
| DPL      | [31] | 22 | 1.31  | 60.95        | 79.84    |
| GDI 1    | [32] | 18 | 0.78  | 47.1         | 36.74    |
| GDI 2    | [32] | 22 | 1.01  | 42.8         | 43.23    |
| GDI 3    | [32] | 21 | 0.96  | 53.9         | 51.74    |
| Hybrid 1 | [33] | 23 | 0.87  | 50.75        | 44.15    |
| Hybrid 2 | [33] | 21 | 0.93  | 60.85        | 56.59    |
| Hybrid 3 | [34] | 16 | 0.7   | 52.2         | 36.54    |
| Hybrid 4 | [35] | 22 | 1.09  | 66           | 71.94    |
| Hybrid 5 | [36] | 16 | 0.64  | 98.7         | 63.17    |
| Hybrid 6 | [37] | 24 | 1.48  | 79.15        | 117.14   |
| Hybrid 7 | [38] | 22 | 0.83  | <b>38.</b> 7 | 32.12    |
| Hybrid 8 | [39] | 24 | 1.03  | 41.02        | 42.25    |

## V. CONCLUSION

A comparative analysis based on various performance parameters of existing FA cells has been conducted in this paper. All the FA cells were simulated using a common environment. Cadence CAD tools were used for simulation and performance evaluation of the FA cells. In case of power, FA in [36] designed by Bhattacharyya et al. achieved best performance. Best performance in delay and PDP has been obtained by FA in [38] designed by Hasan et al. Compared to the previous published papers, this paper presents comparison among a wide range of FA cells. In addition, simulation have been conducted in 45 nm technology node whereas the existing papers conducted simulations in 90 nm technology or above. Hence, the information provided in this paper will enable researchers and VLSI designers to earn a good knowledge on existing FA cells and their respective performance parameters.



Fig. 1. Power consumption of FA cells.



Fig. 2. Delay of FA cells.



Fig. 3. PDP of FA cells.

#### REFERENCES

- [1] H. Naseri and S. Timarchi, "Low-Power and Fast Full Adder by Exploring New XOR and XNOR Gates," in IEEE Transactions on Very Large Scale Integration (VLSI) Systems, vol. 26, no. 8, pp. 1481-1493, Aug. 2018.
- [2] M. Hasan, M. H. Anik and S. Islam, "Microcontroller Based Smart Home System with Enhanced Appliance Switching Capacity," 2018 Fifth HCT Information Technology Trends (ITT), Dubai, United Arab Emirates, 2018, pp. 364-367.
- [3] M. Hasan, P. Biswas, M. T. I. Bilash and M. A. Z. Dipto, "Smart Home Systems: Overview and Comparative Analysis," 2018 Fourth International Conference on Research in Computational Intelligence and Communication Networks (ICRCICN), Kolkata, India, 2018, pp. 264-268.
- [4] M. Mahdi, M. A. Hossain, S. Hussain, M. Hasan, H. U. Zaman, J. K. Saha, "Effect of doping profile variation on nanoscale cylindrical gate carbon nanotube field-effect transistor: a computational study using nonequilibrium Green's function formalism," Semiconductor Science and Technology, vol. 6, no. 1, 2020.
- [5] M. H. Zaman, E. T. Carlen and C. H. Mastrangelo, "Automatic generation of thin film process flows. I. Basic algorithms," in IEEE Transactions on Semiconductor Manufacturing, vol. 12, no. 1, pp. 116-128, Feb. 1999.
- [6] M. Hasan, M. H. Anik, S. Chowdhury, S. A. Chowdhury, T. I. Bilash, S. Islam, "Low-cost Appliance Switching Circuit for Discarding Technical Issues of Microcontroller Controlled Smart Home," International Journal of Sensors and Sensor Networks, vol. 7, no. 2, pp. 16-22, 2019.
- [7] M. Hasan, A. Z. Dipto, M. S. Islam, A. Sorwar, S. Alam, "A Smart Semi-Automated Multifarious Surveillance Bot for Outdoor Security Using Thermal Image Processing," Advances in Networks. vol. 7, no. 2, pp. 21-28, 2019.
- [8] S. Lubaba, K. M. Faisal, M. S. Islam and M. Hasan, "Design of a Two-Bit Magnitude Comparator Based on Pass Transistor, Transmission Gate and Conventional Static CMOS Logic," 2020 11th International

- Conference on Computing, Communication and Networking Technologies (ICCCNT), Kharagpur, India, 2020, pp. 1-5.
- [9] R. Hossain, M. Ahmed, H. U. Zaman and M. A. Nazim, "A comparative study of various simulation software for design and analysis of operational amplifier based integrator circuits," 2017 8th Annual Industrial Automation and Electromechanical Engineering Conference (IEMECON), Bangkok, 2017, pp. 278-282.
- [10] M. Hasan, U. K. Saha, M. S. Hossain, P. Biswas, M. J. Hossein and M. A. Z. Dipto, "Low Power Design of a Two Bit Mangitude Comparator for High Speed Operation," 2019 International Conference on Computer Communication and Informatics (ICCCI), Coimbatore, Tamil Nadu, India, 2019, pp. 1-4.
- [11] M. F. Karin, K. S. Noor and H. U. Zaman, "Hardware based design and implementation of a bottle recycling machine using FPGA," 2016 IEEE Conference on Systems, Process and Control (ICSPC), Bandar Hilir, 2016, pp. 43-46.
- [12] M. Hasan, P. Biswas, M. S. Alam, H. U. Zaman, M. Hossain and S. Islam, "High Speed and Ultra Low Power Design of Carry-Out Bit of 4-Bit Carry Look-Ahead Adder," 2019 10th International Conference on Computing, Communication and Networking Technologies, Kanpur, 2019.
- [13] S. A. Karim and H. U. Zaman, "Qualitative analysis of an equivalent full adder circuit using MIGFET: An alternative approach to full adder circuit via direct truth table implementation," 2016 International Conference on Microelectronics, Computing and Communications (MicroCom), Durgapur, 2016, pp. 1-6.
- [14] M. Hasan, M. S. Islam, M. R. Ahmed, "Performance Improvement of 4-Bit Static CMOS Carry Look-Ahead Adder Using Modified Circuits for Carry Propagate and Generate Terms," Science Journal of Circuits, Systems and Signal Processing, vo. 8, no. 2. Pp. 76-81, 2019.
- [15] S. A. Karim and H. U. Zaman, "Simulation and visualization of carrier trajectories in distributed MIGFET devices a simulation of newtonian particles at small dimensions," 2016 19th International Conference on Computer and Information Technology (ICCIT), Dhaka, 2016, pp. 139-144.

- [16] Bhavani Prasad Y., Harish Babu N., Ramana Reddy K.V. and Dhanabal R, "Comparative performance analysis of XOR-XNOR function based high-speed CMOS full adder circuits," 2014 International Conference on Reliability Optimization and Information Technology (ICROIT), Faridabad, 2014, pp. 432-436.
- [17] N. K. Singh and P. K. Sharma, "Power and delay comparison of 1 Bit full adder designs at 180nm and 90nm technology," 2014 International Conference on Control, Instrumentation, Communication and Computational Technologies (ICCICCT), Kanyakumari, 2014, pp. 666-670.
- [18] B. Harish, K. Sivani and M. S. S. Rukmini, "Performance comparison of various CMOS full adders," 2017 International Conference on Energy, Communication, Data Analytics and Soft Computing (ICECDS), Chennai, 2017, pp. 3789-3792.
- [19] I. Hussain, S. Chaudhury, "Performance Comparison of 1-Bit Conventional and Hybrid Full Adder Circuits," In: Bera R., Sarkar S., Chakraborty S. (eds) Advances in Communication, Devices and Networking. Lecture Notes in Electrical Engineering, vol 462. Springer, Singapore.
- [20] M. Hasan, M. J. Hossein, U. K. Saha and M. S. Tarif, "Overview and Comparative Performance Analysis of Various Full Adder Cells in 90 nm Technology," 2018 4th International Conference on Computing Communication and Automation (ICCCA), Greater Noida, India, 2018, pp. 1-6.
- [21] R. Zimmermann and W. Fichtner, "Low-power logic styles: CMOS versus pass-transistor logic," *IEEE J. Solid-State Circuits*, vol. 32, no. 7, pp. 1079–1090, Jul. 1997.
- [22] N. H. E. Weste and D. M. Harris, CMOS VLSI Design: A Circuits and Systems Perspective, 4th ed. Boston, MA, USA: Addison-Wesley, 2010.
- [23] Yingtao Jiang, A. Al-Sheraidah, Yuke Wang, E. Sha and Jin-Gyun Chung, "A novel multiplexer-based low-power full adder," *IEEE Transactions on Circuits and Systems II: Express Briefs*, vol. 51, no. 7, pp. 345-348, July 2004.
- [24] A. M. Shams, T.K. Darwish, and M. A. Bayoumi, "Performance analysis of low-power 1-bit CMOS full adder cells," *IEEE Trans. Very Large Scale Integr. (VLSI) Syst.*, vol. 10, no. 1, pp. 20–29, Feb. 2002.
- [25] M. Alioto, G. Di Cataldo, and G. Palumbo, "Mixed full adder topologies for high-performance low-power arithmetic circuits," *Microelectron. J.*, vol. 38, no. 1, pp. 130–139, Jan. 2007.
- [26] A. M. Shams and M. A. Bayoumi, "A novel high-performance CMOS 1-bit full-adder cell," in IEEE Transactions on Circuits and Systems II: Analog and Digital Signal Processing, vol. 47, no. 5, pp. 478-481, May 2000.
- [27] M. Vesterbacka, "A 14-transistor CMOS full adder with full voltageswing nodes," Proc. IEEE Workshop Signal Process. Syst. (SiPS), Taipei, Taiwan, Oct. 1999, pp. 713–722.
- [28] C.-K. Tung, Y.-C. Hung, S.-H. Shieh, and G.-S. Huang, "A low-power high-speed hybrid CMOS full adder for embedded system," in *Proc. IEEE Conf. Design Diagnostics Electron. Circuits Syst.*, vol. 13. Apr. 2007, pp. 1–4
- [29] M. Zhang, J. Gu, and C.-H. Chang, "A novel hybrid pass logic with static CMOS output drive full-adder cell," in *Proc. Int. Symp. Circuits Syst.*, May 2003, pp. 317–320.
- [30] S. Goel, A. Kumar, and M. A. Bayoumi, "Design of robust, energy-efficient full adders for deep-submicrometer design using hybrid-CMOS logic style," *IEEE Trans. Very Large Scale Integr. (VLSI) Syst.*, vol. 14, no. 12, pp. 1309–1321, Dec. 2006.
- [31] M. Aguirre-Hernandez and M. Linares-Aranda, "CMOS full-adders for energy-efficient arithmetic applications," *IEEE Trans. Very Large Scale Integr. (VLSI) Syst.*, vol. 19, no. 4, pp. 718–721, Apr. 2011.
- [32] M. Shoba and R. Nakkeeran, "GDI based full adders for energy efficient arithmetic applications," Engineering Science and Technology, an International Journal, vol. 19, no. 1, pp. 485-496, 2016
- [33] P. Kumar and R. K. Sharma, "An Energy Efficient Logic Approach to Implement CMOS Full Adder," *Journal of Circuits, Systems and Computers*, vol. 26, no. 5, pp. 1-20, 2017.
- [34] M. C. Parameshwara and H. C. Srinivasaiah, "Low-Power Hybrid 1-Bit Full Adder Circuit for Energy Efficient Arithmetic Applications,"

- Journal of Circuits, Systems and Computers, vol. 26, no. 1, pp. 1-15, 2017.
- [35] R. F. Mirzaee, M. H. Moaiyeri, H. Khorsand and K. Navi, "A New Robust and Hybrid High-Performance Full Adder Cell," *Journal of Circuits, Systems and Computers*, vol. 20, no. 4, pp. 641-655, 2011.
- [36] P. Bhattacharyya, B. Kundu, S. Ghosh, V. Kumar and A. Dandapat, "Performance Analysis of a Low-Power High-Speed Hybrid 1-bit Full Adder Circuit," *IEEE Transactions on Very Large Scale Integration* (VLSI) Systems, vol. 23, no. 10, pp. 2001-2008, Oct. 2015.
- [37] I. Hassoune, D. Flandre, I. O'Connor and J. Legat, "ULPFA: A New Efficient Design of a Power-Aware Full Adder," in *IEEE Transactions* on Circuits and Systems I: Regular Papers, vol. 57, no. 8, pp. 2066-2074, Aug. 2010.
- [38] M. Hasan, M. J. Hossein, M. Hossain, H. U. Zaman and S. Islam, "Design of a Scalable Low-Power 1-bit Hybrid Full Adder for Fast Computation," IEEE Transactions on Circuits and Systems II: Express Briefs, vol. 67, no. 8, pp. 1464-1468, 2020.
- [39] M. Hasan, U. K. Saha, A. Sorwar, M. A. Z. Dipto, M. S. Hossain, H. U. Zaman, "A Novel Hybrid Full Adder Based on Gate Diffusion Input Technique, Transmission Gate and Static CMOS Logic," 2019 10th International Conference on Computing, Communication and Networking Technologies, Kanpur, 2019.
- [40] H. T. Bui, Y. Wang, and Y. Jiang, "Design and analysis of low-power 10-transistor full adders using novel XOR-XNOR gates," IEEE Trans. Circuits Syst. II, Analog Digit. Signal Process., vol. 49, no. 1, pp. 25–30, Jan. 2002.
- [41] F. Faisal, M. Hasan, S. Sabrin, M. Z. Hasan, A. H. Siddique, A. A. Mamun, "Voice activated portable braille with audio feedback," 2021 2nd 2019 International Conference on Robotics, Electrical and Signal Processing Techniques (ICREST), Dhaka, Bangladesh, 2021.
- [42] U. B. Joy, S. Chakraborty, Sumaiya Tasnim, M. S. Hossain, A. H. Siddique, M. Hasan, "Design of an area efficient Quantum Dot Cellular Automata based full adder cell having low latency," 2021 2nd 2019 International Conference on Robotics, Electrical and Signal Processing Techniques (ICREST), Dhaka, Bangladesh, 2021.
- [43] A. Fahim, M. A. Chowdhury, M. F. Alam, F. Elahi, C. E. Shourov, M. Hasan, "Smart transformer theft protection and maintenance monitoring system," 2021 2nd 2019 International Conference on Robotics, Electrical and Signal Processing Techniques (ICREST), Dhaka, Bangladesh, 2021.
- [44] M. Hasan, H. U. Zaman, M. Hossain, P. Biswas, S. Islam, "Gate diffusion input technique based full swing and scalable 1-bit hybrid full adder for high performance applications," Engineering Science and Technology, an International Journal, vol. 23, no. 6, pp. 1364-1373, 2020
- [45] M. Hasan, A. H. Siddique, A. H. Mondol, M. Hossain, H. U. Zaman, S. Islam, "High-performance design of a 4-bit Carry Look-Ahead Adder in Static CMOS Logic," Indonesian Journal of Electrical Engineering and Informatics, vol. 8, no. 4, pp. 666-673, 2020.
- [46] D. Debnath, A. H. Siddique, M. Hasan, F. Faisal, A. Karim, S. Azam, "Smart Electrification of Rural Bangladesh Through Smart Grids," Lecture notes on Data Engineering and Communications Technologies, 2020.
- [47] S. Hasan, F. Faisal, S. Sabrin, Z. Tong, M. Hasan, D. Debnath, M. S. Hossain, A. H. Siddique, J. Alam, "A Simplified Approach to Develop Low Cost Semi-Automated Prototype of a Wheelchair," University of Science and Technology Annual (USTA), 2020.
- [48] L Q. Hu, A. Yadav, H. Liu, S. Azam, A. Karim, B. Shanmugam, A. H. Siddique, M. Hasan, "Analysis of Lemon Company's Cross-Border E-Commerce Logistics Distribution Mode Selection," 2020 10<sup>th</sup> International Conference on Logistics, Informatics and Service Sciences, Budapest, Hundary, 2020.
- [49] F. Faisal, S. K. Das, A. H. Siddique, M. Hasan, S. Sabrin, C. A. Hossain, Z. Tong, "Automated traffic detection system based on image processing," Journal of Computer Science and Technology Studies, vol. 2, no. 1, pp. 18-25, 2020.
- [50] M. N. Hassan, M. R. Islam, F. Faisal, F. H. Semantha, A. H. Siddique, M. Hasan, "An IoT based environmental monitoring system," 2020 International Conference on Intelligent Sustainable Systems (ICISS), 2020.