# Germanium-Source Tunnel Field Effect Transistors with Record High I<sub>ON</sub>/I<sub>OFF</sub>

Sung Hwan Kim<sup>1</sup>, Hei Kam, Chenming Hu and Tsu-Jae King Liu EECS Department, University of California, Berkeley, CA 94720-1770 USA <sup>1</sup>Tel: +1-510-643-2558, FAX: +1-510-643-2636, E-mail: shpkim@eecs.berkeley.edu

Tunnel field effect transistors (TFETs) with record high I<sub>ON</sub>/I<sub>OFF</sub> ratio (>10°) for low-voltage (0.5V) operation are achieved by using germanium in the source region to achieve a small tunnel bandgap. The measured data are well explained by the theoretical band-to-band tunneling current model. Using the calibrated analytical model, the energy-delay performance of TFET-based technology is compared against that of conventional CMOS technology, at the 65nm node. The TFET is projected to provide dramatic improvement in energy efficiency for performance in the range up to ~0.5GHz.

#### Introduction

Increasing power density is a challenge for continued MOSFET scaling, due to non-scalability of the subthreshold swing (S) which limits the extent to which the MOSFET threshold voltage (V<sub>T</sub>) and hence the supply voltage (VDD) can be reduced, for a given performance target and optimal energy efficiency. To address this issue, alternative transistor designs which can achieve steeper switching behavior (S < 60 mV/dec at room temperature) than the MOSFET have been proposed and demonstrated. These include tunnel FETs (TFETs) [1,2,3] which operate with band-to-band tunneling current that changes with the channel potential more abruptly than thermionic emission current, at low current levels. Accordingly, the best TFETs reported to date show minimum S values <60 mV/dec. However, the average value of S is larger because the subthreshold swing increases as the device turns on, resulting in low ON/OFF current ratio ( $I_{ON}/I_{OFF} \sim 10^4$  for 1V operation) [4].  $I_{ON}$  can be improved by using a smaller-bandgap material such as Si<sub>1-x</sub>Ge<sub>x</sub> [5,6]; however, experimental demonstrations to date have failed to show higher I<sub>ON</sub>/I<sub>OFF</sub> for low operating voltages (<1V) [7,8]. We present here a TFET design that utilizes a germanium source region to achieve a small tunnel bandgap and hence large  $I_{ON}/I_{OFF}$  ratio (>10<sup>6</sup>) for 0.5V operation (Fig. 1). An advantage of this transistor design is that it is fully compatible with a standard CMOS fabrication process flow.

#### **Device Fabrication**

N-channel TFETs (parameters listed in Table I) were fabricated on lightly doped p-type silicon-on-insulator (SOI) wafers as follows. After thermal oxidation to thin the SOI layer down to 70 nm thickness, active areas were patterned using optical lithography and dry etching (Fig. 2a), and thermal oxidation was used to grow the gate oxide (3 nm SiO<sub>2</sub>). N+ poly-Si gate and low-temperature-deposited oxide (LTO) gate-hard-mask layers, each 150 nm thick, were subsequently deposited and patterned. After the formation of ultra-narrow (8nm-wide)  $Si_3N_4$  gate-sidewall spacers (**Fig. 2b**), masked ion implantation ( $1\times10^{15}$  As $^+$ /cm $^2$  @ 70keV,  $0^o$  tilt) followed by rapid thermal annealing (10s @ 1000°C in N<sub>2</sub>) was used to dope the drain regions heavily n-type (Fig. 2c). Fig. 3 shows a plan-view scanning electron micrograph of a TFET after the drain doping process was completed. Next, an LTO layer was deposited and patterned to selectively expose the source side of the TFETs, before a highly selective and isotropic dry etching process was used to recess the Si in the source regions by ~20nm, undercutting the gate electrode (Fig. 2c). Native oxide was then removed in dilute HF (10s in 100:1 H<sub>2</sub>O:HF) and boron-doped polycrystalline Ge (poly-Ge) was selectively deposited at 425°C and 400mT in a hot-wall low-pressure chemical vapor deposition (LPCVD) reactor, using GeH<sub>4</sub> (15sccm) and 1%BCl<sub>3</sub> /99%He (35sccm) as the Ge and dopant source gases, respectively (Fig. 2d). The sheet resistance of the as-deposited poly-Ge layer was measured to be  $\sim 150 \text{k}\Omega/\Box$ , which suggests only moderate active dopant concentration (<10<sup>18</sup>cm<sup>-3</sup>). Another LTO (passivation) layer

then was deposited (at 400°C) and openings were etched in the LTO to allow for direct probing of gate, source, and drain pads. Device fabrication was completed with a forming-gas anneal (30m @ 400°C) to improve SiO<sub>2</sub> interface properties.

#### **Results and Discussion**

Measured I<sub>D</sub>-V<sub>GS</sub> and I<sub>D</sub>-V<sub>DS</sub> characteristics are plotted in Fig. 4 for a long-channel (5µm) TFET. S is seen to increase with ID, as expected (Fig. 5). The minimum current ("leakage floor") is  $0.1 pA/\mu m$  and the drive current for a 0.5 V gate-voltage swing is 0.4 $\mu A/\mu m$ , for  $V_{DS} = 0.5 V$ . The low threshold voltage (<0V) is likely due to a relatively large fixed charge density at the oxide/Ge interface. The drive current does not depend on gate length, as expected (Fig. 6). ON/OFF current ratios  $>10^6$  are seen for gate lengths down to 0.4 $\mu$ m, below which the leakage floor increases due to short-channel effects.

Band-to-band tunneling theory predicts [9]

o-band tunnering theory predicts [9]
$$I_D = AE_s \exp\left[-\frac{\pi m^{*1/2} E_s^{3/2}}{2\sqrt{2}q\hbar E_s}\right] = AE_s \exp(-B/E_s)$$

where  $E_s$  is the vertical electric field at the semiconductor (Ge) surface in the gate-to-source overlap region where the tunneling occurs. A simple expression for  $E_s$  is  $|V_{GS}+V_{tunnel}|/(4T_{ox})$  where  $qV_{tunnel}$  is the minimum energy-band bending needed for band-to-band tunneling to occur, 4 is the ratio of Ge permittivity to SiO<sub>2</sub> permittivity, and T<sub>ox</sub> is the gate-oxide thickness over the source [10]. The best linear fit for In  $I_D/|V_{GS}+V_{tunnel}|$  vs.  $1/|V_{GS}+V_{tunnel}|$  was found for a  $V_{tunnel}$  value of 0.595V (Fig. 7), indicating that the effective tunnel bandgap  $(E_g)$  is somewhat smaller than this value. This is reasonable, considering that the bandgap of monocrystalline Ge is 0.66eV [11] and that poly-Ge has a high density of defects with associated trap state energy level located ~0.1eV away from the valence-band edge [12], which would effectively lower the tunnel bandgap. Using  $E_{\rm g}$  = 0.56eV and  $m^* = 0.06m_0$  [11],  $T_{ox}$  is determined to be 1.9nm from the experimentally measured value of B (2.59 MV/cm, ref. Fig. 7).

The energy-delay performance of this TFET technology can be benchmarked against that of CMOS technology using the methodology described in [13]. Using the calibrated analytical model for ID, with Tox scaled down to 1nm, a comparison is made for the 65nm technology node in **Fig. 8**. The results indicate that this TFET technology offers substantial improvements in energy efficiency, so that it is attractive for low-power applications up to ~0.5GHz.

### Conclusion

By employing Ge in the source of an n-channel TFET, record high  $I_{ON}/I_{OFF}$  ratio (>10<sup>6</sup>) is achieved for low-voltage (0.5V) operation (ref. Table II). The TFET can be fabricated using established planar processing techniques, in a CMOS-compatible process flow. TFET I-V characteristics are well modeled by band-to-band tunneling current theory and appear promising for low-power applications over a wide range of performance (up to ~0.5GHz or higher with parallelism).

## Acknowledgements

Helpful discussions with Professor Dimitri A. Antoniadis, Anupama Bowonder, Kanghoon Jeon, Cheuk Chi Lo and Reinaldo Vega are gratefully acknowledged. This material is partially supported by the Defense Advanced Research Project Agency under a SPAWAR Systems Center, San Diego contract, #N66001-08-C-2022. H. Kam and T.-J. K. Liu acknowledge the support of the Focus Center for Circuit & System Solutions, one of five research centers funded under the Focus Center Research Program, a Semiconductor Research Corp. program. The TFETs were fabricated in the UC Berkeley Microlab.







| Parameter       | Value        |  |  |
|-----------------|--------------|--|--|
| $L_{G}$         | 0.25-5µm     |  |  |
| W               | 0.25-        |  |  |
| VV              | $0.35 \mu m$ |  |  |
| Tox             | 3nm          |  |  |
| Tbox            | 200nm        |  |  |
| T <sub>Si</sub> | 70nm         |  |  |
| T Ge            | 21nm         |  |  |
| T <sub>sn</sub> | 8nm          |  |  |

Fig 1: Schematic cross-sectional view of a germanium-source tunneling transistor.

Fig. 2: Process flow used to fabricate TFETs in this work

Gate

Ox

I: TFET Table device parameters







Fig. 3: Plan view scanning electron micrograph of a TFET before Ge source deposition.

Fig. 4: (a) M easured  $I_D$ - $V_{GS}$  and (b)  $I_D$ - $V_{DS}$  characteristics for a long channel (5  $\mu$ m) TFET. The measured data show good agreement with the band-to-band tunneling analytic model.







Fig. 5: S vs. I<sub>D</sub> (from Fig. 4). S increases as I<sub>D</sub> increases, as expected for a tunnel transistor.

Fig. 6: Measured TFET  $I_{ON}$  and  $I_{OFF}$  $\textit{vs.} \quad L_{G}. \quad I_{OFF} \quad corresponds \quad to \quad the$ minimum ID; ION corresponds to ID for 0.5V gate voltage swing.

Fig. 7:  $ln|I_D/(V_{GS}+V_{tunnel})|$  vs.  $1/(V_{GS}+V_{tunnel})$ with V<sub>tunnel</sub>=0.595V, for the TFET of Fig. 4. The tunneling model exponential factor B is extracted to be 2.59M V/cm.

| T.E-15 (1) 1.E-16 |     | TFET         | ability=0.01 |    |
|-------------------|-----|--------------|--------------|----|
| 1.E-17            | Сар | . per inve   | erter=0.5/TF |    |
| 0.0               |     | .1<br>rmance | 1<br>e [GHz] | 10 |

the ITRS, for the 65nm LSTP technology node.

|                                     | Ref. [4]   | Ref. [7]   | Ref. [8]  | This Work  |
|-------------------------------------|------------|------------|-----------|------------|
| Structure                           | Si TFET    | SiGe TFET  | s-Ge TFET | Ge TFET    |
| $T_{ox}(nm)$                        | $2(SiO_2)$ | $3(HfO_2)$ | 20(LTO)   | $3(SiO_2)$ |
| $L_G(nm)$                           | 70         | 100        | 1000      | 5000       |
| @ V <sub>D</sub> (V)                | 1          | 1.2        | 0.5       | 0.5        |
| $I_{ON}(\mu A/\mu m)$               | 12.1       | 0.009      | 0.001     | 0.42       |
| $I_{OFF}(pA/\mu m)$                 | 5400       | 8          | 0.3       | 0.12       |
| $I_{ON}/I_{OFF}$ for $V_{DD}$ =0.5V | 6E3        | 3E3        | 4E4       | 3E6        |

Table II: TFET performance comparison.

References: [1] W. Reddick et al., Appl. Phys. Lett. 67, 494 (1995) [2] Q. Zhang et al., IEEE-EDL 27 297 (2006) [3] C. Hu et al., VLSI-TSA 14 (2008) [4] W.Y. Choi et al., IEDM Tech. Dig. Fig. 8: Simulated Energy-Performance comparison 975 (2005) [5] K. Bhuwalka et al., Jpn. J. Appl. Phys. 43 4073 (2004) [6] O. Nayfeh et al., IEEEof the MOSFET vs. TFET, for a 30-stage FO4 EDL 29 1047 (2008) [7] F. Mayer et al., IEDM Tech. Dig. 163 (2008) [8] T. Krishnamohan et al., inverter chain. Device parameters are taken from IEDM Tech. Dig. 163 (2008) [9] J. Moll, Physics of Semiconductors (McGraw-Hill), p. 253 (1964) [10] J. Chen et al., IEEE-EDL 8 515 (1987) [11] P. Butcher et al., Solid-State Electron. 5 358 (1962) [12] H. Möller and V. Schlichting, Polycrystalline Semiconductors (Springer-Verlag), p. 331 (1989) [13] H. Kam et al., IEDM Tech. Dig. 427 (2008)