## Differential Amplifier DATE //

The differential amplifier circuit is an extremely popular connection used in IC units. A basic differential, amplifier circuit and its symbol is shown below.



It consists of two transistors Q, and Q2 well matched (ie.  $\beta_1 = \beta_2 = \beta$ ) connected in common emitter configuration with emitters connected together. Notice that the circuit has two separate inputs and two separate outputs. Typically it has two separate supply voltages, however, the circuit can also operate with single supply.

\* Types of input signal combinations!—

A number of input signal combinations are possible for a differential amplifier.

symple ended - An input signal is applied to either input with we the other input with wo the other input connected to ground.



| 1        | e) Double ended - If two opposite polarity signals   |
|----------|------------------------------------------------------|
| 17       | are applied, the operation is referred as            |
|          | double ended.                                        |
|          | 3) Common Mode - It is the case were same input      |
|          | is applied to both inputs.                           |
|          |                                                      |
| X        | DC Bias Condition +Vcc                               |
| 1 -      |                                                      |
|          | When no input is Ic= IE/2                            |
| 13       | solid Voso for SRC RZ                                |
|          | both transistors.                                    |
|          | However, since emilter VB=0                          |
|          | is connected to -VEE                                 |
|          | emitter-base junction                                |
|          | coil be remooned biased 2 > 2                        |
|          | and collector - base TENT RE                         |
| 1 4      | hunction is reverse                                  |
| 21 21    | oldsed.                                              |
| 0.00     | ⇒ VE = OV - VBE<br>0. ±V - M->(i)                    |
|          | 14/ D.           |
| <u> </u> | : Emitter d' bias current is<br>VE - (-VEE)0.7 + VEE |
| 00       |                                                      |
|          | LILOGIES DIRECT                                      |
|          | VEE - 0.7 W 2                                        |
| -1       | since, the transistors are well mached, we have      |
|          |                                                      |
|          | $\beta = \beta_2 = \beta$                            |
|          | $I_{C_1} = I_{C_2} = I_{E} $                         |
|          | 2                                                    |

| / | PAGE | No. |   |   |   |
|---|------|-----|---|---|---|
| F | DATE | 1   | 1 | 1 | / |

: Collector voltage is

Ver = Vez = Vec - JeRe

= Vcc - JERC M

Working

Single ended input-

When a diff-amp is operated in

this mode, one input is grounded and the signal is

applied only to the other input.

amplified signal voltage appears at output 1. Also, a signal voltage appears in phase at the emitter of Q1. Since the emitters of Q1 and Q2 are common.

the emitter signal becomes an input to Q2, which

functions as a common - base amplifier the signal is amplified

by \$2 and appears

non-inverted al-

output 2, This action

is illustrated in

part (a).

In the case

where the input is.

with input 1 grounded

an inverted, amplified





| / | PAGE N | / |   |   |  |
|---|--------|---|---|---|--|
| 1 | DATE   | 1 | / | / |  |

signal voltage appears at output 2. In this situation of acts as a common-base amplifier and don-inveted amplified signal appears at output 1. This action is illustrated in part (b) of the figure.

## @ Differential mode



(a) Differential inputs (180° out of phase)



(b) Outputs due to  $V_{in1}$ 



(c) Outputs due to  $V_{in2}$ 



(d) Total outputs

In this mode, two opposite-polarity (out of place) signals are applied to the inputs, as shown in figure (a). This type of operation is also referred as double-ended. Each input affects the outputs as follows!

i) figure (b) shows the output signals due to the signal on input 1 acting alone as a single-ended input.

ii) Figure (c) shows the output signals due to the

on Input 2 acting input.

in parts (b) and same for output 2.

superpositioning both outputs



(a) Common-mode inputs (in phase)



(b) Outputs due to  $V_{in1}$ 



(c) Outputs due to Vin2



(d) Outputs due to  $V_{in1}$  and  $V_{in2}$  cancel because they are equal in amplitude but opposite in phase. The resulting outputs are 0 V ac.

One of the most important aspect diff-amplifier can be seen by considering common-mode. In this case

PAGE No.

signals due to the signal on only input 1. Figure (b) shows the output signal on only input 1. Figure (c) shows the output signals due to the signal on only input 2. Notice that the corresponding signals on output 1 are of the opposite phase of that one output 2. When boths the input are applied, the outputs are superimposed and they cancel, resulting is the gen output voltage as shown in figure (d). This action is called Common-Mode Rejection.

# Common-Mode Rejection RATIO (CMRR):
In most of

practical operations, differential amplifier is used

in single-ended or in differential penade. The

desired stand appears only on one input or with

opposite polarities on both input lines. These desired

signals are amplified and appear on the outputs.

when An unwanted signal (noise) appearing with

the same polarity on the both inputs are essentially

end cancelled by differential amplifier and do

not appear at the outputas is called common

mode rejection.

the measure of an amplifier's ability to reject common-mode signals. Ideally, a differential amplifier provides a very high gain for desired signals (single-ended or differential and sero pain for common-mode signals. Practically they do exhibit a very small common-mode.

| PAGE | No. / |   |   |  |
|------|-------|---|---|--|
| DATE | 1     | / | / |  |

gain (usually much less than 1), while providing a high differential voltage gain (usually several thousands). If Avd is the differential voltage gain and if Acm is the common-mode gain, the CMRR is defined as

CMRR = Avd

The higher the CMRR, the better. A very high value of critical means that the differential garn: And is high and common-mode gain Acm is low.

Techniques to improve CMRR:

Use of Constant - Current Source :-

To achieve high CMRR, use of constant-current source is a popular choice. Figure (a) shows a differential amplifier with a constant-current source circuit to provide a large



FIG. (a)

Differential amplifier with constant-current source.



FIG. (b)

AC equivalent of the circuit of Fig. (a)

value of resistance from common emitter to ac ground.
The corresponding ac equivalent is shown in figure
(b). A partial constant-current source is shown as
a high impedance, in parellel with constant current.

(2) Use of Current Mirror-



Though the grand of and of are very closely balanced, small variations in their parameters leads to increase in common-mode gain. Therefore, to improve circuit performance a self-balancing circuit using current mirror is employed.

Here Is and Ou form

a current mimor of their own. As a result, the reference current for Q3 is exactly same to the collector current of Q1. This current has no other connection.

is mirrored by 94 and has no other connection.

When Wii=Viz, there is no differential

mout. This means that Ici = Icz. Qs uses Ici as

its reference current, and this current is mirrored
by 94. Therefore Ici = Icz and there is no current

flowing into or out of output.

How, consider Vii increase, which increases

How, consider Vii increase, which increases

Ici by 0.1 mA. This increases Ici by 0.1 mA, which

Inturn increases Icy by 0.1 mA. At the same time,

increasing Ici by 0.1 mA also means that decreasing



Jc2 by O'IMA. As a result, there is now a difference of 0.2mA between Jc2 and Jc4. This becomes the output current.

If we apply a differential input sufficient to increase Jc2 by O.ImA, the same thing happens in reverse. Ici decreases by O'IMA, thus decreasing Ics by O'IMA and Jc4 by O'IMA. This creates a 0.2mA difference in the other direction between Ic2 and Jc4. Again that difference becomes the output current.

This increases differential gain and thus improves CMPR.