## VHDL Merge Sort Algorithm Implementation on FPGA

Marco La Barbera February 2024





- **Splitting**: The input list is divided into smaller sub-list.
- **Sorting**: Each sub-list is sorted.
- Merging: Sorted sub-list are merged pairwise to produce larger sorted sub-list.
- **Combining**: Merged sub-list are recursively combined until the entire list is sorted.
- Output: The sorted list is produced.

### RTL and Implementation with AXI Stream Interface



#### Algorithm 1 VHDL Merge-Sort Algorithm

```
1 Merge_Sort_algorithm: Process (reset, array in)
2 variable a,b : integer;
3 begin
4 if reset = '1' then
       array out <= (Others => '0'));
5
6 else
       for i in 0 to (N EI - 1)/part loop
7
8
           a := 0:
9
           b := 0:
10
           for j in 0 to (part - 1) loop
11
                if b \ge = (part/2) then
12
                    array out ((part)*i+j) <= array in ((part)*i+j);
13
                elsif a \ge (part/2) and j \ge (part/2) then
14
                    array out ((part)*i+j) \leq array in ((part)*i+j -(part/2));
15
                elsif array in ((part)*i+j-a) \le array in ((part)*i+j+(part/2)-b) then
16
                    array out ((part)*i+j) \leq array in ((part)*i+j-a);
17
                    b := b + 1:
18
                elsif array in ((part)*i+j-a) > array in ((part)*i+j+(part/2)-b) then
19
                    array out ((part)*i+j) \leq array in ((part)*i+j+(part/2)-b);
20
                    a := a + 1;
21
                end if:
22
           end loop:
23
       end loop;
24 end if;
25 end process;
```

Slave - Input



### Master - Output



### **Block Design implementation**



```
    Design Sources (1)

    design_1_wrapper(STRUCTURE) (design_1_wrapper.vhd) (1)

    design_1_i: design_1 (design_1.bd) (1)

    design_1(STRUCTURE) (design_1.vhd) (8)

    AXI_FIFO_0: design_1_AXI_FIFO_0_0 (design_1_AXI_FIFO_0_0.xci) (1)

    design_1_AXI_FIFO_0_0(design_1_AXI_FIFO_0_0.arch) (design_1_AXI_FIFO_0_0.vhd) (1)

    design_1_AXI_FIFO(arch_imp) (AXI_FIFO.vhd) (3)

    myip_v1_0_S00_AXIS_inst: AXI_slave(arch_imp) (AXI_slave.vhd)

    Merge_inst: Merge_Sort(arch_imp) (Merge_Sort.vhd) (192)

    myip_v1_0_M00_AXIS_inst: AXI_master(implementation) (AXI_master.vhd)
```

# Resource Constraints and Optimization

With 32 numbers to sort, this algorithm reached the LUT limit (35.300/53.200), making it impossible to scale up to the required 1024 numbers.



#### **Power Consumption**

Power analysis from Implemented netlist. Activity derived from constraints files, simulation files or vectorless analysis.

Total On-Chip Power: 1.648 W Design Power Budget: Not Specified Process: typical Power Budget Margin: N/A Junction Temperature: 44.0°C Thermal Margin: 41.0°C (3.4 W) Ambient Temperature: 25.0 °C Effective &JA: 11.5°C/W Power supplied to off-chip devices: 0 W Confidence level: Medium Launch Power Constraint Advisor to find and fix

invalid switching activity



#### Timing requirements

#### **Design Timing Summary**

| etup                         |             | Hold                         |          | Pulse Width                              |             |
|------------------------------|-------------|------------------------------|----------|------------------------------------------|-------------|
| Worst Negative Slack (WNS):  | 4578.472 ns | Worst Hold Slack (WHS):      | 0.031 ns | Worst Pulse Width Slack (WPWS):          | 2587.225 ns |
| Total Negative Slack (TNS):  | 0.000 ns    | Total Hold Slack (THS):      | 0.000 ns | Total Pulse Width Negative Slack (TPWS): | 0.000 ns    |
| Number of Failing Endpoints: | 0           | Number of Failing Endpoints: | 0        | Number of Failing Endpoints:             | 0           |
| Total Number of Endpoints:   | 26003       | Total Number of Endpoints:   | 26003    | Total Number of Endpoints:               | 12045       |

## Jupiter Environment

```
In [6]: dma send = overlay.axi dma 0.sendchannel
        dma recv = overlay.axi dma 0.recvchannel
In [7]: #allochiamo il vettore input_buffer
         data_size = 32
        input_buffer = allocate(shape=(data_size,), dtype=np.uint32)
In [8]: #salviamo un set di dati nel vettore input_buffer da inviare successivamente alla dma
         for i in range(data_size):
            input buffer[i] = random.randrange(1, 512, 1)
In [9]: for i in range(0, data size):
            print(input buffer[i])
        182
        140
        312
        393
        334
        464
        295
        165
        43
        97
        211
        352
        440
        459
        345
        73
        142
        344
        380
        350
        91
        373
        15
        14
        226
        15
        338
        384
```



```
In [14]: #trasferiamo lo stream di dati nel vettore di output e stampiamone i valori
         dma.recvchannel.transfer(output_buffer)
         dma.recvchannel.wait()
         for i in range(6, data_size):
             print(output_buffer[i])
         dma.recvchannel.transfer(output_buffer)
         dma.recvchannel.wait()
         end_time = time.time()
         for i in range(0,4):
             print(output_buffer[i])
         464
         459
         440
         407
         393
         384
         380
         373
         352
         350
         345
         344
         338
         334
         312
         295
         285
         226
         211
         182
         165
         142
         140
         97
         91
         73
         43
         15
         15
         14
In [15]: del input_buffer, output_buffer
In [16]: elapsed_time = end_time - start_time
         print(f"Conversion time: {elapsed_time} s")
         Conversion time: 0.12784552574157715 s
```

# LED Indicator Implementation

To provide visual feedback on completion, an LED indicator system was implemented.

However, while printing the python output, few times a bug jumps out: one number is not correctly reordered, indicating a flaw in the implementation.





## Conclusion – The «Merge Tree» Implementation

