# Optimizing Dynamic Neural Networks with Brainstorm

OSDI'23

Weihao Cui, Zhenhua Han, Lingji Ouyang, Yichuan Wang, Ningxin Zheng, Lingxiao Ma, Yuqing Yang, Fan Yang, Jilong Xue, Jili Qiu, Lidong Zhou, Quan Chen, Haisheng Tan and Minyi Guo

SJTU, MSRA, USTC



Mixture-of-Experts



First Classify and Then Execution



Temporal and Spatial Data Filtering



**Early Exits** 

#### **Optimization of Deep Learning Program**

```
A = t.placeholder((1024, 1024))
B = t.placeholder((1024, 1024))
k = t.reduce axis((0, 1024))
C = t.compute((1024, 1024), lambda y, x:
                t.sum(A[k, y] * B[k, x], axis=k))
 s = t.create_schedule(C.op)
   for y in range(1024):
     for x in range(1024):
       C[y][x] = \emptyset
       for k in range(1024):
         C[y][x] += A[k][y] * B[k][x]
+ Loop Tiling
yo, xo, ko, yi, xi, ki = s[C].tile(y, x, k, 8, 8, 8)
   for yo in range(128):
     for xo in range(128):
       C[y0*8:y0*8+8][x0*8:x0*8+8] = 0
       for ko in range(128):
         for yi in range(8):
           for xi in range(8):
             for ki in range(8):
               C[yo*8+yi][xo*8+xi] +=
                  A[ko*8+ki][yo*8+yi] * B[ko*8+ki][xo*8+xi]
+ Cache Data on Accelerator Special Buffer
CL = s.cache_write(C, vdla.acc_buffer)
AL = s.cache_read(A, vdla.inp_buffer)
# additional schedule steps omitted ...
+ Map to Accelerator Tensor Instructions
s[CL].tensorize(yi, vdla.gemm8x8)
   inp_buffer AL[8][8], BL[8][8]
   acc buffer CL[8][8]
   for yo in range(128):
     for xo in range(128):
       vdla.fill zero(CL)
       for ko in range(128):
         vdla.dma copy2d(AL, A[ko*8:ko*8+8][yo*8:yo*8+8])
         vdla.dma_copy2d(BL, B[ko*8:ko*8+8][xo*8:xo*8+8])
         vdla.fused_gemm8x8_add(CL, AL, BL)
       vdla.dma_copy2d(C[yo*8:yo*8+8,xo*8:xo*8+8], CL)
                                            corresponding
 schedule —
                                            low-level code
                   transformation
```

#### **Optimization of Deep Learning Program**

```
A = t.placeholder((1024, 1024))
B = t.placeholder((1024, 1024))
k = t.reduce axis((0, 1024))
C = t.compute((1024. 1024), lambda v. x:
                t.sum(A[k, y] * B[k, x], axis=k))
 s = t.create schedule(C.op)
   for y in range(1024):
     for x in range(1024):
       C[y][x] = \emptyset
       for k in range(1024):
         C[y][x] += A[k][y] * B[k][x]
+ Loop Tiling
yo, xo, ko, yi, xi, ki = s[C].tile(y, x, k, 8, 8, 8)
   for yo in range(128):
     for xo in range(128):
       C[y0*8:y0*8+8][x0*8:x0*8+8] = 0
       for ko in range(128):
         for yi in range(8):
           for xi in range(8):
             for ki in range(8):
               C[yo*8+yi][xo*8+xi] +=
                  A[ko*8+ki][yo*8+yi] * B[ko*8+ki][xo*8+xi]
+ Cache Data on Accelerator Special Buffer
CL = s.cache write(C, vdla.acc buffer)
AL = s.cache_read(A, vdla.inp_buffer)
# additional schedule steps omitted ...
+ Map to Accelerator Tensor Instructions
s[CL].tensorize(yi, vdla.gemm8x8)
   inp_buffer AL[8][8], BL[8][8]
   acc buffer CL[8][8]
   for vo in range(128):
     for xo in range(128):
       vdla.fill zero(CL)
       for ko in range(128):
         vdla.dma copy2d(AL, A[ko*8:ko*8+8][yo*8:yo*8+8])
         vdla.dma_copy2d(BL, B[ko*8:ko*8+8][xo*8:xo*8+8])
         vdla.fused_gemm8x8_add(CL, AL, BL)
       vdla.dma_copy2d(C[yo*8:yo*8+8,xo*8:xo*8+8], CL)
                                            corresponding
 schedule
                                            low-level code
                   transformation
```

### It's hard to utilize these existing optimizations on dynamic neural networks.



(3) Reusing Temporal Result in Video Tasks

#### **Optimization of Deep Learning Program**

```
A = t.placeholder((1024, 1024))
B = t.placeholder((1024, 1024))
k = t.reduce axis((0.1024))
C = t.compute((1024. 1024), lambda v. x:
                t.sum(A[k, y] * B[k, x], axis=k))
 s = t.create schedule(C.op)
   for y in range(1024):
     for x in range(1024):
       C[y][x] = \emptyset
       for k in range(1024):
         C[y][x] += A[k][y] * B[k][x]
+ Loop Tiling
yo, xo, ko, yi, xi, ki = s[C].tile(y, x, k, 8, 8, 8)
   for yo in range(128):
     for xo in range(128):
       C[y0*8:y0*8+8][x0*8:x0*8+8] = 0
       for ko in range(128):
         for yi in range(8):
           for xi in range(8):
             for ki in range(8):
               C[vo*8+vi][xo*8+xi] +=
                  A[ko*8+ki][yo*8+yi] * B[ko*8+ki][xo*8+xi]
+ Cache Data on Accelerator Special Buffer
CL = s.cache write(C, vdla.acc buffer)
AL = s.cache_read(A, vdla.inp_buffer)
# additional schedule steps omitted ...
+ Map to Accelerator Tensor Instructions
s[CL].tensorize(yi, vdla.gemm8x8)
   inp_buffer AL[8][8], BL[8][8]
   acc buffer CL[8][8]
   for vo in range(128):
     for xo in range(128):
       vdla.fill zero(CL)
       for ko in range(128):
         vdla.dma copy2d(AL, A[ko*8:ko*8+8][yo*8:yo*8+8])
         vdla.dma_copy2d(BL, B[ko*8:ko*8+8][xo*8:xo*8+8])
         vdla.fused_gemm8x8_add(CL, AL, BL)
       vdla.dma_copy2d(C[yo*8:yo*8+8,xo*8:xo*8+8], CL)
                                            corresponding
 schedule
                                            low-level code
                   transformation
```

It's hard to utilize these existing optimizations on dynamic neural networks.



(3) Reusing Temporal Result in Video Tasks

Existing networks are all developed by Tensor-centric deep learning framework and the DL compiler only can optimize in tensor-level rather than subTensor-level in dynamic NNs.

#### **Dynamic Optimization Opportunities**





**Phenomenon**: Imbalanced distribution of dispatched values for different experts.

#### **Opportunity**:

Tune efficient kernels to fit their shape to load distribution;

Horizontally fuse parallel branches for concurrent execution.

#### **Dynamic Optimization Opportunities**



Phenomenon: Branch activation of two consecutive layers is correlated.

**Opportunity**:

Place highly related experts on the same GPU to save inter-GPU communication.

[EMNLP'21 TaskMoE]

#### **Dynamic Optimization Opportunities**





**Phenomenon**: Large time spent on routing but many routers have a biased distribution.

**Opportunity**:

Skipping routing computation to reduce routing overhead;

[CVPR'20 DynamicRouting]
Preload weight to GPU memory for overlapping weight loading cost.

#### **Dynamic Optimization Opportunities**

#### **Opportunity**:

- 1. Tune efficient kernels to fit their shape to load distribution;
- 2. Horizontally fuse parallel branches for concurrent execution;
- 3. Place highly related experts on the same GPU to save inter-GPU communication;
- 4. Skipping routing computation to reduce routing overhead;
- 5. Preload weight to GPU memory for overlapping weight loading cost.

#### **Misaligned Programming Model**

Existing Deep Learning Framwork: Tensor-centric.



#### **Misaligned Programming Model**

Existing Deep Learning Framwork: Tensor-centric.



In dynamic NNs, the realistic computation happen in subtensors.

Performance: Hard to analyze and optimize in runtime.

**Usability:** Hard to program dynamic NNs.

### Cell and Router Abstraction



### Cell and Router Abstraction



#### **Dynamic Horizontal Fusion**



#### **Dynamic Horizontal Fusion**



Supports dynamically and sparsely activated branches.

Before inference, tuning various kernels with different shape.

#### **Dynamic Horizontal Fusion**



Supports dynamically and sparsely activated branches.

Before inference, tuning various kernels with different shape. At inference, pads the input of each branch to the nearest tuned kernel.

#### **Dynamic Horizontal Fusion**



Supports dynamically and sparsely activated branches.

Before inference, tuning various kernels with different shape. At inference, pads the input of each branch to the nearest tuned kernel. The dynamically fused GPU kernel only uses the weights of activated branches.

#### **Profile-guided Model Placement**



Co-locate correlated sub-networks on the same GPU to reduce inter-GPU communication.

#### **Profile-guided Model Placement**



Co-locate correlated sub-networks on the same GPU to reduce inter-GPU communication.



In MoE layers, layer-wise dependence exists which implies a placement constraint that all Cells of a sentence should be gathered at the same GPU.

#### **Profile-guided Model Placement**



Co-locate correlated sub-networks on the same GPU to reduce inter-GPU communication.



In MoE layers, layer-wise dependence exists which implies a placement constraint that all Cells of a sentence should be gathered at the same GPU.

Need to achieve these constraints by static dataflow analysis.

#### **Profile-guided Model Placement**



Co-locate correlated sub-networks on the same GPU to reduce inter-GPU communication.



In MoE layers, layer-wise dependence exists which implies a placement constraint that all Cells of a sentence should be gathered at the same GPU.

Need to achieve these constraints by static dataflow analysis.

Moreover, utilizing imbalance workloads for different branches that combining a strong branch and a weak branch can help balance the workloads around all GPUs.

#### Speculative Routing

Routing require CPU processing and incur CPU-GPU synchronization overhead.



#### Speculative Routing

Routing require CPU processing and incur CPU-GPU synchronization overhead.



Predict the routing decisions of Router in advance based on statistical profiles and skip *router* fn to hide the routing overhead.

#### **Speculative Routing**

Routing require CPU processing and incur CPU-GPU synchronization overhead.



Predict the routing decisions of Router in advance based on statistical profiles and skip *router* fn to hide the routing overhead.

When misprediction happens, the model execution will be unrolled to reexecute the correct branch with negligible misprediction overhead.

#### **Speculative Weight Preloading**



Similar to speculative routing, leverages the statistical profiles of branch activation distribution to speculatively preload weights of branches that can be activated with a high probability.

It fall back to on-demand loading with negligible overhead when the predictive preloading misses.

#### **Opportunity**:

- 1. Tune efficient kernels to fit their shape to load distribution;
- 2. Horizontally fuse parallel branches for concurrent execution; Dynamic horizontal fusion
- 3. Place highly related experts on the same GPU to save inter-GPU communication; Profile-guided model placement
- 4. Skipping routing computation to reduce routing overhead; Speculative routing
- 5. Preload weight to GPU memory for overlapping weight loading cost. Speculative weight preloading

#### **Opportunity**:

1. Tune efficient kernels to fit their shape to load distribution; Static kernel tuning.

- 2. Horizontally fuse parallel branches for concurrent execution; Dynamic horizontal fusion
- 3. Place highly related experts on the same GPU to save inter-GPU communication; Profile-guided model placement
- 4. Skipping routing computation to reduce routing overhead; Speculative routing
- 5. Preload weight to GPU memory for overlapping weight loading cost. Speculative weight preloading

#### **Opportunity**:

Tune efficient kernels to fit their shape to load distribution;
 Horizontally fuse parallel branches for concurrent execution;
 Pynamic horizontal fusion
 Profile-guided model placement
 Skipping routing computation to reduce routing overhead;
 Speculative routing
 Speculative weight preloading

How to do analysis to achieve profiles for these optimizations?

#### Static Cell-level Dataflow

Uses symbolic execution at Cell-level to extract finer-grained relations in ahead-of-time compiling.



#### Static Cell-level Dataflow

Uses symbolic execution at Cell-level to extract finer-grained relations in ahead-of-time compiling.



By checking the results of symbolic computation, Brainstorm understands how Cells are transmitted in static operators.

#### Dynamic Cell-level Dataflow

Trace the necessary information in *router\_fn*.

#### **Dynamic Cell-level Dataflow**

Trace the necessary information in *router\_fn*.

When each time a Router is called, Brainstorm records its routing decision into a buffer.

Brainstorm has a separate thread to stream the buffer to a profile file.



### Implementation

#### System Architecture



# Implementation

### **Sparse Communication**



Dense distributed routing

Brainstorm sparse distributed routing

# Implementation

### **More Optimizations**

**Efficient** *Cell* **Routing :** Use a custom **GPU kernel** to rearrange Cells inside a tensor according to the routing decisions and **routing in parallel**.

Excessive candidates for kernel fusion: Each multiple branches fused kernel comprising several potential candidates.

#### Setup

Single-GPU server: A100 (80GB) with AMD-EPYC-7V13 CPUs.

Multi-GPU server: V100 (32GB) x 8 with Intel Xeon E5-2690 v4 CPUs.

| Model           | Dataset          | Fusion           | Place | Route | Load     |
|-----------------|------------------|------------------|-------|-------|----------|
| Switch [14]     | MNLI [40]        | <b>/</b>         |       |       |          |
| TaskMoE [27]    | Synthetic        |                  | /     |       |          |
| SwinV2-MoE [41] | ImageNet22k [42] | ImageNet22k [42] |       |       |          |
| LiveSR          | Iowa-DOT [43]    | OOT [43]         |       |       |          |
| DRouting [28]   | Cityscapes [44]  | pes [44]         |       | /     | <b>✓</b> |
| MSDNet [1]      | Imagenet [42]    | /                |       | /     |          |

#### Baseline:

**PyTorch** for all included vertical fusion.

**Tutel** for MoE (optimized in routing and supports parallel execution).

#### **End-to-end Model Execution**

SwitchTransformer



#### **End-to-end Model Execution**

LiveSR



#### **End-to-end Model Execution**

TaskMoE



#### **End-to-end Model Execution**

SwinV2MoE



#### **End-to-end Model Execution**

**MSDNet** 



#### **End-to-end Model Execution**

DynamicRouting





**On-demand:** Only loads the weight of a branch after the routing decision is made.

### Speculative Effectiveness







(a) Variable *Router* latencies

(b) Variable weight sizes

### Usability

Porting pretrained model into Brainstorm.

| Model | Switch | TaskMoE  | SwinV2-MoE |
|-------|--------|----------|------------|
| LOC   | 12     | 24       | 14         |
| Model | LiveSR | DRouting | MSDNet     |
| LOC   | 6      | 18       | 14         |

### **Usability**

Porting pretrained model into Brainstorm.

| Model | Switch | TaskMoE  | SwinV2-MoE |
|-------|--------|----------|------------|
| LOC   | 12     | 24       | 14         |
| Model | LiveSR | DRouting | MSDNet     |
| LOC   | 6      | 18       | 14         |

Actually, there are more LoC tweaking the original model.

# Conclusion and Thoughts

- The first deep learning framework for optimizing the execution of dynamic neural network.
- Speculative optimizations are fancy in optimizing the neural network execution and effective.
- Full of compiling.
- Not general and hard to become a popular framework like TVM.
- Tedious programming work to extend the framework.

Thank You!

May 10, 2024

Presented by Mengyang Liu