### SYSCLK: DifferentCPUClock



## Description:

- In this example, user can try two combination of core frequencies (CM0+, CM4) = (80MHz, 160MHz) or (100MHz, 100MHz).
- Also the clock source is selectable from PLL or FLL.
- These option can be selected by modifying value of "TEST\_CASE\_CPU\_FREQ" and "USE\_PLL\_OR\_FLL"

## Target Device:

Traveo-II CYT2Bx devices

#### CPU Board:

CYTVII-B-E-1M-176-CPU Rev. C Board

### SYSCLK: DifferentCPUClock



## Dependency:

- Jumper J80 to be short on position 1-2 on Base Board
- CYTVII-B-E-1M-176-CPU board should be connected on CYTVII-B-E-BB board.

## Expectation:

- If TEST\_CASE\_CPU\_FREQ == CM4\_100MHz\_CM0\_100MHz,
  - CM0+ blinks LED0 at the interval of 100KHz.
  - CM4 blinks LED8 at the interval of 100KHz.
- If TEST\_CASE\_CPU\_FREQ == CM4\_160MHz\_CM0\_80MHz,
  - CM0+ blinks LED0 at the interval of 80KHz.
  - CM4 blinks LED8 at the interval of 160KHz.

## SYSCLK: DifferentCPUClock





# > Legend:

- Red block for power, debug (Mandatory)
- Yellow block for the example specific connections