

Fig. 1 Current-voltage characteristics of a typical silicon p-n junction.

## 3.1 THERMAL EQUILIBRIUM CONDITION

planar technology is used extensively for p-n junction and integrated circuit (IC) fabrication. The planar sees include oxidation, lithography, ion implantation, and metallization; they will be discussed in Chapters 15. The most important characteristic of p-n junctions is that they rectify: that is, they allow current to flow in only one direction. Figure 1 shows the current-voltage characteristics of a typical silicon p-n junction. we apply "forward bias" to the junction (i.e., positive voltage on the p-side), the current increases rapidly as a large increases. However, when we apply a "reverse bias," virtually no current flows initially. As the reverse increased the current remains very small until a critical voltage is reached, at which point the current lay increases. This sudden increase in current is referred to as the junction breakdown. The applied forward is usually less than 1V, but the reverse critical voltage, or breakdown voltage, can vary from just a few volts thousands of volts, depending on the doping concentration and other device parameters.

## 3.11 Band Diagram

2a, we see two regions of p- and n-type semiconductor materials that are uniformly doped and physically ed before the junction is formed. Note that the Fermi level  $E_F$  is near the valence band edge in the p-type and near the conduction band edge in the n-type material. While p-type material contains a large entration of holes with few electrons, the opposite is true for n-type material.



(a) Uniformly doped p-type and n-type semiconductors before the junction is formed. (b) The electric in the depletion region and the energy band diagram of a p-n junction in thermal equilibrium.