Final-Term Exam on Introduction to VLSI Design

Date: Jan. 5, 2018, 10:10-12:10@ED220

Note: This is a closed book exam with one A4-page summary for reference. Make any assumption whenever necessary to answer your question.

- A. [20%] True (T) or False (F) for the following 10 questions
- 1. Timing violation in sequential designs can always be solved by increasing cycle time.

  harder to design, but allows pipelining and
- 2. Given a sequential design, single phase clocking can achieve better computational performance than that from multi-phase clocking.
- positive skew without degrading design stability.
- 4. Built-in-self-test (BIST) is very important in current chip designs to reduce chip testing time and identify manufacturing faults.
- 5. Chip I/O data pins have to be slew-rate controlled to minimize voltage drop over power supply lines.
- 6. Dynamic power consumption can be reduced by exploring parallelism and pipelining of data operations to lower down supply voltage.
- 7. Stacked transistors can reduce leakage current because threshold voltage (V<sub>T</sub>) is reduced.

  Stacking doesn't change V<sub>TH</sub>
- 8. On-chip clock generator using phase-locked-loop (PLL) is very important to generate high-speed clocks with minimized jitter in current chip designs.
- 9. Soft-edge designs can be achieved by exploiting overlapped multi-phase clocking for domino logic gates to overcome clock skew.
- 10. SRAM and DRAM can be realized by standard CMOS technology, where the former achieves better speed and storage capacity than the latter.

SRAM Faster, DRAM stores more for the same number

- B. [20%] High-speed parallel multipliers are often demanded in current complex chip designs for communication and data analysis.
- 1. Explain why Booth Encoding scheme can be exploited to reduce the number of partial products without increasing the complexity of partial product generation. Note that you may use Radix 2<sup>2</sup> as example to explain why the number of partial products can be reduced by half. [8%]
- 2. Draw the circuit diagram of each bit in partial product generation. [6%]
- 3. If these partial products are summed to generate the final product by

carry-save-adder (CSA) array and carry propagation adder (CPA) in the last stage, how many levels of CSA are demanded before arriving at the input of CPA for a 16X16 multiplier? [6%]

- C. [20%] Static Random Access Memory (SRAM) is often exploited in chip design to buffer input and temporary data to improve overall computational performance.
- 1. Draw a 6-T SRAM Cell and identify the strength of each transistor so that data access (read and write) can be done correctly. [8%]
- 2. Explain why sense amplifier is needed to speed up the data read-out time. [4%]
- 3. Modify the 6-T SRAM cell so that it can be used for data matching and then explain why it is very power consumptive as content addressable memory (CAM) for matching large volumes of datasets. [8%]
- D. [20%] Read-Only Memory (ROM) and Programmable Logic Array (PLA) can be used to realize many logic functions needed in a complex system.
- 1. Explain why both ROM and PLA can be realized by NOR-NOR plane. [4%]
- 2. If 1-bit full-adder (input: A, B, C; output: S, Co) is to be realized by ROM and PLA respectively, you're asked to draw each NOR-NOR plane with black dots to label where those transistors are located. [12%]
- 3. Since Pseudo-NMOS designs are very power consumptive, how do you modify the circuit so that no power is lost when ROM and PLA are not activated? [4%]
- E. [20%] Bi-directional PAD's are often included in chip I/O to reduce pin-count.
- 1. Draw the circuit diagram for ESD protection and explain how it works. [6%]
- 2. Draw the circuit diagram for tri-state output buffer and explain how it works.
- 0 [6%]
- 3. Find the test patterns for the last stage of the tri-state buffer to ensure there are no SA1 and SA0 faults. [4%]
  - 4. If both inputs (EN and D) of the tri-state output buffer have equal probability of "1" and "0", what is the probability to make the last stage charge or discharge? [4%]

0-0-1)

E-1

E = 0

Dove To

2

A. I.F 2, F 3, F (A'+B+C)'+ (A+B+C)'+ (A+B+C')'+ (A'+B'+C') 4, T 5, T 6,T 1 F

10, F



乘数的 B. 1、booth encoding 可以一定看多個 bit 技可 reduce partial product 數

而他又不會新增一些計算較複雜的 partial product 故不會 提升 complexity. LITE radix-4 65 booth encoding table, X 為乘數, Y為被

|       |    |      |      | •       |    |       |
|-------|----|------|------|---------|----|-------|
| ×2:41 | Li | Xiol | PPE  | Xi      | Wi | Minus |
| D     | 0  | 0    | 0    | 0       | 0  | 0     |
| 0     | 0  | - 1  | 18   | 1       | O  | 0     |
| O     | 1  | 0    | 17   | 12      | O  | 0     |
| 0     | 1  | 1    | 27   | 0       | اً | 0     |
| 1     | 0  | 0    | 1-24 | 0       | A. | 1     |
| (     | 0  | 1    | -4   | Table 3 | 0  | 7 10  |
| 1     | 1  | 0    | -4   | 1       | 0  | 1     |
| 1     | 1  | -    | 0    | D       | 0  | 1     |
|       |    | 1    | .5   | 47.13   |    |       |

tadie4是一次影响面的t, 适台該bit 的前後各一bit,並從隔壁表中根據 Xin Xi Xi 的值去得到一個 pertial product,故相較於原本每個北部 去写到 partial product,用tadix-4 知言等 到的 partial product 明烈更為义的一半共



Scanned with CamScanner

D. 1、ROM and PLA 都可用成 sum of product 的形式.

而 AND 本身只要的input, output 散 放 inverter 就能 级 NOR D=D

OR 本身在 output to inverter 就 级 NOR D = Do-ban





3、在後面加上latch或flip-flop在值。

