

# **SAP-1 Defense**

Simple as Possible Computer

A Computer Architecture Presented to the Faculty of Computer Science Department College of Information System and Technology Management Pamantasan ng Lungsod ng Maynila

In Partial Fulfillment of the Requirements for the Degree **Bachelor of Science in Computer Science** 

By

#### **GROUP LEADER**

Mark Daniel A. Apelledo / Shawn Kieffer E. Goyena

#### **MEMBERS**

Jonalene Ryza B. Abundo
Angel Lyn R. Camus
Hershey Anne P. Dalangin
Xienen Lei M. Gernale
Carla R. Mabutas
Mariebethel Roussamiere E. Miranda
Mariel Kim R. Vaflor

Venelyn Mae C. Cordova Rita Angeli M. De Mesa Shawn Kieffer E. Goyena Lorelie Joy A. Musni Sofia Alexi P. Navarro Christian Andrei V. Santiago Aliyah Loise C. Segovia Mayerick Isaiah A. Verdida

Prof. Elsa S. Pascual

#### **ACKNOWLEDGEMENTS**

We would like to express our deepest gratitude to **Mr. Mark Daniel A. Apelledo**, our Head Consultant, for his invaluable guidance, and for overseeing the entire progress of this project. His expertise and have been instrumental in every step of our journey.

Our heartfelt thanks also go to **every member of the group**. Your commitment, hard work, and teamwork have made this project not only possible, but truly meaningful. Every late night, brainstorming session, and shared effort brought us closer to our goal.

We are sincerely thankful to **Ms. Mariebethel Roussamiere E. Miranda** for graciously providing accommodation throughout this project. Your kindness and generosity gave us a comfortable space to work and grow together as a team.

Special thanks to **Sir Froilan Cantillon**, whose YouTube videos served as a valuable guide in helping us better understand the concepts and steps necessary to complete our project. Your content made a real difference in our learning experience.

We also extend our gratitude to the **school library**, which became our second home during this project. Thank you for providing us an accommodating space where we could focus, collaborate, and bring our ideas to life.

To our **families**, thank you for your unwavering support—especially in covering necessary expenses and continuously motivating us throughout the process. Your love and sacrifices have meant everything to us.

To **everyone** who contributed in their own way—thank you. This project was made better because of you.



# TABLE OF CONTENTS

| ACKNOWLEDGEMENTS                                  | i  |
|---------------------------------------------------|----|
| TABLE OF CONTENTS                                 | 1  |
| LIST OF FIGURES                                   | 2  |
| LIST OF TABLES.                                   | 4  |
| MEMBERS AND CONTRIBUTIONS                         | 5  |
| INTRODUCTION                                      | 8  |
| DEFINITION OF TERMS                               | 18 |
| LIST OF TOOLS AND MATERIALS SUPPOSED TO BE NEEDED | 20 |
| CIRCUIT DESIGN                                    | 22 |
| Program Counter                                   | 22 |
| Memory Access Register                            | 22 |
| 2 To 1 Multiplexer                                | 23 |
| Random Access Memory                              | 23 |
| Instruction Register                              | 24 |
| Accumulator                                       | 24 |
| Adder-Subtractor                                  | 25 |
| B Register                                        | 25 |
| Output Register                                   | 26 |
| Clock                                             | 26 |
| Ring Counter                                      | 27 |
| Control Matrix                                    | 27 |
| Instruction Decoder                               | 28 |



|                             | V         |    |
|-----------------------------|-----------|----|
| CIRCUIT DESIGN WITH IC PINS |           | 29 |
| Program Counter             |           | 29 |
| Memory Access Register      |           | 30 |
| 2 To 1 Multiplexer          |           | 30 |
| Random Access Memory        |           | 31 |
| Instruction Register        |           | 31 |
| Accumulator                 |           | 32 |
| Adder-Subtractor            |           | 32 |
| B Register                  |           | 33 |
| Output Register             |           | 34 |
| Clock                       |           | 34 |
| Ring Counter                |           | 36 |
| Control Matrix              |           | 37 |
| Instruction Decoder         |           | 39 |
| PROJECT DEMONSTRATION       | · • • • • | 40 |
| REFERENCES                  | •••       | 41 |
|                             |           |    |

# LIST OF FIGURES

| Figure<br>No. | Figure Title                                        | Page |
|---------------|-----------------------------------------------------|------|
| Figure 1.1    | SAP(Simple-As-Possible) computer                    | 8    |
| Figure 1.2    | Program Counter                                     | 9    |
| Figure 1.3    | Multiplexer (MUX) and Memory Address Register (MAR) | 10   |
| Figure 1.4    | Random Access Memory (RAM)                          | 11   |
| Figure 1.5    | Instruction Decoder                                 | 12   |



# Pamantasan ng Lungsod ng Maynila 🐞



| Figure 1.6  | Instruction Register     | 12 |
|-------------|--------------------------|----|
| Figure 1.7  | Ring Counter             | 13 |
| Figure 1.8  | Control Matrix           | 14 |
| Figure 1.9  | Accumulator (A Register) | 15 |
| Figure 1.10 | Adder/Subtractor         | 15 |
| Figure 1.11 | B Register               | 16 |
| Figure 1.12 | Output Register          | 17 |
| Figure 4.1  | Program Counter          | 22 |
| Figure 4.2  | Memory Access Register   | 22 |
| Figure 4.3  | 2 To 1 Multiplexer       | 23 |
| Figure 4.4  | Random Access Memory     | 23 |
| Figure 4.5  | Instruction Register     | 24 |
| Figure 4.6  | Accumulator              | 24 |
| Figure 4.7  | Adder-Subtractor         | 25 |
| Figure 4.8  | B Register               | 25 |
| Figure 4.9  | Output Register          | 26 |
| Figure 4.10 | Clock                    | 26 |
| Figure 4.11 | Ring Counter             | 27 |
| Figure 4.12 | Control Matrix           | 27 |
| Figure 4.13 | Instruction Decoder      | 28 |
| Figure 5.1  | 74LS107                  | 29 |
| Figure 5.2  | 74LS126                  | 29 |
| Figure 5.3  | 74LS173                  | 30 |
| Figure 5.4  | 74LS157                  | 30 |
| Figure 5.5  | 74LS189                  | 31 |
| Figure 5.6  | 74LS173                  | 31 |
| Figure 5.7  | 74LS173                  | 32 |
| Figure 5.8  | 7/I \$126                | 32 |



# Pamantasan ng Lungsod ng Maynila 🐞



| Figure 5.9  | 74LS83         | 33 |
|-------------|----------------|----|
| Figure 5.10 | 74LS173        | 33 |
| Figure 5.11 | 74LS173        | 34 |
| Figure 5.12 | 555            | 34 |
| Figure 5.13 | 74LS04         | 35 |
| Figure 5.14 | 74LS08         | 35 |
| Figure 5.15 | 74LS32         | 36 |
| Figure 5.16 | 74LS107        | 36 |
| Figure 5.17 | 74CH00         | 37 |
| Figure 5.18 | 74LS04         | 37 |
| Figure 5.19 | 74LS20         | 38 |
| Figure 5.20 | 74LS10         | 38 |
| Figure 5.21 | 74LS04         | 39 |
| Figure 5.22 | 74LS20         | 39 |
| Figure 6.1  | SAP-1 Hardware | 40 |
|             |                |    |

# LIST OF TABLES

| Table   | <b>Table Name</b>           |    |
|---------|-----------------------------|----|
| No.     |                             |    |
| Table 1 | Members and Contributions   | 5  |
| Table 2 | List of Tools and Materials | 20 |



# MEMBERS AND CONTRIBUTIONS

| Member                   | Contributions                                                                                                                                    |
|--------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------|
| Jonalene Ryza B. Abundo  | Designed and assembled the Clock Module using the 555 timer, ensuring stable timing signals throughout the build.                                |
|                          | Took the initiative to lead team meetings,<br>manage progress, and assign tasks<br>effectively to maintain smooth workflow<br>and collaboration. |
| Angel Lyn R. Camus       | <ul> <li>Played a key role in testing and debugging<br/>various components to ensure accurate<br/>execution.</li> </ul>                          |
|                          | <ul> <li>Provided ongoing consultation and support<br/>during development stages to refine the<br/>functionality of each module.</li> </ul>      |
| Mark Daniel Apelledo     | Served as the Lead Debugger,<br>meticulously testing and troubleshooting<br>the entire SAP-1 system to ensure it<br>functioned as expected.      |
|                          | Led the overall hardware integration of the SAP-1, overseeing connections and logic flow between components.                                     |
| Hershey Anne P. Dalangin | Focused on precise solid wiring of critical modules such as the ALU and control units.                                                           |
|                          | Worked closely with the debugging team<br>to validate circuit continuity and eliminate<br>short connections.                                     |



# Pamantasan ng Lungsod ng Maynila



| Xienen Lei M. Gernale                 | <ul> <li>Assisted in solid wiring across major<br/>components including RAM, Program<br/>Counter, and Output Register.</li> </ul>                      |
|---------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------|
|                                       | <ul> <li>Took responsibility for sourcing and<br/>purchasing electronic components essential<br/>for the project's completion.</li> </ul>              |
| Carla R. Mabutas                      | <ul> <li>Played a key part in the design and<br/>implementation of the Program Counter,<br/>contributing to the sequencing of instructions.</li> </ul> |
|                                       | <ul> <li>Helped verify and debug the RAM and MAR<br/>connections, ensuring correct data storage and<br/>retrieval.</li> </ul>                          |
| Mariebethel Roussamiere E.<br>Miranda | <ul> <li>Acted as the Lead for Physical Design and<br/>Packaging, ensuring that all modules were<br/>securely and neatly housed.</li> </ul>            |
|                                       | <ul> <li>Designed and assembled the Instruction<br/>Decoder, making sure it interpreted machine<br/>code correctly into control signals.</li> </ul>    |
| Mariel Kim R. Vaflor                  | <ul> <li>Supported the development of the Program<br/>Counter by assisting with control signal<br/>wiring and testing.</li> </ul>                      |
|                                       | <ul> <li>Took part in the assembly of the main bus<br/>wiring and helped organize components<br/>logically on the breadboard.</li> </ul>               |
| Venelyn Mae C. Cordova                | <ul> <li>Contributed to the consistent wiring of logic<br/>gates and connections in the Control Unit.</li> </ul>                                       |
|                                       | <ul> <li>Helped validate outputs through manual<br/>checking and multimeter testing.</li> </ul>                                                        |
| Rita Angeli M. De Mesa                | <ul> <li>Played a key role in the layout and physical<br/>organization of wiring to minimize confusion<br/>during testing.</li> </ul>                  |
|                                       | <ul> <li>Assisted in troubleshooting connection<br/>mismatches during final integration.</li> </ul>                                                    |



| •                            | •                                                                                                                                  |
|------------------------------|------------------------------------------------------------------------------------------------------------------------------------|
| Shawn Kieffer E. Goyena      | Participated in debugging the ALU and<br>Control Matrix, focusing on signal accuracy<br>and logical correctness.                   |
|                              | Supported component testing by comparing simulated and actual outputs during early stages                                          |
| Lorelie Joy A. Musni         | <ul> <li>Helped build and test the Control Matrix,<br/>verifying the logic needed for instruction<br/>decoding.</li> </ul>         |
|                              | <ul> <li>Contributed significantly to wiring,<br/>particularly in connecting control signals to<br/>data paths.</li> </ul>         |
| Sofia Alexi P. Navarro       | Worked on designing and wiring the Control<br>Matrix with a focus on opcode decoding.                                              |
|                              | <ul> <li>Maintained documentation of wiring<br/>diagrams for better understanding and future<br/>debugging.</li> </ul>             |
| Christian Andrei V. Santiago | <ul> <li>Assisted in the testing and debugging of<br/>modules like RAM and Output Register.</li> </ul>                             |
|                              | Verified consistency of outputs during the<br>RUN mode to ensure proper CPU behavior.                                              |
| Aliyah Loise C. Segovia      | <ul> <li>Built and tested the Accumulator, ensuring it<br/>could correctly store and pass data during<br/>computations.</li> </ul> |
|                              | Assisted with stable wiring across the bus lines, especially during final integration.                                             |
| Maverick Isaiah A. Verdida   | <ul> <li>Assembled the B Register and ensured it<br/>interfaced properly with the ALU for<br/>arithmetic operations.</li> </ul>    |
|                              | Helped organize final testing and system walkthrough, ensuring each module worked under clocked conditions.                        |



#### **CHAPTER ONE**

#### **INTRODUCTION**

#### 1.1 Introduction

According to Albert Paul Malvino, the Simple-As-Possible (SAP)-1 computer is a very simple microprocessor model. The SAP-1 design includes the fundamental requirements for a working microprocessor. Its main goal is to give a fundamental grasp of how a microprocessor functions and communicates with memory as well as other system components like input and output. The instruction set is relatively limited and straightforward.

#### **1.2 SAP-1 Introduction**





The SAP (Simple-As-Possible) computer has been designed for a beginner. The main purpose of SAP is to introduce all the crucial ideas behind computer operation without burying you in unnecessary detail. But even a simple computer like SAP covers many advanced concepts. To avoid bombarding you with too much all at once, we will examine three different generations of the SAP computer.

SAP-1 is the first stage in the evolution toward modern computers. Although primitive, SAP-1 is a big step for a beginner. So, dig into this chapter; master SAP-1, its architecture, its programming, and its circuits. Then you will be ready for SAP-2.

#### **Program Counter**

74LS107

74LS108

PROGRAM COUNTER

Whos

Figure 1.2: Program Counter

The Program Counter (PC) is a CPU register that stores the memory address for the next instruction to be retrieved and executed. It ensures that the CPU executes the instructions in the correct order by automatically incrementing after each fetch and pointing to the next instruction in memory. At the start of execution, the PC is set to the location of the first instruction, which is then stored in the Memory Address Register (MAR) for retrieval. As each instruction is fetched, the PC updates, allowing the CPU to run programs smoothly and orderly.

#### **MUX and MAR**



Figure 1.3: Multiplexer (MUX) and Memory Address Register (MAR)

The multiplexer (MUX) and memory address register (MAR) operate together to control the flow of memory addresses within the CPU. The MUX functions as a selector switch, selecting between the address provided by the program counter (PC) and a manual input, which is especially helpful for tasks such as debugging or manually loading programs. Once the address has been selected, it is passed to the MAR, which stores the memory address of the instruction or data to be accessed. This configuration ensures that the right memory location is reached when retrieving or storing data. During normal execution, the PC delivers the next instruction's address, which is selected by the MUX and stored by the MAR, allowing the CPU to operate smoothly and accurately.



#### **RAM**



Figure 1.4: Random Access Memory (RAM)

Random Access Memory (RAM) is a component that stores both program instructions and the data required for execution. It normally has 16 memory locations, each of which may store an 8-bit instruction or piece of data. RAM serves as the computer's short-term memory, storing whatever the CPU requires throughout operation. The process begins with the Memory Address Register (MAR) providing the address of the required instruction or data. RAM then returns the value stored at that location, which is transferred to the CPU via the W Bus for processing, allowing for efficient and continuous program execution.

#### **Instruction Decoder**



Figure 1.5: Instruction Decoder

The Decoder is a circuit that translates the opcode, or operation code, of an instruction to determine which action the CPU has to execute. It is required for converting binary instructions into control signals that activate the necessary CPU components. The procedure begins with the current instruction being stored in the Instruction Register (IR); the decoder then extracts the opcode, which is normally the first four bits. Based on this opcode, it generates the control signals required to do the connected action, such as loading data, adding, or saving a value, ensuring that instructions are executed accurately.

#### **Instruction Register**



Figure 1.6: Instruction Register

The Instruction Register (IR) is a register that records the current instruction, including both the opcode and the operand. It is required to keep the fetched instruction available for processing, allowing the Instruction Decoder to interpret and execute it. The procedure starts with the instruction being fetched from RAM and stored in the IR. Once saved, the decoder reads the opcode from the IR and transmits the necessary control signals to carry out the relevant operation, ensuring that the CPU processes instructions correctly.

#### **Ring Counter**



Figure 1.7: Ring Counter

A Ring Counter is a type of counter that cycles through a predetermined number of states, generating timing signals for each step of instruction execution. It assures the correct order of activities, such as fetch, decode, and execute, by acting as a step-by-step guide for the computer. The counter progresses through states T1, T2, T3, T4, and so on, with each state representing a certain portion of the instruction cycle. This cycle mechanism ensures that each action is carried out in the correct sequence, preserving the flow of instructions within the CPU.

#### **Control Matrix**



Figure 1.8: Control Matrix

The Control Matrix is a circuit that generates customized control signals using the opcode and ring counter. It is necessary to activate the correct components at the appropriate time, much like a conductor guiding an orchestra. The Control Matrix receives input from the Instruction Decoder and Ring Counter, and then sends control signals to registers, the ALU, and memory, ensuring that the CPU operates correctly at each stage of instruction execution.

#### W Bus (Data Bus)

The W Bus is the primary highway that connects all CPU components, transporting data and instructions between registers, RAM, and the ALU. It is necessary because without it, components would be unable to communicate with one another. The W Bus operates by allowing the active component to write data to the bus, which the destination

component can then receive and use, consequently facilitating communication and data exchange within the CPU.

#### **Accumulator (A Register)**



Figure 1.9: Accumulator (A Register)

The Accumulator (A Register) is a specialized register that stores the results of arithmetic and logic operations. It serves as temporary storage for ongoing calculations and is required for multi-step computations. After the ALU completes an operation, the result is stored in the Accumulator for later use, allowing the CPU to perform other actions depending on that result.

## Adder/Subtractor (ALU - Arithmetic Logic Unit)



Figure 1.10: Adder/Subtractor

The Adder/Subtractor (ALU - Arithmetic Logic Unit) is the computational engine that performs addition and subtraction. It is required to do mathematical calculations within the CPU. The ALU accepts inputs from the Accumulator (A Register) and B Register, executes the addition or subtraction based on the instruction, and returns the result to the Accumulator for use in the next operation.

#### **B** Register



Figure 1.11: B Register

The B Register is a register that stores the second operand of ALU operations. It is required because two values are necessary for ALU operations, one of which is supplied by the B register. The B Register loads data from memory or the W Bus and passes it to the ALU for processing, allowing arithmetic and logical operations to be performed.

## **Output Register**



Figure 1.12: Output Register

The Output Register stores the final computed result before delivering it to an external display. It is necessary to verify that the findings are correctly stored before being shown. The process operates by saving the Accumulator's final value in the Output Register, which is then presented as output to the user or other devices.

#### **CHAPTER TWO**

#### **DEFINITION OF TERMS**

- 1. **CPU** (**Central Processing Unit**) the brain of the computer is in charge of carrying out commands and carrying them out step by step.
- 2. **Opcode** (**Operation code**) the portion of an instruction that instructs the CPU on what to do, like adding two numbers or loading a value.
- 3. **Operand** the portion of an instruction that identifies the memory address or data used in the process.
- 4. **ALU** (**Arithmetic Logic Unit**) a portion of the CPU that handles addition and other arithmetic operations. Only simple arithmetic is handled by the ALU in SAP-1.
- 5. **Arithmetic Operations** simple arithmetic processes like subtraction and addition.
- 6. Logical Operations binary logic-based operations include AND, OR, and NOT.
- 7. **Memory Address** a specific place in RAM where instructions or data are kept.
- 8. **Instruction** a binary-coded operation that the CPU performs using an operand and an opcode that are retrieved from memory.
- 9. **Fetch** the procedure by which an instruction is stored in the Instruction Register (IR) after being retrieved from memory using the Program Counter (PC).
- 10. **Debugging** the process of finding and correcting program errors include manually verifying control signals and register values.
- 11. **Data** the computer processes or stores binary values.



- 12. **Program** a set of instructions that are loaded into memory and are executed step-by-step by the CPU.
- 13. **Circuit** an arrangement of the electronic parts that make up the SAP-1 system, such as flip-flops and logic gates.
- 14. **Binary** a number system with just two digits: 0 and 1.
- 15. **Transmit** the process of transmitting control signals or data between parts, like moving data from RAM to the accumulator.
- 16. **Control Signals** data flow between SAP-1 components that is coordinated and managed by signals produced by the Control Unit.
- 17. **Execution** the stage in which the CPU carries out the instruction, such adding or loading data into a register.

#### **CHAPTER THREE**

## LIST OF TOOLS AND MATERIALS

## 2.1 List of Tools and Materials

| # | Component            | Parts              |
|---|----------------------|--------------------|
|   |                      | 1x Breadboard      |
| 1 | Clock                | 3x 555             |
|   |                      | 1x 74LS04          |
|   |                      | 2x LED Lights      |
|   |                      | 10x 1k V Resistors |
|   |                      | 3x Capacitors      |
|   |                      | 1x Switch          |
|   |                      | 1x ???             |
|   |                      | 1x ???             |
|   |                      | Solid Wires        |
|   | D C                  | 1x Breadboard      |
| 2 | Program Counter      | 2x IC 74LS107      |
|   |                      | 1x IC 74LS126      |
|   |                      | 4x LED Lights      |
|   |                      | 4x 1k V Resistors  |
|   |                      | 2x Capacitors      |
|   |                      | Solid Wires        |
| 3 | MIN IMAD             | 1x Breadboard      |
| 3 | MUX and MAR          | 1x IC 74LS173      |
|   |                      | 1x IC 74LS157      |
|   |                      | 4x LED Lights      |
|   |                      | 4x 1k V Resistors  |
|   |                      | 2x Capacitors      |
|   |                      | 1x Button          |
|   |                      | Solid Wires        |
| 4 | RAM                  | 1x Breadboard      |
| • | IXXIVI               | 2x IC 74LS189      |
|   |                      | 8x LED Lights      |
|   |                      | 8x 1k V Resistors  |
|   |                      | Solid Wires        |
| 5 | Instruction Register | 1x Breadboard      |
|   | msu ucuon registei   | 2x IC 74LS173      |
|   |                      | 8x LED Lights      |
|   |                      | 8x 1k V Resistors  |
|   |                      | Solid Wires        |



# Pamantasan ng Lungsod ng Maynila 🞪



|     |                     | 1x Breadboard             |
|-----|---------------------|---------------------------|
| 6   | Instruction Decoder | 2x IC 74LS04              |
|     |                     | 3x IC 74LS20              |
|     |                     | Solid Wires               |
|     |                     | 1x Breadboard             |
| 7   | Ring Counter        | 3x IC 74LS107             |
|     |                     | 6x LED Lights             |
|     |                     | 6x 1k V Resistors         |
|     |                     | Solid Wires               |
|     |                     | 4x Breadboards            |
| 8   | Control Matrix      | 6x IC 74CH00              |
|     |                     | 2x IC 74LS04              |
|     |                     | 1x IC 74LS20              |
|     |                     | 1x IC 74LS10              |
|     |                     | 12x LED Lights            |
|     |                     | 12x 220 V Resistors       |
|     |                     | Solid Wires               |
|     |                     | 13x Breadbords (Terminal) |
| 9   | W Bus               | Solid Wires               |
|     |                     | 1x Breadboard             |
| 10  | Accumulator         | 2x IC 74LS173             |
|     |                     | 1x IC 74LS126             |
|     |                     | 8x 220 V Resistors        |
|     |                     | 8x LED Lights             |
|     |                     | Solid Wires               |
|     |                     | 1x Breadboard             |
| 11  | Adder/Subtractor    | 2x IC 74LS83              |
|     |                     | 3x IC 74LS126             |
|     |                     | 2x IC 74LS86              |
|     |                     | Solid Wires               |
| 1.0 |                     | 1x Breadboard             |
| 12  | B Register          | 2x IC 74LS173             |
|     |                     | 8x 220 V Resistors        |
|     |                     | 8x LED Lights             |
|     |                     | Solid Wires               |
| 12  | Output Dagistar     | 1x Breadboard             |
| 13  | Output Register     | 2x IC 74LS173             |
|     |                     | 8x 1k V Resistors         |
|     |                     | 8x LED Lights             |
|     |                     | Solid Wires               |

#### **CHAPTER FOUR**

## **CIRCUIT DESIGN**

## **Program Counter**



Figure 4.1: Program Counter

#### **Memory Access Register**



Figure 4.2: Memory Access Register



# 2 To 1 Multiplexer



Figure 4.3: 2 To 1 Multiplexer

## **Random Access Memory**



Figure 4.4: Random Access Memory



## **Instruction Register**



Figure 4.5: Instruction Register

## Accumulator



Figure 4.6: Accumulator



#### **Adder-Subtractor**



Figure 4.7: Adder-Subtractor

#### **B** Register



Figure 4.8: B Register



# **Output Register**



Figure 4.9: Output Register

# Clock



Figure 4.10: Clock



## **Ring Counter**



Figure 4.11: Ring Counter

#### **Control Matrix**



Figure 4.12: Control Matrix



## **Instruction Decoder**



Figure 4.13: Instruction Decoder

#### **CHAPTER FIVE**

# CIRCUIT DESIGN WITH IC PINS (BREADBOARD LAYOUT)

## **Program Counter**

Pin Diagram:

#### 1. 74LS107



Figure 5.1: 74LS107



Figure 5.2: 74LS126



## **Memory Access Register**

Pin Diagram:

74LS173



Figure 5.3: 74LS173

## 2 To 1 Multiplexer

Pin Diagram:

74LS157



Figure 5.4: 74LS157



#### **Random Access Memory**

Pin Diagram:

74LS189



Figure 5.5: 74LS189

#### **Instruction Register**

Pin Diagram:

74LS173



Figure 5.6: 74LS173



#### Accumulator

Pin Diagram:

74LS173



Figure 5.7: 74LS173

#### **Adder-Subtractor**

Pin Diagram:



Figure 5.8: 74LS126



## 2. 74LS83



Figure 5.9: 74LS83

## **B** Register

Pin Diagram:

## 74LS173



Figure 5.10: 74LS173

## **Output Register**

Pin Diagram:

74LS173



Figure 5.11: 74LS173

#### Clock

Pin Diagram:

1. 555



Figure 5.12: 555

## 2. 74LS04



Figure 5.13: 74LS04



Figure 5.14: 74LS08



## 4. 74LS32



Figure 5.15: 74LS32

## **Ring Counter**

Pin Diagram:



Figure 5.16: 74LS107

## **Control Matrix**

## Pin Diagram:

## 1. 74CH00



Figure 5.17: 74CH00



Figure 5.18: 74LS04



## 3. 74LS20



Figure 5.19: 74LS20



Figure 5.20: 74LS10



## **Instruction Decoder**

Pin Diagram:

## 1. 74LS04



Figure 5.21: 74LS04



Figure 5.22: 74LS20

## **CHAPTER SIX**

# PROJECT DEMONSTRATION



Figure 6.1: SAP-1 Hardware

# LIST OF REFERENCES

Ben Eater. (2016). Build an 8-bit Computer From Scratch. https://eater.net/8bit/

.