# Raven: A Data-Driven Approach for Automatically Generating Heterogenous Processors

#### **Abstract**

Heterogeneous CMPs with two types of cores are now available as commodity products, and recent proposals argue for increasingly heterogeneous CMPs as a means to continue to improve energy efficiency. However, both designing and exploiting increasingly heterogeneous processors raises many challenges. Design choices for resource heterogeneity span a vast design space and must balance diversity commensurate with workload variability without becoming intractable to verify and construct. At run time, scheduling applications on the appropriate core is key to profiting from heterogeneity.

In this paper, we present Raven, an analytical model for tailoring heterogeneous processor resources to a target workload based on architecture-independent properties of the applications. This is done by pre-selecting the architecture features that can be adjusted as well as selecting the range of those adjustments. We show that 8 primary features are sufficient to guide both core feature selection and runtime placement. Using Raven, we produce heterogeneous platforms that are an average of 10% more energy efficient than comparable twoway heterogeneous platforms and homogeneous processors alike.

#### 1. Introduction

The demise of Dennardian scaling [8] has lead processor designers to increasingly shift their focus from raw, per-core performance toward energy efficiency as a primary metric. This transition has given rise to a multitude of multicore designs across many domains. Compared to their uniprocessor predecessors, the more modestly aggressive cores in modern multicore processors reap efficiency benefits not only from avoiding less rewarding regions of the superlinear relationship between peak core power and peak core performance, but also from the fact that there are many applications (e.g. SPECINT-like desktop programs) which will only rarely approach peak core utilization.

Recent proposals [22, 30] and products [1] aim to further capitalize on the latter of these effects by increasing processor heterogeneity. On a heterogeneous platform, each application can run on the least energy-expensive processor that still allows it to achieve a high fraction of its potential performance, increasing overall efficiency. However, the space of all potential heterogeneous processors is quite large, even when restricting the options to traditional core types. It is not yet clear how best to select the constituent cores in a heterogeneous CMP, nor how best to map incoming applications to those cores.

There are two prominent schools of thought for heterogeneous design strategies, but much room remains in the middle for new approaches. Current designs, such as ARM's Big.LITTLE [1], draw inspiration from early work [16, 18, 17] on heterogeneity that advocates limiting design costs by combining previously developed architectures. This, however, may limit the energy savings of the system, because it maps applications to cores whose resource diversity owes more to temporal changes in design restrictions than to a concerted effort to more efficiently serve particular classes of current or future applications. At the other extreme, proposals such as [6, 7, 31, 10] call for domain or even application-level specialization of cores, which maximizes energy efficiency, but vastly increases design effort and may produce systems that are overly sensitive to changing workloads. Taking insight from both ends of the design spectrum, the intuition is that there will be profitable ground in the middle: heterogeneous systems that consist of general purpose cores with traditional components, but where each core in the collection can optimize its performance/energy tradeoffs for a subset of applications.

In this paper, we present Raven, a high-level design approach for automatically selecting the degree and dimensions of heterogeneity in a CMP based on the architectureindependent features of a target workload. Raven constructs processor configurations out of a modest sized library of fixed components, but with many possible combinations. Lifting the restriction that every core be well-suited for executing the entire workload allows Raven to select individual cores with non-standard configurations, e.g. cores lacking a floating point unit and large caches due to the requirements of part of the workload, while still effecting general application support through the union of cores selected in a particular design. With Raven we can quickly predict what set of cores would be needed in a single CMP to exploit heterogeneity within a workload and to produce multiple CMP designs to better exploit heterogeneity among workloads from different domains.

At a high level, Raven works as follows: Raven considers a design space spanning 8 dimensions including cache size, issue width, and ALU allocation. We train on a small number of applications across a subset of the configurations within that design space. For each training application or application phase, we collect a vector of architecturally independent features gathered from MICA [14] and the associated energy-performance-area three-tuple on a given core. To design a particular heterogeneous multiprocessor, we pass the architecturally independent feature vectors of a target workload into a



Figure 1: Performance-per-Watt Statistics: An 8-wide out-oforder, 1-wide in-order, and basic heterogeneous processor have drastically different performance values but when factoring in power it becomes clear that more is not necessarily better.

trained Raven, as well as the maximum allowed degree of heterogeneity, *K*. Raven then partitions the input applications into up to K groups and, for each group, estimates the energy and performance of the group across all points in the design space. Finally, Raven picks the optimal performance/watt configuration across each group, selects that processor for inclusion in the CMP, and provides a distance-based mapping function between the architecture-independent features of any current or future application and the predicted-preferred core type.

The contributions of this work include the following:

- We describe Raven, a design approach for automatically selecting an energy-efficient set of heterogeneous cores, given an architecturally independent description of a workload.
- We show that Raven designs with greater degrees of heterogeneity offer superior energy efficiency compared to homogeneous or limited heterogeneity designs, improving on existing designs by up to 18%.
- We show that there is sufficient variation among workloads, and that different workloads warrant different heterogeneous solutions.
- We explore the sensitivity of Raven designs to workload variation and show that Raven performs well against other potential solutions.

The rest of the paper proceeds as follows. Section 2 provides background on the allure of and challenges posed by heterogeneous architectures, and discusses related work. Section 3 presents our design for Raven and Section 4 validates our approach. Section 5 evaluates the heterogeneous processors that Raven produces and Section 6 concludes.

## 2. Background and Related Work

#### 2.1. Heterogeneity in General Purpose Multiprocessors

The fundamental appeal of heterogeneous architectures lies in the fact that workload demands are inherently heterogeneous at several levels: Applications in different domains have different characteristics, different applications within a domain differ in their resource bottlenecks [15], and even within a single application, different phases provide different power/performance tradeoffs.

The body of work on single-ISA heterogeneous multicore processors [16, 18, 17] investigated the power/performance tradeoffs for asymmetric CMPs. By transitioning on phase boundaries between aggressive and simple cores, these designs were able to save up to 50% in power budget for a performance reduction of only 10%. Figure 1 illustrates this particular point. While an 8-wide out of order execution core may succeed in terms of raw performance, it lags behind even a 1-wide in order core in performance-per-watt metrics. On top of this, a simple two-way heterogeneous core (architecture details are provided in table 3 that has both types of execution models is able to outperform both on average by making simple energyminded distinctions between the two cores. That all said, the selection of which particular cores to include in a particular CMP design for a particular workload was not considered in depth.

More recently there have been efforts to actually place heterogeneous designs on physical silicon. [1] These processors combine two existing architectures with different execution models, but are designed to work as a heterogeneous unit, varying the execution on the processor based on the needs of the application. Some take this concept one step further by combining as many architectural components as possible to try and develop a single heterogeneous core [22]; capable of switching between a large out-of-order engine and a small in-order engine depending on the IPC of the application being run. Raven improves on previous approaches relying on collections of existing processor models by automatically selecting the appropriate degrees of asymmetry to best exploit a workload. The range of asymmetry is only limited by the number of architecture features one desires to change for a particular core design.

#### 2.2. Heterogeneity in specialized architectures

As power constraints tighten, designers are increasingly integrating specialized coprocessors into general-purpose architectures. GPUs are an especially common addition, and are now found on-chip in everything from cell phones to servers. Many recent efforts [21] attempt to harness these heterogeneous platforms with language extensions like CUDA [23] and streaming frameworks such as Brook [5], but they focus primarily on highly-parallel code and loosely-coupled execution models. Even flexible heterogeneous processing frameworks such as Intel's EXOCHI [32] face deployment challenges in scaling to greater degrees of heterogeneity: EXOCHI's uniform abstraction for sequencing execution across heterogeneous execution engines still requires specialized compilers for each piece of target hardware. In contrast, Raven is designed to run existing, unmodified binaries and maintain a focus on a single-ISA design, rather than relying on multiple programming models to

achieve maximum efficiency.

Recent efforts on generating internally diverse processors have focused on automating the production and use of specialized coprocessors [31, 25]. These automatically-generated coprocessors do not achieve the performance of hand-crafted accelerators, but they are very energy-efficient and can target nearly-arbitrary code. Raven on the other hand focuses on remaining a general purpose platform, allowing for any application that is designed for the underlying ISA to be executed. At the same time, it does not require processors to be so specific that they have little use outside of the applications they were trained under, and indeed this is a design choice that tends to be avoided when possible.

## 2.3. Heterogeneous scheduling

Scheduling a heterogeneous processor presents unique challenges but is essential in order to provide energy benefits from its varied set of cores. There are varying approaches on how best to perform this scheduling, from monitoring metrics during execution [29] to developing a programming system that dynamically schedules applications based on running the application through a virtual machine first [21]. These methods rely on focusing on the monitoring of applications during runtime, and making changes in scheduling based on the application's performance on the system.

One other way that scheduling is performed is by gathering the architecture signatures of an application to determine the best fit out of a given set of cores. [26] Rather than focus on a phase-driven analysis of application, scheduling is performed by looking at the typical behavior of an application given a set of parameters. Raven deploys a similar technique, using architecture independent metrics in order to make informed decisions on the type of core that would be a good fit for a given application. In either case it will need an efficient scheduling algorithm to take advantage of the cores that are designs so research in this area is important to the overall health of the concept of a heterogeneous processor.

#### 2.4. Comprehensive Prediction

For the most part, the desire for a comprehensive prediction and core generation scheme for heterogeneous processors is a relatively new one. Efforts to date have been focused on making well-established changes to processor configurations or combining accelerators with current general-purpose cores to achieve the goal of heterogeneity as discussed earlier. The goals have changed as well; previously they been focused on raw performance improvements [17] or attempting to cluster applications themselves to aid in the design of broader accelerator-based systems [11], but not necessarily in a single-ISA framework. Raven thus tries to bridge that gap, providing a prediction model that can be broadened to any number of architectural features as needed while using architecture independent metrics to aid in the construction of heterogeneous cores.

## 3. Raven Design

Raven is a regression-based model that we have designed to perform two tasks. First, given a workload, Raven must be able to accurately select a covering set of core designs that collectively constitute a general purpose, energy efficient CMP. Second, given a previously generated CMP and a new application, Raven must accurately predict on which core on the CMP the application will most efficiently run.

Given any non-trivial set of heterogeneity dimensions, the search space for determining the best set of heterogeneous cores for a given workload gets very large very quickly. Moreover, even if an exhaustive search were tractable, real processors must execute applications developed after the processor's introduction and run existing applications on new inputs. Thus, the application phases used to train Raven are described solely in terms of their architecture-independent features, and in Section 5 we will closely examine the sensitivity of Raven-derived processors to workloads divergent from the original training set.

Below, we discuss the key steps in building a fast and accurate model for accurately selecting and mapping among heterogeneous cores.

Defining a design space One of the first steps in designing Raven revolves around determining the architecture features, or knobs, that the user will have available in the processor generation search space. Since the goals for a heterogeneous processor tend to revolve around some combination or power, energy, and/or area, care should be taken to select a set of knobs that addresses at least some of these concerns. At the same time, the total number of dimensions and number of choices must remain modest in order to keep both hardware library design effort and model training times tractable.

High impact changes, such as issue width and size and type of the pipeline, are currently the focus of current heterogeneous design efforts, and for good reason, since they can greatly influence both the energy consumption and the performance of a given core. Thus, they should nearly always be included in any search space. Still, other aspects such as cache structure and functional units should be strongly considered as, and delving into smaller power draws such as branch prediction and prefetchers can be performed if one needs to squeeze every available milliwatt from their core designed.

Once the knobs are selected, one of the first steps to perform is to acquire power and area information based on a target architecture. These are numbers that are used by Raven in performing comparisons in the various knobs options and thus should be as accurate as possible to the architecture one is building on. For this, we have used the McPAT [19] power and area modeling framework to calculate the  $\Delta$ -power/area changes in a processor depending on the knob settings (e.g. toggling the number of Integer ALUs while keeping all other values constant). This will aid in getting power and area information that is reasonably accurate for what the modeling



Figure 2: Procedural Flow of Prism Design: Prism is designed so that processor designers can tailor their training sets to the types of applications they expect to see on their processors, then continue to train during subsequent core design

data would provide without the need to run the framework for every single possible configuration.

Selecting input parameters In order to make Raven scalable and easily usable, there needs to be a concise representation of the types of workloads the user will want to try to optimize for. The reason for this is that it influences the rest of the Raven process as well as gives an initial design space for our training sets and equation formulation. We choose a set of architecture-independent features because these can be easily gathered for any application to be tested on Raven. We acquire these architecture-independent datapoints using the Intel Pin [20] program and specifically the MICA pintool [14] for all applications within the workload. The goal would then be to pick the relevant data to the knobs that have been selected and selected a training set based on these values. These values are also saved as they are inserted into the training set to help generate the performance equations.

**Selecting an optimization function** There are many optimization functions one may wish to choose for an approach like Raven. For expedience in evaluation, our current implementation of Raven optimizes for performance/Watt, but it could easily be extended to take the optimization function as an input parameter.

Generation of Training Data and Regression The accuracy of Raven's predictions will depend on the representativeness of its training set. Modeling data as accurately as possible is key to getting accurate heterogeneous cores. To this end, we generate simpoints [27] for each of the applications in the workload irrespective of whether the apps are used in training either the regression or the processors. It is well understood that applications generally have multiple phases, so it serves us well to get this data and be able to generate the necessary points. For all simulations we use gem5 [4], and were able to generate the basic block vectors necessary for simpoint analysis as well as create the checkpoints necessary to speed up future runs. For all application runs we select a simpoint and run for 100 million instructions, and this is performed

for all runs, be they for training set generation or processor validation.

In order to generate the training set data, a set of applications needs to be selected that best represents the workload as a whole. This can be determined by examining the data from MICA and looking for varying applications so the training set can cover as much ground as need. Gem5 simulations are then run on the training applications, varying one of the knobs at a time while keeping the rest of the processor constant. Care should be taken to select some sort of default or "Midway" processor that can serve as a baseline for future calculations, and as a processor configuration that this training data revolves around.

Once each application has been processed for both the simulation-based processor data and the architecture independent variables, we combine the two into a single training set and send it through a linear regression program within the Weka machine learning suite [13]. The standard analysis will result in a single equation that contains both the various knobs  $(x_1, x_2,...,x_j)$  and the various arch-independent data points  $(y_1, y_2,...,y_k)$  resulting in:

$$perf = \beta_1 x_1 + \beta_2 x_2 + \dots + \beta_1 y_1 + \beta_2 y_2 + \dots + \alpha$$
 (1)

This performance equation will estimate the performance across the knob space effectively while holding the application data points fixed for any particular core fitting exercise. While this may work for basic situations, additional complexities do arise in constructing these regression and we will address this in section 4.

**Processor Prediction** Once the above steps are completed, Raven is ready to generate processors. A workload can be selected at either a one process per core granularity or on the cluster level. Clustering is generally desirable in the case where there are more applications than available cores. To perform this, one can simply run a K-means clustering on the application characteristics, but any clustering algorithm will do as long as the number of clusters is no more than the number of cores. In this particular case, we will then use these

"meta apps" as the input for Raven rather than relying on the application that is the closest to the cluster median. The list of inputs into Raven are as follows:

- McPAT data for the Δ-changes in the area and power of the processor
- Linear regression for performance
- EITHER the application specific or cluster metadata for each core to be tested
- An equation denoting the goal (i.e. maximizing for performance/watt, performance/area) etc.
- The list of knobs that are being explored and the values within the knobs
- The configuration of the "default" core
- Number of processors to validate after Raven analysis completes

After setting up the necessary data structures, Raven performs an entire sweep of the knob search space, calculating the projected performance, area, and power for each possibility. The area and power metrics are determined by increasing the projected value based on the introduction of more components, while the performance is determined using the regression equations given in the input. We perform this exhaustive search because estimating for these knobs is still much quicker than performing individual simulations, while also avoiding any pitfalls of pruning the search space unnecessarily. Some basic pruning decisions are made (e.g. there is little need to model varying instruction window sizes on an in-order processor), but nothing that is a reasonable and unique core is left out. Once this search is complete, Raven will select the top processors that achieve at least the same predicted performance/watt as the default core, then outputs the results to a file for further analysis.

The cores that were selected by Raven are run through gem5 to get accurate performance measurements beyond that of what the model can perform. These numbers, coupled with McPAT data generated from the same processors, allow us to select the best core within the limited search space for the given goal. This allows Raven to report the processors for each application/cluster to the user. One final step performed is adding the results of the gem5 runs to the training set, which allows the user to continuously tune the regression to their workloads without having to retrain from scratch every time. While in the end we do perform gem5 simulations, they remain in the order of tens of simulations versus the order of tens of thousands for even basic heterogeneous core search spaces.

## 4. Refinement and Setup of Raven

In this section we describe the refinements made to Raven in order to tailor the tool for our purposes, and provide some insight on whether adjustments would need to be taken in similar situations. We then look at the steps we took to set up our experiments, thus validating that our design is sound and allowing for the evaluation of our Raven cores against other hardware.

#### 4.1. Refinements

One of the key heuristic changes made was acknowledging that a single regression equation for performance can lead to incorrect predictions based on training set data. One key example that we encountered was the introduction of floating point applications and a floating point (FP) unit knob to the knob list. While the regression would accurately penalize FP operations that would run without an accompanying FP ALU in the processor, it would also assign the same penalty for integer only workloads that would try to save power by eliminating the unit. This sort of interdependence was not unique to integer vs floating point, but it had one of the largest impacts on the predicted performance. The solution to this involved two parts. First, The regression components were separated: requiring that any directly FP-dependent variables (both from knobs and independent variables) were omitted from the int-regression and the reverse was true for the FPregression. Then, because the int regression would not overprovision performance due to a lack of knowledge, the two regressions are weighted based on the ratio of floating point operations to total operations.

$$perf = ((1 - FP_{inst}) * Reg_{int} - FP_{const}) + (FP_{inst}) * Reg_{fp}$$
(2)

This new equation gave much more accurate number for our out-of-order execution predictions, but we were still left lacking for in-order executions. In this case, the model was not accurately accounting for memory-bound applications that were spending much of their time waiting for data from DRAM. Once again, the regression gave a performance boost for outof-order execution, but did not take this particular scenario into account, due in part to the large variations in cache behavior between the applications. One architecture independent metric we used was the average reuse distance of memory addresses, and noted that there was a direct correlation between this metric and the performance penalty of switching to in-order cores. The solution was then add a component to the regression, where we add a fraction of the data reuse variable only to in-order processors. This adjustment solved the issues with in-order performance while at the same time not affecting out-of-order performance, which was not affected by this issue.

$$Reg_x = Reg_x + (DataReuse * \beta) * ((inOrder == 1?)0:1)$$
(3)

Lastly, it was noted that the regressions did not use all of the architecture independent variables or had  $\beta$  coefficients that were negligible. We decided to keep these variables rather than discard them in order to create more informed clusters during the clustering phase of Raven.

| Component               | Settings                 |
|-------------------------|--------------------------|
| L1 Cache                | 16KB/2-way I-D, 32KB/2-  |
|                         | way I-D, 64KB/4-way I-D  |
| L2 Cache                | 64KB, 256KB, 1MB         |
| Int ALUS                | 1, 3, 6                  |
| Mul/Div ALUS            | 1, 2                     |
| FP Units                | 0, 1, 2                  |
| Instruction Window Size | 64, 128, 200             |
| (for OoO models)        |                          |
| Issue Width & Execution | 1-IO, 2-IO, 4-IO, 4-OoO, |
| Model                   | 8,OoO                    |

**Table 1: Knob Selection for Raven Experiments** 

| Application  | Suite        | Purpose                |
|--------------|--------------|------------------------|
| gcc          | SPECInt 2006 | Code Compilation       |
| libquantum   | SPECInt 2006 | Quantum Simulation     |
| namd         | SPECFP 2006  | Molecular Dyanmics     |
| milc         | SPECFP 2006  | Lattice Computation    |
| freqmine     | PARSEC 2.1   | Itemset Mining         |
| swaptions    | PARSEC 2.1   | Monte Carlo Sim        |
| fft          | MiBench      | Fast-Fourier Transform |
| stringsearch | MiBench      | String Comparison      |

**Table 2: Training Set Applications for Raven Experiments** 

#### 4.2. Setup of Raven

With the above adjustments in place and the component design complete, we will now describe our setup for the experiments and evaluation to follow. The attempt was to have as broad of a spectrum of applications as possible. The idea is to perform both breadth testing by looking at a processor that was developed across all possible suites as well as doing some analysis on processors specifically designed with one processor in mind. As a result, we drew from the desktop, embedded, and HPC communities, selecting from the following benchmark suites:

Desktop: SPEC2006 [28]HPC: Parsec 2.1 [3]

• Embedded: MiBench [12] and Coremark [9]

The next step was determining the knobs that we would iterate against. Since current heterogeneous designs focus on issue width and execution model, it seems like that would be a reasonable starting point. Our decision points for which issue width and execution model combinations to analyze were based on previous studies that look at the energy-performance tradeoffs of these types of processors [2]. The next focus is on high power components that could be scaled in various ways and have meaningful impacts on performance We ended up selecting the various ALUs, cache sizes, and the instruction window of the out-of-order models as our additional knobs to test with. Table 1 shows our detailed selection and settings for each knob.

The selection of the knobs also allowed us to see what kinds of architecture independent variables to use. It was clear that we needed a breakdown of what instructions were actually executing as well as detailed information related to the memory subsystem. We wanted to select a series of metrics that gave a detailed outlook as to how the application performs, even if some of the metrics are used only for clustering purposes. In the end we selected the following independent variables:

- Integer, Floating Point, Branch, and Memory Access Instruction Rates
- How much memory passes through the processor in a given simpoint (its footprint)
- Average data reuse and the percentage of data reuses in a short distance
- Register operand average
- Average register producer-consumer rate

With this information we can collect both our McPAT data and select a base processor to test the rest of our candidate processors against. While a detailed description of the processor can be found in table 3 we essentially selected the midpoints for all of our knobs and focused on a 4-wide OoO processor in order to provide an aggressive performance/watt target that did not penalize against compute-bound workloads (much like current consumer processors) This processor, henceforth known as Midway, is used to normalize our performance-energy-area tuple so we can focus on improving from a hypothetical homogeneous core model making basic decisions on optimizing for performance/watt rather than try to normalize around an extreme processor that may or may not be trying to achieve that goal.

Finally, as far as the training set goes, we selected two representative applications from Parsec and MiBench, as well as 2 from SPECInt and SPECFP. Table 2 highlights the processes chosen as well as their basic functionality. The goal was to give the training set a wide variety of potential scenarios so it can make reasonable approximations for new applications that may not fall exactly within the training set. With the heuristic adjustments made to the performance equation discussion in Section 4.1 the training set proved to be adequate for our evaluation.

#### 5. Evaluation

In this section we will discuss the results of experiments performed to determine the viability of the Raven model. First we will look at how Raven performs with a general training workload and see how our Raven-G processor works across applications of various benchmarking suites. Then we will look at how optimizing for a single-type of workload can affect core selection and how sensitive those processors are to new applications entering the workload. Lastly we look at the overall statistics to show the overall effectiveness of Raven across all test cases.

| Component                 | Midway      | 8-OoO       | 1-IO        | Tag-Team:Large | Tag-Team:Small |
|---------------------------|-------------|-------------|-------------|----------------|----------------|
| Width and Execution Model | 4-OoO       | 8-OoO       | 1-IO        | 4-OoO          | 2-IO           |
| L1 Cache                  | 32 KB-2 Way | 64 KB-4 Way | 16 KB-2 Way | 32 KB-2 Way    | 32 KB-2 Way    |
| L2 Cache                  | 256 KB      | 1 MB        | 64 KB       | 1 MB           | 1 MB           |
| Int ALUS                  | 3           | 6           | 1           | 3              | 1              |
| Mul/Div ALUS              | 1           | 2           | 1           | 1              | 1              |
| FP Units                  | 1           | 2           | 1           | 1              | 1              |
| Instruction Window        | 128         | 200         | N/A         | 128            | N/A            |

Table 3: Fixed Testing Processors (The Midway processor is what graphs and data are normalized to for all metrics.)

#### 5.1. Experiment Set-Up

| Processor             | Target Applications         |  |  |
|-----------------------|-----------------------------|--|--|
| Raven-General (Raven- | basicmath, blackscholes,    |  |  |
| <b>G</b> )            | canneal, coremark, mcf,     |  |  |
|                       | milc, xalan, zeusmp         |  |  |
| Raven-MiBench (Raven- | adpem, basicmath, blow-     |  |  |
| <b>M</b> )            | fish, coremark, crc, fft,   |  |  |
|                       | stringsearch                |  |  |
| Raven-SPEC (Raven-S)  | gcc, libquantum, mcf, milc, |  |  |
|                       | namd, povray, soplex, xalan |  |  |

Table 4: Workloads for Evaluation Experiments (Applications in training set are *italicized*)

In order to test both the breadth and the depth of Raven's capabilities, we have selected a series of eight target applications to generate our Raven processors. The lists of which applications are selected are in table 4. While some of the training set applications are present in the target sets, the goal was to create processors based on a majority of new programs that the regressions had initially not seen before. Since we will only be mapping to 4 Raven cores and we have twice as many applications in the workload, we perform K-Means clustering to determine the cluster points and use those values as input to Raven. We then run these processors on different applications other than the target set to see the effects of running new workloads on the Raven processor, comparing this to the other static processors that we test against.

The processors we compare are detailed in table 3, and will be used for all of the experiments. They include the Midway processor that we use to normalize our metrics, a maxed out 8-wide out of order (OoO) core, a minimized 1-wide in-order (IO) core, and two processors that form a basic heterogeneous program. By coupling a 4-wide OoO core and a 2-wide IO core, we attempt to show how the current design philosophies can only go so far in maximizing performance/watt.

We use performance/watt as our core energy efficiency metric here because one of the goals of heterogeneous processors is to save energy over the more "power-hungry" homogeneous cores that dominate the market today. By showing an improvement in performance/watt over other options we hope to convey the need to delve deeper into the potential energy-saving opportunities within an architecture above and beyond

the current options being designed today.

#### 5.2. Raven-G: General Workload

We start by running Raven against a general workload and seeing what the selection model chooses as the best processors. The results of this can be found in table 5. What we find is there are 4 distinct cores for each of the workloads based around a couple of key differences: the amount of floating point computation and the memory access patterns of the applications. Figure 3 shows the performance/watt results of running the training applications on all the test processors as well as Raven-G. Here we can see that across our workload, we enjoy an improvement over the other processors we test again, and we selected the best core over all the other options in the vast majority of cases. When suboptimal choices are made, we do have to remember that since we have to cluster applications, there is a balance that gets struck between generalizing for multiple applications and selecting the best processor for any one application.

In order to determine if our Raven-G processor can maintain its advantage over a larger workload, we selected various applications from across our benchmark suites and gave each application to its best fitting core. The results of this are found in figure 4. For certain workloads such as lbm, we do exceedingly well due to its placement on an in-order core, and even in cases where we perform worse than the Midway core we still outperform all other options, including the Tagteam heterogeneous core. We do not expect to be better on every workload - it is simply too difficult to assume we can understand every single scenario both on current and future workloads - but the goal is to do better on average than the other available cores. This is in fact the case for Raven-G, as we perform about 9% better than the Midway core and around 18% over the tag-team core. While it is less surprising that we beat the extreme cores, they serve as a reminder that bigger is not necessarily better with regards to energy efficiency, as the small in-order core, on average, had a better performance/watt than the large OoO core.

This result is important for two reasons. First, it shows that for a general workload, Raven-G can improve the performance/watt by a measurable amount with very little overhead in actually generating the core designs. Secondly, it shows that

| Component                 | Raven-G:1                       | Raven-G:2  | Raven-G:3                | Raven-G:4  |
|---------------------------|---------------------------------|------------|--------------------------|------------|
| Target Applications       | basicmath, blackscholes, zeusmp | milc       | canneal, xalan, coremark | mcf        |
| Width and Execution Model | 4-OoO                           | 4-IO       | 4-OoO                    | 1-IO       |
| L1 Cache                  | 32KB-2 Way                      | 32KB-2 Way | 32KB-2 Way               | 16KB-2 Way |
| L2 Cache                  | 64 KB                           | 64 KB      | 256 KB                   | 64 KB      |
| Int ALUS                  | 3                               | 3          | 3                        | 1          |
| Mul/Div ALUS              | 1                               | 1          | 1                        | 1          |
| FP Units                  | 1                               | 1          | 0                        | 0          |
| Instruction Window        | 64                              | N/A        | 64                       | N/A        |

Table 5: Processor Cores within Raven-G: Raven for General Workloads



Figure 3: Raven-G Performance on Training Apps: Here we have a Raven processor that is designed to be trained against all of the benchmarks. A small representative set of each suite was selected and proved to perform better than any of our other test processors.



### 5.3. Raven-S and Raven-E: Sensitivity Analysis

In order to see the effects of different single-benchmark suites on Raven, we decided to run a couple sensitivity analysis experiments using the MiBench and SPEC benchmarks suites. First, we tackle MiBench and its embedded systemminded applications. While these applications were used in



Figure 4: Raven-G Performance on Many Apps: Applications from all three benchmarks performed favorably on the Raven-G processor as shown here. Performance did not suffer greatly running new apps, even when outliers such as Ibm are removed.

the general test and performed relatively well, there are a couple key differences when they are tested alone. Many of these benchmarks have very low instruction counts and very similar independent characteristics, so it is difficult to get a good sense of what these applications are doing differently. On top of this, due to the similarities, the clustering ends up being much finer than in the general example. Still, Raven was able to select 3 processors out of the four clusters, outlined in table 6.

As a result of the vastly different workload from the general case, our model selected all 2-wide in-order cores, presumably under the impression that the benchmarks would all handle this relatively well. Intuitively this makes some sense; a series of embedded benchmarks should be expected to perform well on lightweight cores and see only limited improvement from stronger processors. Figure 5 shows the results of running the training applications on the Raven-M processor versus the other potential cores. Once again, for most cases we perform better than the other options, and this conforms with the results that we received from the Raven-G case.

| Component                 | Raven-M:1                      | Raven-M:2      | Raven-M:3   |
|---------------------------|--------------------------------|----------------|-------------|
| Target Applications       | adpcm, crc, blowfish, coremark | basicmath, fft | string      |
| Width and Execution Model | 2-IO                           | 2-IO           | 2-IO        |
| L1 Cache                  | 32 KB-2 Way                    | 32 KB-2 Way    | 64 KB-4 Way |
| L2 Cache                  | 64 KB                          | 64 KB          | 64 KB       |
| Int ALUS                  | 1                              | 1              | 1           |
| Mul/Div ALUS              | 1                              | 1              | 1           |
| FP Units                  | 0                              | 1              | 1           |

Table 6: Processor Cores within Raven-M: Raven for MiBench Workloads



Figure 5: Raven-M Performance on Trained Apps: Many of the MiBench benchmarks had similar characteristics, leading to a very lightweight set of cores. While performance hits were greater for some applications over others, there was still a similar trend to the Raven-G case.

Looking at the performance on new apps within the Raven-M processor, and the story takes a slightly different turn, as shown on figure 6. Other applications within MiBench show that we continue to do as well or better than our basic heterogeneous core on average, but not to the degree we saw in the Raven-G experiment. We also included a separate offender application, blackscholes, from the PARSEC benchmark suite, to show what might happen if the workload begins to shift. It is worth noting that applications that perform well on inorder cores, such as lbm, milc, and mcf, were not selected for consideration but if the workloads shifted in a more memory intensive direction then it is possible that Raven-M would perform far above the expectations outlined here. Still, we perform 7% better than Tag-team, due in large part to the cache structure in that processor that is not present in Raven-M.

Lastly, we look at a Raven processor designed solely around SPEC. We made our training set selections based on previous work on the matter [24] in order to try to capture the widest



Figure 6: Raven-M Performance on New Apps: Even though the trained applications proved to be similar, it is possible for multiple processes that are not trained for Raven-M to not perform as well as the training apps. Since MiBench has low instruction count benchmarks, subtle changes in the architecture can have large effects on performance.

variety of applications within the benchmark suite. In doing so, we ended up with cores that were nearly identical to the ones found in the Raven-G processor (see table 7). The Raven-S processor shows that it is possible for applications that have "strong" desires toward particular setups (such as desiring a decent sized cache or floating point unit) will dominate the decision making process for Raven.

Figure 7 shows what happens when we run these cores against the training set. We see a very similar story to the Raven-G cores with a couple of exceptions. Thanks to the introduction of libquantum and the fact it shares a core with milc, the core's benefit to milc was decreased by Raven, which led to a relative performance degradation over the Raven-G case. That being said, Raven-S still performed better than all other processors for milc, and libquantum saw significant gains over Raven's competitors.

Once we check for the sensitivity of Raven-S we end up seeing the opposite end of the spectrum from Raven-M (see figure 8). Applications like lbm (which do very well on in-

| Component                 | Raven-S:1            | Raven-S:2        | Raven-S:3  | Raven-S:4  |
|---------------------------|----------------------|------------------|------------|------------|
| Target Applications       | povray, soplex, namd | libquantum, milc | gcc, xalan | mcf        |
| Width and Execution Model | 4-OoO                | 4-IO             | 4-OoO      | 1-IO       |
| L1 Cache                  | 32KB-2 Way           | 16KB-2 Way       | 32KB-2 Way | 16KB-2 Way |
| L2 Cache                  | 64 KB                | 64 KB            | 256 KB     | 64 KB      |
| Int ALUS                  | 3                    | 3                | 3          | 1          |
| Mul/Div ALUS              | 1                    | 1                | 1          | 1          |
| FP Units                  | 1                    | 1                | 0          | 0          |
| Instruction Window        | 64                   | N/A              | 64         | N/A        |

Table 7: Processor Cores within Raven-S: Raven for SPEC Workloads



Figure 7: Raven-S Performance on Training Apps: Once again, the SPEC benchmarks that are trained as a Raven processor fare better on average than the homogeneous cores and the tag-team heterogeneous. The cores selected were very similar to the ones selected in the general case.



### 5.4. Workload Comparisons

Throughout the design of the Raven processors, there have been clearly different cores generated depending on the the training workload provided. Even in the case where the SPEC benchmarks matched closely with the general workload, differences could easily occur based on what applications were selected and how they were clustered. A stark difference was seen between the Raven-M and Raven-G processors, and their performance difference is seen more clearly in figure 9. This



Figure 8: Raven-S Performance on New Apps: Again performance-per-watt variations will occur with untrained processes, but because SPEC is more general and the training set covered a wider range of applications the new processes had an impact similar to that of the Raven-G processor.

is not necessarily a poor design decision, after all we are maximizing for performance/watt so there is a likelihood that when Raven designs around mobile benchmarks it would try to select smaller cores. But what remains consistent across all of the processors is that Raven has a lower level of performance than both the Midway core and the Tag-Team, both during training and after additional applications are run on the processors. Since the goal is increased energy efficiency, we will gladly take this tradeoff. There is a consistent advantage to using a Raven processor over any of the other options when considering the metric of performance/watt. Even with Raven-M where it performed worse than Midway, the difference was not unacceptable, and it is possible that through a different initial training set the performance equations can better handle workloads where all the applications share similar characteristics. Amongst the Raven-S and Raven-G processor competitors Raven did better both before and after the introduction of new applications, and this was done on a relatively small subset of the available architecture components. This shows both



Figure 9: Varying Performance: Between various types of processors, there are clear variations in actual performance between the various processors, and this variation can change depending on the workload and the designed cores.

the promise of the model and the desire to push forward for discovering new heterogeneous designs that can capture both energy efficiency and general purpose applicability.

## 6. Conclusion

In this work, we have presented a model that allows for heterogeneous core design without the need to exhaustive search for good cores for a given set of applications. This is done by creating a series of performance, area, and power equations that project the performance of a list of potential heterogeneous cores. These are then validated for the user via gem5 simulations and McPAT power analysis to get more accurate values, and these results are then fed back into the regression training set to allow Raven to continue learning about new applications and what works for them. When such processors are actually tested, we generally see an improvement of around 5-10% from both a homogeneous core that was designed with some energy savings in mind and a basic two-way heterogeneous core that reflects the design decisions of current efforts.

## References

- ARM, "Big.LITTLE Processing with ARM Cortex-A15 & Cortex-A7,"
   2011. Available: http://www.arm.com/files/downloads/big.LITTLE\_Final.pdf
- [2] O. Azizi et al., "Energy-performance tradeoffs in processor architecture and circuit design: a marginal cost analysis," in *Proceedings of the* 37th annual international symposium on Computer architecture, ser. ISCA '10. New York, NY, USA: ACM, 2010, pp. 26–36. Available: http://doi.acm.org/10.1145/1815961.1815967
- [3] C. Bienia, "Benchmarking modern multiprocessors," Ph.D. dissertation, Princeton University, January 2011.



Figure 10: Final Workload Statistics: Workload selection plays an important role in designing heterogeneous cores, and while there may be subtle variations in total workload performance when factoring new applications in, the trend showing Raven processors on top largely holds.

- [4] N. Binkert et al., "The gem5 simulator," SIGARCH Comput. Archit. News, vol. 39, no. 2, pp. 1–7, Aug. 2011. Available: http://doi.acm.org/10.1145/2024716.2024718
- [5] I. Buck et al., "Brook for gpus: stream computing on graphics hardware," in ACM SIGGRAPH 2004 Papers, ser. SIGGRAPH '04. New York, NY, USA: ACM, 2004, pp. 777–786. Available: http://doi.acm.org/10.1145/1186562.1015800
- [6] N. Clark et al., "An architecture framework for transparent instruction set customization in embedded processors," in ISCA. IEEE Computer Society, 2005, pp. 272–283.
- [7] N. Clark, A. Hormati, and S. Mahlke, "Veal: Virtualized execution accelerator for loops," in *ISCA*. Washington, DC, USA: IEEE Computer Society, 2008, pp. 389–400.
- [8] R. Dennard et al., "Design of Ion-Implanted MOSFET's with Very Small Physical Dimensions," in *IEEE Journal of Solid-State Circuits*, October 1974.
- [9] EEMBC, "Coremark." Available: http://coremark.org/
- [10] N. Goulding-Hotta et al., "The GreenDroid mobile application processor: An architecture for silicon's dark future," *IEEE Micro*, vol. 31, no. 2, pp. 86–95, Mar./Apr. 2011.
- [11] A. Guha et al., "The 10x10 foundation for heterogeneity: Clustering applications by computation and memory behavior," *University of Chicago, Tech. Rep. TR-2012-01*, 2012.
- [12] M. R. Guthaus et al., "Mibench: A free, commercially representative embedded benchmark suite," in Proceedings of the Workload Characterization, 2001. WWC-4. 2001 IEEE International Workshop, ser. WWC '01. Washington, DC, USA: IEEE Computer Society, 2001, pp. 3–14. Available: http://dx.doi.org/10.1109/WWC.2001.15
- [13] M. Hall et al., "The weka data mining software: an update," SIGKDD Explor. Newsl., vol. 11, no. 1, pp. 10–18, Nov. 2009. Available: http://doi.acm.org/10.1145/1656274.1656278
- [14] K. Hoste and L. Eeckhout, "Microarchitecture-independent workload characterization," *Micro, IEEE*, vol. 27, no. 3, pp. 63–72, 2007.
- [15] V. Kontorinis et al., "Reducing peak power with a table-driven adaptive processor core," in Proceedings of the 42nd Annual IEEE/ACM International Symposium on Microarchitecture, ser. MICRO 42. New York, NY, USA: ACM, 2009, pp. 189–200. Available: http://doi.acm.org/10.1145/1669112.1669137
- [16] R. Kumar et al., "Single-ISA Heterogeneous Multi-Core Architectures: The Potential for Processor Power Reduction," in MICRO. IEEE Computer Society, 2003, p. 81.

- [17] R. Kumar, D. M. Tullsen, and N. P. Jouppi, "Core architecture optimization for heterogeneous chip multiprocessors," in *PACT*. New York, NY, USA: ACM Press, 2006, pp. 23–32.
- [18] R. Kumar et al., "Single-ISA Heterogeneous Multi-Core Architectures for Multithreaded Workload Performance," in ISCA. IEEE Computer Society, 2004, p. 64.
- [19] S. Li et al., "Mcpat: an integrated power, area, and timing modeling framework for multicore and manycore architectures," in Proceedings of the 42nd Annual IEEE/ACM International Symposium on Microarchitecture, ser. MICRO 42. New York, NY, USA: ACM, 2009, pp. 469–480. Available: http://doi.acm.org/10.1145/1669112.1669172
- [20] C.-K. Luk et al., "Pin: building customized program analysis tools with dynamic instrumentation," in Proceedings of the 2005 ACM SIGPLAN conference on Programming language design and implementation, ser. PLDI '05. New York, NY, USA: ACM, 2005, pp. 190–200. Available: http://doi.acm.org/10.1145/1065010.1065034
- [21] C. Luk, S. Hong, and H. Kim, "Qilin: exploiting parallelism on heterogeneous multiprocessors with adaptive mapping," in *Proceedings of* the 42nd Annual IEEE/ACM International Symposium on Microarchitecture. ACM, 2009, pp. 45–55.
- [22] A. Lukefahr et al., "Composite cores: Pushing heterogeneity into a core," in Proceedings of the 2012 45th Annual IEEE/ACM International Symposium on Microarchitecture, ser. MICRO '12. Washington, DC, USA: IEEE Computer Society, 2012, pp. 317–328. Available: http://dx.doi.org/10.1109/MICRO.2012.37
- [23] J. Nickolls et al., "Scalable parallel programming with cuda," Queue, vol. 6, no. 2, pp. 40–53, Mar. 2008. Available: http://doi.acm.org/10.1145/1365490.1365500
- [24] A. Phansalkar, A. Joshi, and L. K. John, "Subsetting the spec cpu2006 benchmark suite," SIGARCH Comput. Archit. News, vol. 35, no. 1, pp. 69–76, Mar. 2007. Available: http://doi.acm.org/10.1145/1241601.1241616
- [25] J. Sampson et al., "Efficient complex operators for irregular codes," in High Performance Computer Architecture (HPCA), 2011 IEEE 17th International Symposium on, 2011, pp. 491–502.
- [26] D. Shelepov et al., "Hass: a scheduler for heterogeneous multicore systems," SIGOPS Oper. Syst. Rev., vol. 43, no. 2, pp. 66–75, Apr. 2009. Available: http://doi.acm.org/10.1145/1531793.1531804
- [27] T. Sherwood, E. Perelman, and B. Calder, "Basic block distribution analysis to find periodic behavior and simulation points in applications," in *PACT*. Washington, DC, USA: IEEE Computer Society, 2001, pp. 3–14.
- [28] Standard Performance Evaluation Corporation, "SPEC CPU 2006 benchmark specifications," 2006, SPEC2006 Benchmark Release.
- [29] K. Van Craeynest et al., "Scheduling heterogeneous multi-cores through performance impact estimation (pie)," SIGARCH Comput. Archit. News, vol. 40, no. 3, pp. 213–224, Jun. 2012. Available: http://doi.acm.org/10.1145/2366231.2337184
- [30] S. Variable, "A multi-core cpu architecture for low power and high performance," *Whitepaper-http://www. nvidia. com*, 2011.
- [31] G. Venkatesh et al., "Conservation cores: reducing the energy of mature computations," in ASPLOS '10: Proceedings of the fifteenth edition of ASPLOS on Architectural support for programming languages and operating systems. New York, NY, USA: ACM, 2010, pp. 205–218.
- [32] P. H. Wang et al., "Exochi: architecture and programming environment for a heterogeneous multi-core multithreaded system," in Proceedings of the 2007 ACM SIGPLAN conference on Programming language design and implementation, ser. PLDI '07. New York, NY, USA: ACM, 2007, pp. 156–166. Available: http://doi.acm.org/10.1145/1250734.1250753