# **EE Core Instruction Set Manual**

Copyright © 2002 Sony Computer Entertainment Inc.
All Rights Reserved.
SCE Confidential

© 2002 Sony Computer Entertainment Inc.

Publication date: April 2002

Sony Computer Entertainment Inc. 1-1, Akasaka 7-chome, Minato-ku Tokyo 107-0052 Japan

Sony Computer Entertainment America 919 East Hillsdale Blvd. Foster City, CA 94404, U.S.A.

Sony Computer Entertainment Europe 30 Golden Square London W1F 9LD, U.K.

The *EE Core Instruction Set Manual* is supplied pursuant to and subject to the terms of the Sony Computer Entertainment PlayStation<sub>®</sub> license agreements.

The EE Core Instruction Set Manual is intended for distribution to and use by only Sony Computer Entertainment licensed Developers and Publishers in accordance with the PlayStation₀ license agreements.

Unauthorized reproduction, distribution, lending, rental or disclosure to any third party, in whole or in part, of this book is expressly prohibited by law and by the terms of the Sony Computer Entertainment PlayStation<sub>®</sub> license agreements.

Ownership of the physical property of the book is retained by and reserved by Sony Computer Entertainment. Alteration to or deletion, in whole or in part, of the book, its presentation, or its contents is prohibited.

The information in the *EE Core Instruction Set Manual* is subject to change without notice. The content of this book is Confidential Information of Sony Computer Entertainment.

● and PlayStation® are registered trademarks, and GRAPHICS SYNTHESIZER<sup>TM</sup> and EMOTION ENGINE<sup>TM</sup> are trademarks of Sony Computer Entertainment Inc. All other trademarks are property of their respective owners and/or their licensors.

#### **About This Manual**

The "EE Core Instruction Set Manual" is a comprehensive reference for the Emotion Engine instruction set.

- Chapter 1 "Notational Convention" describes the format used in this manual to describe the instructions.
- Chapter 2 "CPU Instruction Set" describes the 64-bit instructions that conform to the MIPS architecture, in alphabetical order.
- Chapter 3 "EE Core-Specific Instruction Set" describes the instructions that are extensions to the MIPS architecture, including 128-bit multimedia instructions, in alphabetical order.
- Chapter 4 "System Control Coprocessor (COP0) Instruction Set" describes the COP0 instructions, which
  perform address translation, cache control, exception handling and breakpoint functions, in alphabetical
  order.
- Chapter 5 "COP1 (FPU) Instruction Set" describes the COP1 instructions, which perform floating-point
  operations, in alphabetical order. Note: the EE Core also executes COP2 instructions that perform fourparallel floating-point operations (vector operations). For COP2 instructions, refer to the "VU User's
  Manual".
- Chapter 6 "Appendix" shows the instructions (including. COP2 instructions) classified by functions.
- Chapter 7 "Appendix" shows the instructions organized by bit pattern of the instruction codes.

# **Changes Since Release of 5th Edition**

Since release of the 5th Edition of the EE Core Instruction Set Manual, the following changes have been made. Note that each of these changes is indicated by a revision bar in the margin of the affected page.

#### Ch. 2: CPU Instruction Set

- A correction was made to "Operation" in the J instruction on page 65.
- A correction was made to "Operation" in the JAL instruction on page 66.

## Ch. 3: EE Core-Specific Instruction Set

- Information was added to "Restrictions" in the DIVU1 instruction on page 140.
- A correction was made to "Description" in the MTSA instruction on page 151.
- Information was added to "Operation" in the PADDH instruction on page 161.
- A correction was made to the description (first paragraph) in the PINTEH instruction on page 213.

# Ch. 5: COP1 (FPU) Instruction Set

- Information was added to "Description" in the BC1TL instruction on page 348.
- The "Restrictions" section was added to the CFC1 instruction on page 353.
- A correction was made to "Restrictions" in the CTC1 instruction on page 354.
- A correction was made to "Description" in the CVT.W.S instruction on page 356
- A correction was made to the "Operation Code" figure in the MIN.S instruction on page 365.

(This page is left blank intentionally)

# Glossary

| Term            | Definition                                                                        |  |  |  |  |  |
|-----------------|-----------------------------------------------------------------------------------|--|--|--|--|--|
| EE              | Emotion Engine. CPU of the PlayStation 2.                                         |  |  |  |  |  |
| EE Core         | Generalized computation and control unit of EE. Core of the CPU.                  |  |  |  |  |  |
| COP0            | EE Core system control coprocessor.                                               |  |  |  |  |  |
| COP1            | EE Core floating-point operation coprocessor. Also referred to as FPU.            |  |  |  |  |  |
| COP2            | Vector operation unit coupled as a coprocessor of EE Core. VPU0.                  |  |  |  |  |  |
| GS              | Graphics Synthesizer.                                                             |  |  |  |  |  |
|                 | Graphics processor connected to EE.                                               |  |  |  |  |  |
| GIF             | EE Interface unit to GS.                                                          |  |  |  |  |  |
| IOP             | Processor connected to EE for controlling input/output devices.                   |  |  |  |  |  |
| SBUS            | Bus connecting EE to IOP.                                                         |  |  |  |  |  |
| VPU (VPU0/VPU1) | Vector operation unit.                                                            |  |  |  |  |  |
| ·               | EE contains 2 VPUs: VPU0 and VPU1.                                                |  |  |  |  |  |
| VU (VU0/VU1)    | VPU core operation unit.                                                          |  |  |  |  |  |
| VIF (VIF0/VIF1) | VPU data decompression unit.                                                      |  |  |  |  |  |
| VIFcode         | Instruction code for VIF.                                                         |  |  |  |  |  |
| SPR             | Quick-access data memory built into EE Core (Scratchpad memory).                  |  |  |  |  |  |
| IPU             | EE Image processor unit.                                                          |  |  |  |  |  |
| word            | Unit of data length: 32 bits                                                      |  |  |  |  |  |
| qword           | Unit of data length: 128 bits                                                     |  |  |  |  |  |
| Slice           | Physical unit of DMA transfer: 8 qwords or less                                   |  |  |  |  |  |
| Packet          | Data to be handled as a logical unit for transfer processing.                     |  |  |  |  |  |
| Transfer list   | A group of packets transferred in serial DMA transfer processing.                 |  |  |  |  |  |
| Tag             | Additional data indicating data size and other attributes of packets.             |  |  |  |  |  |
| DMAtag          | Tag positioned first in DMA packet to indicate address/size of data and address   |  |  |  |  |  |
|                 | of the following packet.                                                          |  |  |  |  |  |
| GS primitive    | Data to indicate image elements such as point and triangle.                       |  |  |  |  |  |
| Context         | A set of drawing information (e.g. texture, distant fog color, and dither matrix) |  |  |  |  |  |
|                 | applied to two or more primitives uniformly. Also referred to as the drawing      |  |  |  |  |  |
|                 | environment.                                                                      |  |  |  |  |  |
| GIFtag          | Additional data to indicate attributes of GS primitives.                          |  |  |  |  |  |
| Display list    | A group of GS primitives to indicate batches of images.                           |  |  |  |  |  |

(This page is left blank intentionally)

# Contents

| 1. Notational Convention                                         | 17 |
|------------------------------------------------------------------|----|
| 1.1. Instruction Format of Each Instruction                      | 18 |
| 1.1.1. Mnemonic                                                  | 18 |
| 1.1.2. Instruction Encoding Picture                              | 18 |
| 1.1.3. Format                                                    | 19 |
| 1.1.4. Description Section                                       | 19 |
| 1.1.5. Restrictions Section                                      | 19 |
| 1.1.6. Exception Section                                         | 19 |
| 1.1.7. Operation Section                                         | 19 |
| 1.1.8. Programming Notes Section                                 | 19 |
| 1.2. Notational Convention of Pseudocode                         | 20 |
| 1.2.1. Pseudocode Symbol                                         | 20 |
| 1.2.2. Pseudocode Functions                                      | 20 |
| 2. CPU Instruction Set                                           | 23 |
| ADD : Add Word                                                   | 24 |
| ADDI : Add Immediate Word                                        | 25 |
| ADDIU : Add Immediate Unsigned Word                              | 26 |
| ADDU: Add Unsigned Word                                          | 27 |
| AND : And                                                        | 28 |
| ANDI : Add Immediate                                             | 29 |
| BEQ : Branch on Equal                                            | 30 |
| BEQL : Branch on Equal Likely                                    | 31 |
| BGEZ : Branch on Greater Than or Equal to Zero                   | 32 |
| BGEZAL: Branch on Greater Than or Equal to Zero and Link         | 33 |
| BGEZALL: Branch on Greater Than or Equal to Zero and Link Likely | 34 |
| BGEZL: Branch on Greater Than or Equal to Zero Likely            | 35 |
| BGTZ: Branch on Greater Than Zero                                | 36 |
| BGTZL : Branch on Greater Than Zero Likely                       | 37 |
| BLEZ: Branch on Less Than or Equal to Zero                       | 38 |
| BLEZL: Branch on Less Than or Equal to Zero Likely               | 39 |
| BLTZ: Branch on Less Than Zero                                   | 40 |
| BLTZAL: Branch on Less Than Zero and Link                        | 41 |
| BLTZALL: Branch on Less Than Zero and Link Likely                | 42 |
| BLTZL: Branch on Less Than Zero Likely                           | 43 |
| BNE : Branch on Not Equal                                        | 44 |
| BNEL : Branch on Not Equal Likely                                | 45 |
| BREAK : Breakpoint                                               | 46 |
| DADD: Doubleword Add                                             | 47 |
| DADDI : Doubleword Add Immediate                                 | 48 |
| DADDIU : Doubleword Add Immediate Unsigned                       | 49 |

| DADDU: Doubleword Add Unsigned                    | 50  |
|---------------------------------------------------|-----|
| DIV: Divide Word                                  | 51  |
| DIVU : Divide Unsigned Word                       | 53  |
| DSLL: Doubleword Shift Left Logical               | 54  |
| DSLL32: Doubleword Shift Left Logical Plus 32     | 55  |
| DSLLV: Doubleword Shift Left Logical Variable     | 56  |
| DSRA: Doubleword Shift Right Arithmetic           | 57  |
| DSRA32: Doubleword Shift Right Arithmetic Plus 32 | 58  |
| DSRAV: Doubleword Shift Right Arithmetic Variable | 59  |
| DSRL: Doubleword Shift Right Logical              | 60  |
| DSRL32: Doubleword Shift Right Logical Plus 32    | 61  |
| DSRLV: Doubleword Shift Right Logical Variable    | 62  |
| DSUB: Doubleword Subtract                         | 63  |
| DSUBU: Doubleword Subtract Unsigned               | 64  |
| J : Jump                                          | 65  |
| JAL: Jump and Link                                | 66  |
| JALR: Jump and Link Register                      | 67  |
| JR: Jump Register                                 | 68  |
| LB: Load Byte                                     | 69  |
| LBU: Load Byte Unsigned                           | 70  |
| LD: Load Doubleword                               | 71  |
| LDL : Load Doubleword Left                        | 72  |
| LDR: Load Doubleword Right                        | 74  |
| LH: Load Halfword                                 | 76  |
| LHU: Load Halfword Unsigned                       | 77  |
| LUI : Load Upper Immediate                        | 78  |
| LW: Load Word                                     | 79  |
| LWL : Load Word Left                              | 80  |
| LWR : Load Word Right                             | 82  |
| LWU: Load Word Unsigned                           | 84  |
| MFHI: Move from HI Register                       | 85  |
| MFLO: Move from LO Register                       | 86  |
| MOVN: Move Conditional on Not Zero                | 87  |
| MOVZ: Move Conditional on Zero                    | 88  |
| MTHI : Move to HI Register                        | 89  |
| MTLO: Move to LO Register                         | 90  |
| MULT: Multiply Word                               | 91  |
| MULTU: Multiply Unsigned Word                     | 92  |
| NOR: Not Or                                       | 93  |
| OR : Or                                           | 94  |
| ORI : Or immediate                                | 95  |
| PREF: Prefetch                                    | 96  |
| SB : Store Byte                                   | 97  |
| SD : Store Doubleword                             | 98  |
| SDL : Store Doubleword Left                       | 99  |
| SDR · Store Doubleword Right                      | 101 |

| SH: Store Haltword                                 | 103 |
|----------------------------------------------------|-----|
| SLL : Shift Word Left Logical                      | 104 |
| SLLV: Shift Word Left Logical Variable             | 105 |
| SLT : Set on Less Than                             | 106 |
| SLTI : Set on Less Than Immediate                  | 107 |
| SLTIU: Set on Less Than Immediate Unsigned         | 108 |
| SLTU: Set on Less Than Unsigned                    | 109 |
| SRA : Shift Word Right Arithmetic                  | 110 |
| SRAV : Shift Word Right Arithmetic Variable        | 111 |
| SRL : Shift Word Right Logical                     | 112 |
| SRLV : Shift Word Right Logical Variable           | 113 |
| SUB : Subtract Word                                | 114 |
| SUBU : Subtract Unsigned Word                      | 115 |
| SW: Store Word                                     | 116 |
| SWL : Store Word Left                              | 117 |
| SWR : Store Word Right                             | 119 |
| SYNC.stype: Synchronize Shared Memory              | 121 |
| SYSCALL: System Call                               | 122 |
| TEQ: Trap if Equal                                 | 123 |
| TEQI: Trap if Equal Immediate                      | 124 |
| TGE: Trap if Greater or Equal                      | 125 |
| TGEI: Trap if Greater or Equal Immediate           | 126 |
| TGEIU: Trap if Greater or Equal Immediate Unsigned | 127 |
| TGEU: Trap if Greater or Equal Unsigned            | 128 |
| TLT: Trap if Less Than                             | 129 |
| TLTI: Trap if Less Than Immediate                  | 130 |
| TLTIU: Trap if Less Than Immediate Unsigned        | 131 |
| TLTU: Trap if Less Than Unsigned                   | 132 |
| TNE: Trap if Not Equal                             | 133 |
| TNEI: Trap if Not Equal Immediate                  | 134 |
| XOR : Exclusive OR                                 | 135 |
| XORI : Exclusive OR Immediate                      | 136 |
| 3. EE Core-Specific Instruction Set                | 137 |
| DIV1 : Divide Word Pipeline 1                      | 138 |
| DIVU1 : Divide Unsigned Word Pipeline 1            | 140 |
| LQ : Load Quadword                                 | 141 |
| MADD : Multiply-Add word                           | 142 |
| MADD1: Multiply-Add word Pipeline 1                | 143 |
| MADDU: Multiply-Add Unsigned word                  | 144 |
| MADDU1: Multiply-Add Unsigned word Pipeline 1      | 145 |
| MFHI1 : Move From HI1 Register                     | 146 |
| MFLO1: Move From LO1 Register                      | 147 |
| MFSA: Move from Shift Amount Register              | 148 |
| MTHI1: Move To HI1 Register                        | 149 |
| MTLO1: Move To LO1 Register                        | 150 |
| MTSA: Move to Shift Amount Register                | 151 |

| MTSAB: Move Byte Count to Shift Amount Register         |     |
|---------------------------------------------------------|-----|
| MTSAH: Move Halfword Count to Shift Amount Register     |     |
| MULT: Multiply Word                                     |     |
| MULT1: Multiply Word Pipeline 1                         | 155 |
| MULTU: Multiply Unsigned Word                           | 156 |
| MULTU1: Multiply Unsigned Word Pipeline 1               | 157 |
| PABSH : Parallel Absolute Halfword                      |     |
| PABSW : Parallel Absolute Word                          | 159 |
| PADDB: Parallel Add Byte                                |     |
| PADDH : Parallel Add Halfword                           |     |
| PADDSB: Parallel Add with Signed Saturation Byte        |     |
| PADDSH: Parallel Add with Signed Saturation Halfword    |     |
| PADDSW: Parallel Add with Signed Saturation Word        | 166 |
| PADDUB: Parallel Add with Unsigned Saturation Byte      | 168 |
| PADDUH: Parallel Add with Unsigned Saturation Halfword  |     |
| PADDUW: Parallel Add with Unsigned Saturation Word      | 172 |
| PADDW: Parallel Add Word                                | 174 |
| PADSBH: Parallel Add/Subtract Halfword                  | 175 |
| PAND : Parallel And                                     | 176 |
| PCEQB: Parallel Compare for Equal Byte                  | 177 |
| PCEQH: Parallel Compare for Equal Halfword              | 179 |
| PCEQW: Parallel Compare for Equal Word                  | 181 |
| PCGTB: Parallel Compare for Greater Than Byte           |     |
| PCGTH: Parallel Compare for Greater Than Halfword       |     |
| PCGTW: Parallel Compare for Greater Than Word           |     |
| PCPYH: Parallel Copy Halfword                           | 189 |
| PCPYLD : Parallel Copy Lower Doubleword                 |     |
| PCPYUD : Parallel Copy Upper Doubleword                 | 191 |
| PDIVBW : Parallel Divide Broadcast Word                 |     |
| PDIVUW: Parallel Divide Unsigned Word                   | 194 |
| PDIVW : Parallel Divide Word                            | 196 |
| PEXCH: Parallel Exchange Center Halfword                |     |
| PEXCW: Parallel Exchange Center Word                    | 199 |
| PEXEH: Parallel Exchange Even Halfword                  | 200 |
| PEXEW: Parallel Exchange Even Word                      |     |
| PEXT5: Parallel Extend from 5 bits                      | 202 |
| PEXTLB: Parallel Extend Lower from Byte                 | 203 |
| PEXTLH: Parallel Extend Lower from Halfword             | 204 |
| PEXTLW: Parallel Extend Lower from Word                 | 205 |
| PEXTUB: Parallel Extend Upper from Byte                 | 206 |
| PEXTUH: Parallel Extend Upper from Halfword             | 207 |
| PEXTUW: Parallel Extend Upper from Word                 | 208 |
| PHMADH: Parallel Horizontal Multiply-Add Halfword       | 209 |
| PHMSBH : Parallel Horizontal Multiply-Subtract Halfword | 211 |
| PINTEH: Parallel Interleave Even Halfword               | 213 |
| PINTH : Parallel Interleave Halfword                    | 214 |

| PLZCW: Parallel Leading Zero or one Count Word            | 215 |
|-----------------------------------------------------------|-----|
| PMADDH: Parallel Multiply-Add Halfword                    | 216 |
| PMADDUW : Parallel Multiply-Add Unsigned Word             | 218 |
| PMADDW: Parallel Multiply-Add Word                        | 220 |
| PMAXH : Parallel Maximize Halfword                        | 222 |
| PMAXW : Parallel Maximize Word                            | 224 |
| PMFHI: Parallel Move From HI Register                     | 226 |
| PMFHL.LH: Parallel Move From HI/LO Register               | 227 |
| PMFHL.LW: Parallel Move From HI/LO Register               | 228 |
| PMFHL.SH: Parallel Move From HI/LO Register               | 229 |
| PMFHL.SLW: Parallel Move From HI/LO Register              | 231 |
| PMFHL.UW: Parallel Move From HI/LO Register               | 233 |
| PMFLO : Parallel Move From LO Register                    | 234 |
| PMINH : Parallel Minimize Halfword                        | 235 |
| PMINW: Parallel Minimize Word                             | 237 |
| PMSUBH : Parallel Multiply-Subtract Halfword              | 239 |
| PMSUBW : Parallel Multiply-Subtract Word                  | 241 |
| PMTHI: Parallel Move To HI Register                       | 243 |
| PMTHL.LW: Parallel Move To HI/LO Register                 | 244 |
| PMTLO: Parallel Move To LO Register                       | 245 |
| PMULTH: Parallel Multiply Halfword                        | 246 |
| PMULTUW: Parallel Multiply Unsigned Word                  | 248 |
| PMULTW: Parallel Multiply Word                            | 250 |
| PNOR : Parallel Not Or                                    | 252 |
| POR: Parallel Or                                          | 253 |
| PPAC5 : Parallel Pack to 5 bits                           | 254 |
| PPACB : Parallel Pack to Byte                             | 256 |
| PPACH : Parallel Pack to Halfword                         | 257 |
| PPACW : Parallel Pack to Word                             | 258 |
| PREVH : Parallel Reverse Halfword                         | 259 |
| PROT3W: Parallel Rotate 3 Words Left                      | 260 |
| PSLLH: Parallel Shift Left Logical Halfword               |     |
| PSLLVW: Parallel Shift Left Logical Variable Word         | 262 |
| PSLLW: Parallel Shift Left Logical Word                   | 263 |
| PSRAH : Parallel Shift Right Arithmetic Halfword          | 264 |
| PSRAVW : Parallel Shift Right Arithmetic Variable Word    | 265 |
| PSRAW : Parallel Shift Right Arithmetic Word              | 266 |
| PSRLH : Parallel Shift Right Logical Halfword             | 267 |
| PSRLVW : Parallel Shift Right Logical Variable Word       | 268 |
| PSRLW : Parallel Shift Right Logical Word                 | 269 |
| PSUBB : Parallel Subtract Byte                            | 270 |
| PSUBH : Parallel Subtract Halfword                        | 271 |
| PSUBSB: Parallel Subtract with Signed saturation Byte     | 272 |
| PSUBSH: Parallel Subtract with Signed Saturation Halfword | 274 |
| PSUBSW: Parallel Subtract with Signed Saturation Word     | 276 |
| PSUBUB: Parallel Subtract with Unsigned Saturation Byte   | 278 |

|        | portprist p. 1110.1                                              | •   |
|--------|------------------------------------------------------------------|-----|
|        | PSUBUH: Parallel Subtract with Unsigned Saturation Halfword      |     |
|        | PSUBUW: Parallel Subtract with Unsigned Saturation Word          |     |
|        | PSUBW : Parallel Subtract Word                                   |     |
|        | PXOR : Parallel Exclusive OR.                                    |     |
|        | QFSRV: Quadword Funnel Shift Right Variable                      |     |
|        | SQ: Store Quadword                                               |     |
| 4. Sys | stem Control Coprocessor (COP0) Instruction Set                  |     |
|        | BC0F: Branch on Coprocessor 0 False                              |     |
|        | BC0FL: Branch on Coprocessor 0 False Likely                      |     |
|        | BC0T : Branch on Coprocessor 0 True                              |     |
|        | BC0TL : Branch on Coprocessor 0 True Likely                      |     |
|        | CACHE BFH: Cache Operation (BTAC Flush)                          |     |
|        | CACHE BHINBT: Cache Operation (Hit Invalidate BTAC)              |     |
|        | CACHE BXLBT: Cache Operation (Index Load BTAC)                   |     |
|        | CACHE BXSBT : Cache Operation (Index Store BTAC)                 |     |
|        | CACHE DHIN : Cache Operation (Hit Invalidate)                    |     |
|        | CACHE DHWBIN: Cache Operation (Hit Writeback Invalidate)         |     |
|        | CACHE DHWOIN: Cache Operation (Hit Writeback Without Invalidate) |     |
|        | CACHE DXIN : Cache Operation (Index Invalidate)                  |     |
|        | CACHE DXLDT: Cache Operation (Index Load Data)                   |     |
|        | CACHE DXLTG: Cache Operation (Index Load Tag)                    |     |
|        | CACHE DXSDT: Cache Operation (Index Store Data)                  |     |
|        | CACHE DXSTG : Cache Operation (Index Store Tag)                  |     |
|        | CACHE DXWBIN: Cache Operation (Index Writeback Invalidate)       |     |
|        | CACHE IFL: Cache Operation (Fill)                                |     |
|        | CACHE IHIN : Cache Operation (Hit Invalidate)                    | 308 |
|        | CACHE IXIN: Cache Operation (Index Invalidate)                   | 309 |
|        | CACHE IXLDT: Cache Operation (Index Load Data)                   |     |
|        | CACHE IXLTG: Cache Operation (Index Load Tag)                    |     |
|        | CACHE IXSDT: Cache Operation (Index Store Data)                  | 312 |
|        | CACHE IXSTG: Cache Operation (Index Store Tag)                   | 313 |
|        | DI : Disable Interrupt                                           | 314 |
|        | EI : Enable Interrupt                                            | 315 |
|        | ERET: Exception Return                                           | 316 |
|        | MFBPC: Move from Breakpoint Control Register                     | 317 |
|        | MFC0: Move from System Control Coprocessor                       | 318 |
|        | MFDAB: Move from Data Address Breakpoint Register                | 319 |
|        | MFDABM: Move from Data Address Breakpoint Mask Register          | 320 |
|        | MFDVB: Move from Data value Breakpoint Register                  | 321 |
|        | MFDVBM: Move from Data Value Breakpoint Mask Register            | 322 |
|        | MFIAB: Move from Instruction Address Breakpoint Register         | 323 |
|        | MFIABM: Move from Instruction Address Breakpoint Mask Register   | 324 |
|        | MFPC : Move from Performance Counter                             |     |
|        | MFPS: Move from Performance Event Specifier                      | 326 |
|        | MTBPC: Move to Breakpoint Control Register                       |     |
|        | MTC0 : Move to System Control Coprocessor                        |     |
|        |                                                                  |     |

| MTDAB: Move to Data Address Breakpoint Register                | 329 |
|----------------------------------------------------------------|-----|
| MTDABM: Move to Data Address Breakpoint Mask Register          | 330 |
| MTDVB: Move to Data Value Breakpoint Register                  | 331 |
| MTDVBM : Move to Data Value Breakpoint Mask Register           | 332 |
| MTIAB: Move to Instruction Address Breakpoint Register         | 333 |
| MTIABM: Move to Instruction Address Breakpoint Mask Register   | 334 |
| MTPC: Move to Performance Counter                              | 335 |
| MTPS: Move to Performance Event Specifier                      | 336 |
| TLBP: Probe TLB for Matching Entry                             | 337 |
| TLBR : Read Indexed TLB Entry                                  | 338 |
| TLBWI : Write Index TLB Entry                                  | 339 |
| TLBWR: Write Random TLB Entry                                  | 340 |
| 5. COP1 (FPU) Instruction Set                                  | 341 |
| ABS.S: Floating Point Absolute Value                           | 342 |
| ADD.S: Floating Point ADD                                      | 343 |
| ADDA.S: Floating Point Add to Accumulator                      | 344 |
| BC1F: Branch on FP False                                       | 345 |
| BC1FL: Branch on FP False Likely                               | 346 |
| BC1T : Branch on FP True                                       | 347 |
| BC1TL : Branch on FP True Likely                               | 348 |
| C.EQ.S: Floating Point Compare                                 | 349 |
| C.F.S: Floating Point Compare                                  | 350 |
| C.LE.S: Floating Point Compare                                 | 351 |
| C.LT.S: Floating Point Compare                                 | 352 |
| CFC1 : Move Control Word from Floating Point                   |     |
| CTC1: Move Control Word to Floating Point                      | 354 |
| CVT.S.W: Fixed-point Convert to Single Floating Point          | 355 |
| CVT.W.S: Floating Point Convert to Word Fixed-point            | 356 |
| DIV.S: Floating Point Divide                                   |     |
| LWC1 : Load Word to Floating Point                             | 358 |
| MADD.S: Floating Point Multiply-ADD                            | 359 |
| MADDA.S: Floating Point Multiply-Add                           | 361 |
| MAX.S: Floating Point Maximum                                  | 363 |
| MFC1 : Move Word from Floating Point                           | 364 |
| MIN.S: Floating Point Minimum                                  | 365 |
| MOV.S: Floating Point Move                                     | 366 |
| MSUB.S: Floating Point Multiply and Subtract                   | 367 |
| MSUBA.S: Floating Point Multiply and Subtract from Accumulator | 369 |
| MTC1 : Move Word to Floating Point                             | 371 |
| MULS: Floating Point Multiply                                  | 372 |
| MULA.S: Floating Point Multiply to Accumulator                 |     |
| NEG.S: Floating Point Negate                                   | 374 |
| RSQRT.S : Floating Point Reciprocal Square Root                | 375 |
| SQRT.S: Floating Point Square Root                             | 376 |
| SUB.S: Floating Point Subtract                                 | 377 |
| SUBA.S: Floating Point Subtract to Accumulator                 | 378 |

| SWC1: Store Word from Floating Point                   | 379 |
|--------------------------------------------------------|-----|
| 6. Appendix Instruction Set List                       |     |
| 6.1. Computational Instructions                        |     |
| 6.1.1. Integer Addition and Subtraction                |     |
| 6.1.2. Floating Point Addition and Subtraction         |     |
| 6.1.3. Integer Multiplication and Division             |     |
| 6.1.4. Floating Point Multiplication and Division      |     |
| 6.1.5. Integer Multiply-Add                            |     |
| 6.1.6. Floating Point Multiply-Add                     |     |
| 6.1.7. Shift Operation                                 |     |
| 6.1.8. Logical Operation                               |     |
| 6.1.9. Comparison Operation                            |     |
| 6.1.10. Maximum / Minimum Value                        |     |
| 6.1.11. Data Format Conversion                         |     |
| 6.1.12. Exchange                                       |     |
| 6.1.13. Random Number                                  |     |
| 6.1.14. Other Operations                               |     |
| 6.2. Data Transfer Instructions                        |     |
| 6.2.1. Instructions for Transferring between Registers |     |
| 6.2.2. Load                                            |     |
| 6.2.3. Store                                           |     |
| 6.2.4. Special Data Transfer                           |     |
| 6.3. Program Control Instructions                      | 391 |
| 6.3.1. Conditional Branch                              | 391 |
| 6.3.2. Jump                                            |     |
| 6.3.3. Subroutine Call                                 | 391 |
| 6.3.4. Break / Trap                                    |     |
| 6.4. Other Instructions                                |     |
| 7. Appendix OpCode Encoding                            |     |
| 7.1. CPU Instructions                                  |     |
| 7.1.1. Instructions encoded by OpCode field            | 396 |
| 7.1.2. SPECIAL Instruction Class                       |     |
| 7.1.3. REGIMM Instruction Class                        | 398 |
| 7.2. EE Core-Specific Instructions                     | 399 |
| 7.2.1. MMI Instruction Class                           | 399 |
| 7.2.2. MMI0 Instruction Class                          | 400 |
| 7.2.3. MMI1 Instruction Class                          | 401 |
| 7.2.4. MMI2 Instruction Class                          | 402 |
| 7.2.5. MMI3 Instruction Class                          | 403 |
| 7.3. COP0 Instructions                                 | 404 |
| 7.3.1. COP0 Instruction Class                          | 404 |
| 7.3.2. BC0 Instruction Class                           | 404 |
| 7.3.3. C0 Instruction Class                            | 405 |
| 7.4. COP1 Instructions                                 | 406 |
| 7.4.1. COP1 Instruction Class                          | 406 |
| 7.4.2. BC1 Instruction Class                           | 406 |

| 7.4.3. S Instruction | Class   | 407 |
|----------------------|---------|-----|
| 7.4.4. W Instruction | ı Class | 408 |

(This page is left blank intentionally)

# 1. Notational Convention

# 1.1. Instruction Format of Each Instruction

The description of each instruction uses the following format.

# ADD: Add Word

MIPS I

To add 32-bit integers. Traps if overflow occurs.

#### **Operation Code**

| 31   | 26   | 25 | 21 | 20 | 16 | 15 | 11 | 10 | 6   | 5    | 0   |
|------|------|----|----|----|----|----|----|----|-----|------|-----|
| SPEC | CIAL |    | rs |    | rt |    | rd |    | 0   | AD   | D   |
| 000  | 000  |    |    |    |    |    |    | 00 | 000 | 1000 | 000 |
|      | 5    |    | 5  |    | 5  |    | 5  |    | 5   | 6    |     |

### **Format**

ADD rd, rs, rt

#### Description

 $GPR[rd] \leftarrow GPR[rs] + GPR[rt]$ 

Adds the 32-bit value in GPR[rt] to the 32-bit value in GPR[rs]. The result is stored in GPR[rd]. If the addition results in 32-bit 2's complement overflow, then the contents of GPR[rd] are not changed and an Integer Overflow exception occurs.

#### Restrictions

If GPR[rt] and GPR[rs] are not sign-extended 32-bit values (bits 63..31 equal), then the result of the operation is undefined.

#### **Exceptions**

Integer Overflow

## Operation

```
If (NotWordValue(GPR[rs] _{\mathfrak{A},0}) or NotWordValue(GPR[rt] _{\mathfrak{A},0})) then UndefinedResult() endiftemp \leftarrow GPR[rs] _{\mathfrak{A},0} + GPR[rt] _{\mathfrak{A},0} if (32_bit_arithmetic_overflow) then SignalException (IntegerOverflow) else GPR[rd]63..0 \leftarrow sign_extend(temp31..0) endif
```

#### **Programming Notes**

ADDU performs the same arithmetic operation but does not trap on overflow.

# 1.1.1. Mnemonic

Page headings show the instruction mnemonic, a brief description of the function, and the MIPS architecture level. "EE Core" indicates the EE Core-specific instructions. Of these instructions, those that use 128-bit registers are described as "128-bit MMI".

# 1.1.2. Instruction Encoding Picture

This picture illustrates the bit formats of an instruction word. Upper case and lower case in the field names indicate constant fields and opcode fields, and variable fields respectively. Unused fields whose values are fixed to zero are shown by "0".

The numbers above the field name indicates bit positions and the number below the field name indicates the field width.

## 1.1.3. Format

This section indicates the instruction formats for the assembler. Lower case indicates variables, corresponding to variable fields in the encoding picture.

# 1.1.4. Description Section

This section describes the instruction function and operation. If possible, the outline of the operation is expressed in one-line pseudocode. The notational conventions of pseudocode are described later.

# 1.1.5. Restrictions Section

This section shows the restrictions on instruction execution. These include alignment for memory addresses, the range of valid values of operands, order of execution with other instructions, and so on.

# 1.1.6. Exception Section

This section shows the exceptions that can be caused by the instructions. However, it omits exceptions caused by instruction fetch, performance counters, breakpoints, asynchronous external events (e.g. interrupt) and Bus Error.

# 1.1.7. Operation Section

This section describes the instruction operations in pseudocode, resembling Pascal. The notational conventions of pseudocode are described later.

# 1.1.8. Programming Notes Section

This section shows the supplementary information about programming when using the instruction.

# 1.2. Notational Convention of Pseudocode

The "Description" and "Operation" sections describe the operations that each instruction performs using a pseudocode resembling Pascal. The notational conventions of the pseudocode are as follows.

# 1.2.1. Pseudocode Symbol

Special symbols used in the pseudocode notation are as follows.

| Symbol    | Meaning                                                                                       |
|-----------|-----------------------------------------------------------------------------------------------|
| <b>←</b>  | Assignment.                                                                                   |
| = ≠       | Tests of equality and inequality.                                                             |
|           | Bit string concatenation.                                                                     |
| Xy        | Bit string formed by y copies of 1-bit value X.                                               |
| $X_{yz}$  | Substring of bit-y through bit-z of bit string X.                                             |
| + -       | Two's complement or floating point add and subtraction.                                       |
| X         | Two's complement or floating point multiplication.                                            |
| DIV       | Two's complement integer division.                                                            |
| MOD       | Two's complement modulo.                                                                      |
| /         | Floating point division.                                                                      |
| <         | Two's complement comparison operation (less than).                                            |
| NOT       | Bitwise logical NOT.                                                                          |
| NOR       | Bitwise logical NOR.                                                                          |
| XOR       | Bitwise logical XOR.                                                                          |
| AND       | Bitwise logical AND.                                                                          |
| OR        | Bitwise logical OR.                                                                           |
| GPRLEN    | The length in bits of the CPU general purpose registers.                                      |
| GPR[x]    | CPU general purpose register x.                                                               |
| HI0,LO0   | Lower 64 bits of both HI and LO registers that are extended to 128 bits.                      |
| HI1,LO1   | Upper 64 bits of both HI and LO registers that are extended to 128 bits.                      |
| HI,LO     | 128-bit HI and LO registers.                                                                  |
|           | If clear in the context, HI0 and LO0 registers may be described as simply HI and LO           |
|           | according to the existing MIPS term.                                                          |
| CPR[z,x]  | General purpose register x of Coprocessor unit z                                              |
| CCR[z,x]  | Control register x of Coprocessor unit z                                                      |
| CPCOND[z] | Conditional signal of Coprocessor unit z                                                      |
| I:,       | Label                                                                                         |
| I+1:      | When the timing between the instruction operation and the operation prior to and              |
|           | subsequent to the instruction is required to be stipulated (e.g. the branch delay slot during |
|           | the branch instruction), it is shown in the beginning of each line.                           |
| PC        | The Program Counter Value.                                                                    |
|           | It is the address of the instruction word and automatically incremented by 4 every time       |
|           | an instruction is executed. When any values are assigned to a pseudocode, the instruction     |
| DOLLAR    | in the address is performed following the instruction in the branch delay slot.               |
| PSIZE     | Bit length of Physical address (=32)                                                          |

# 1.2.2. Pseudocode Functions

The main functions used in the pseudocode are described below.

# (pAddr, CCA) ← AddressTranslation (vAddr, lorD, LorS) Address Translation

pAddr: Physical Address

CCA: Cache Coherence Algorithm

vAddr: Virtual Address

IorD: Instruction access or Data access
LorS: Load access or Store access

Translates a virtual address to a physical address and cache coherence algorithm (that determines which cache line is used). If the virtual address is in the unmapped address space, the physical address and CCA are determined directly by the virtual address. If the virtual address is in the mapped address space, the TLB is used to determine the physical address and CCA. An exception is taken if a page fault or a breach of access right occurs.

## MemElem ← LoadMemory(CCA, AccessLength, pAddr, vAddr, IorD) Loads Data

MemElem: Data that is aligned with 128-bit width

CCA: Cache Coherence Algorithm

AccessLength: Data Size (in bytes)
pAddr: Physical Address
vAddr: Virtual Address

IorD: Instruction access or Data access

Loads a value from memory.

Uses the address of the minimum value of the byte addresses in the data object. The low-order 2 to 4 bits, together with AccessLength, indicate which bytes within MemElem are given to the processor. If the access is an uncached type, only applicable bytes are read from memory and valid within MemElem. If the access is a cached type and the data is not present in the cache, data of the cache line size is read from memory.

# StoreMemory (CCA, AccessLength, MemElem, pAddr, vAddr)

CCA: Cache Coherence Algorithm

AccessLength: Data Size (in bytes)
MemElem: 128-bit Data
pAddr: Physical Address
vAddr: Virtual Address

Store a value to memory.

MemElem is aligned to fixed-width data. If the store is partial, only applicable bytes are valid. The low-order three bits of pAddr and AccessLength indicate the valid bytes.

## SignalException (Exception)

Exception; The exception condition that exists.

Sends exception condition signals. An exception that suspends the instruction occurs and the pseudocode does not return from this function call.

#### UndefinedResult()

Indicates that the result of the operation is undefined.

# NullifyCurrentInstruction ()

Nullifies the present instruction. The instructions in the delay slot of Branch-Likely instructions are nullified when not branching but is used for describing the operation.

(This page is left blank intentionally)

# 2. CPU Instruction Set

This chapter describes the instructions that can be performed in User mode, in alphabetical order. Instructions shown in this chapter conform to the MIPS architecture and, the general-purpose registers are 64-bit wide.

# ADD: Add Word

MIPS I

To add 32-bit integers. Traps if overflow occurs.

# **Operation Code**

| 31 | 20      | 6 . | 25 21 | 20 | 16 | 15 | 11 | 10    | 6 | 5      | 0 |
|----|---------|-----|-------|----|----|----|----|-------|---|--------|---|
|    | SPECIAL |     | rs    |    | rt | rd |    | 0     |   | ADD    |   |
|    | 000000  |     |       |    |    |    |    | 00000 |   | 100000 |   |
|    | 6       |     | 5     |    | 5  | 5  |    | 5     |   | 6      |   |

#### **Format**

ADD rd, rs, rt

# **Description**

 $GPR[rd] \leftarrow GPR[rs] + GPR[rt]$ 

Adds the 32-bit value in GPR[rt] to the 32-bit value in GPR[rs]. The result is stored in GPR[rd]. If the addition results in 32-bit 2's complement overflow, then the contents of GPR[rd] are not changed and an Integer Overflow exception occurs.

## Restrictions

If GPR[rt] and GPR[rs] are not sign-extended 32-bit values (bits 63..31 equal), then the result of the operation is undefined.

## **Exceptions**

Integer Overflow

### Operation

```
\begin{split} &\text{if (NotWordValue(GPR[rs]_{63..0}) or NotWordValue(GPR[rt]_{63..0})) then UndefinedResult() endifted temp \leftarrow GPR[rs]_{63..0} + GPR[rt]_{63..0}} \\ &\text{if (32\_bit\_arithmetic\_overflow) then} \\ &\text{SignalException (IntegerOverflow)} \\ &\text{else} \\ &\text{GPR[rd]_{63..0}} \leftarrow sign\_extend(temp_{31..0})} \\ &\text{endif} \end{split}
```

### **Programming Notes**

ADDU performs the same arithmetic operation but does not trap on overflow.

# **ADDI:** Add Immediate Word

MIPS I

To add a constant to a 32-bit integer. Traps if overflow occurs.

## **Operation Code**

| 31 | 26      | 7/5 | 1 20 | 16 1 | 15 0_     |
|----|---------|-----|------|------|-----------|
|    | SPECIAL | rs  | rt   |      | immediate |
|    | 000000  |     |      |      |           |
|    | 6       | 5   | 5    |      | 16        |

#### **Format**

ADDI rt, rs, immediate

## **Description**

 $GPR[rt] \leftarrow GPR[rs] + immediate$ 

Adds the value of the immediate field as a 16-bit signed integer to the 32-bit integer value in GPR[rs]. The result is stored in GPR[rt]. If the addition results in 32-bit 2's complement overflow, then the contents of GPR[rt] are not changed and an Integer Overflow exception occurs.

## Restrictions

If GPR[rs] is not a sign-extended 32-bit value (bits 63..31 equal), then the result of the operation is undefined.

## **Exceptions**

Integer Overflow

### Operation

```
\begin{split} & \text{if(NotWordValue(GPR[rs]_{63..0})) then UndefinedResult() endif} \\ & \text{temp} \leftarrow \text{GPR[rs]}_{63..0} + \text{sign\_extend (immediate)} \\ & \text{if (32\_bit\_arithmetic\_overflow) then} \\ & \text{SignalException (IntegerOverflow)} \\ & \text{else} \\ & \text{GPR[rt]}_{63..0} \leftarrow \text{sign\_extend(temp}_{31..0}) \\ & \text{endif} \end{split}
```

### **Programming Notes**

ADDIU performs the same arithmetic operation but does not trap on overflow.

# **ADDIU**: Add Immediate Unsigned Word

MIPS I

To add a constant to a 32-bit integer.

## **Operation Code**

| 31 | 26     | 25 | 21 | 20 | 16 | 15 0      |
|----|--------|----|----|----|----|-----------|
|    | ADDIU  |    | rs | r  | 1  | immediate |
|    | 001001 |    |    |    |    |           |
|    | 6      |    | 5  |    | 5  | 16        |

#### **Format**

ADDIU rt, rs, immediate

# **Description**

 $GPR[rt] \leftarrow GPR[rs] + immediate$ 

Adds the value of the immediate field as a 16-bit signed integer to the 32-bit integer value in GPR[rs]. The result is stored in GPR[rt]. If overflow occurs, it is ignored.

#### Restrictions

If GPR[rs] is not a sign-extended 32-bit value (bits 63..31 equal), then the result of the operation is undefined.

## **Exceptions**

None

## Operation

if (NotWordValue(GPR[rs]  $_{63..0}$ )) then UndefinedResult() endiftemp  $\leftarrow$  GPR[rs]  $_{63..0}$  + sign\_extend(immediate) GPR[rt]  $_{63..0}$   $\leftarrow$  sign\_extend(temp $_{31..0}$ )

## **Programming Notes**

This instruction is not an unsigned operation in the strict sense and performs 32-bit modulo arithmetic that ignores overflow. It is appropriate for integer arithmetic that ignores overflow such as address or C language arithmetic.

# **ADDU**: Add Unsigned Word

MIPS I

To add 32-bit integers.

# **Operation Code**

| 31  | 26   | 25 | 21 | 20 | 16 | 15 | 11 | 10    | 6 | 5      | 0 |
|-----|------|----|----|----|----|----|----|-------|---|--------|---|
| SPE | CIAL | rs |    |    | rt | rd |    | 0     |   | ADDU   |   |
| 000 | 000  |    |    |    |    |    |    | 00000 |   | 100001 |   |
|     | í    | 5  |    |    | 5  | 5  |    | 5     |   | 6      |   |

#### **Format**

ADDU rd, rs, rt

# **Description**

 $GPR[rd] \leftarrow GPR[rs] + GPR[rt]$ 

Adds the 32-bit value in GPR[rt] to the 32-bit value in GPR[rs]. The result is stored in GPR[rd]. If overflow occurs, it is ignored.

#### Restrictions

If GPR[rt] and GPR[rs] are not sign-extended 32-bit values (bits 63..31 equal), then the result of the operation is undefined.

## **Exceptions**

None

## Operation

if (NotWordValue(GPR[rs]  $_{63..0}$ ) or NotWordValue(GPR[rt]  $_{63..0}$ )) then UndefinedResult() endif temp  $\leftarrow$  GPR[rs]  $_{63..0}$  + GPR[rt]  $_{63..0}$   $\leftarrow$  sign\_extend(temp $_{31..0}$ )

## **Programming Notes**

This instruction is not an unsigned operation in the strict sense and performs 32-bit modulo arithmetic that ignores overflow. It is appropriate for integer arithmetic that ignores overflow such as address or C language arithmetic.

# AND: And

MIPS I

To perform a bitwise AND.

# **Operation Code**

| 31 | 20      | 5 2 | 25 21 | 20 | 16 | 15 | 11 | 10    | 6 | 5      | 0 |
|----|---------|-----|-------|----|----|----|----|-------|---|--------|---|
|    | SPECIAL |     | rs    |    | rt | rd |    | 0     |   | AND    |   |
|    | 000000  |     |       |    |    |    |    | 00000 |   | 100100 |   |
|    | 6       |     | 5     |    | 5  | 5  |    | 5     |   | 6      |   |

# **Format**

AND rd, rs, rt

# Description

 $GPR[rd] \leftarrow GPR[rs] AND GPR[rt]$ 

Performs a bitwise AND between GPR[rs] and GPR[rt]. The result is stored in GPR[rd].

The truth table value for AND is as follows:

| X | Y | X AND Y |
|---|---|---------|
| 0 | 0 | 0       |
| 0 | 1 | 0       |
| 1 | 0 | 0       |
| 1 | 1 | 1       |

# **Exceptions**

None

# Operation

 $\mathsf{GPR}[\mathsf{rd}] \ {}_{63..0} \leftarrow \mathsf{GPR}[\mathsf{rs}] \ {}_{63..0} \ \mathsf{AND} \ \mathsf{GPR}[\mathsf{rt}] \ {}_{63..0}$ 

# **ANDI:** Add Immediate

MIPS I

To perform a bitwise AND.

# **Operation Code**

| 31     | 26 | 25 | 21 | 20 | 16 | 15 0_     |
|--------|----|----|----|----|----|-----------|
| ANDI   |    | rs |    |    | rt | immediate |
| 001100 |    |    |    |    |    |           |
| 6      |    | 5  |    |    | 5  | 16        |

# **Format**

ANDI rt, rs, immediate

# Description

 $GPR[rt] \leftarrow GPR[rs]$  AND immediate

Performs a bitwise AND between the contents of GPR[rs] and the value of a zero- extended immediate value. The result is stored in GPR[rt].

The truth table value for AND is as follows:

| X | Y | X AND Y |
|---|---|---------|
| 0 | 0 | 0       |
| 0 | 1 | 0       |
| 1 | 0 | 0       |
| 1 | 1 | 1       |

# **Exceptions**

None

# Operation

 $GPR[rt]_{63..0} \leftarrow (0^{48} \mid \mid immediate) \text{ AND GPR}[rs]_{63..0}$ 

# **BEQ**: Branch on Equal

MIPS I

To compare two GPRs and do a PC-relative conditional branch according to the result.

## **Operation Code**

| 31 | 26     | 25 21 | 20 16 | 15 0   |
|----|--------|-------|-------|--------|
|    | BEQ    | rs    | rt    | offset |
|    | 000100 |       |       |        |
|    | 6      | 5     | 5     | 16     |

#### **Format**

BEQ rs, rt, offset

# **Description**

if (GPR[rs] = GPR[rt]) then branch

Compares the contents of GPR[rs] and GPR[rt]. If they are equal, branches to the target address after the instruction in the branch delay slot is executed. If they are not equal, continues execution including the instruction in the branch delay slot.

The target address is the address obtained from adding an 18-bit signed offset, (the offset field shifted left 2 bits) to the address of the instruction in the branch delay slot (the instruction following the BEQ instruction).

## **Exceptions**

None

## Operation

```
I: tgt_offset ← sign_extend(offset | | 0²)
condition ← (GPR[rs] <sub>63..0</sub> = GPR[rt] <sub>63..0</sub>)

I+1: if condition then
PC ← PC + tgt_offset
endif
```

## **Programming Notes**

# **BEQL**: Branch on Equal Likely

MIPS II

To compare two GPRs and do a PC-relative conditional branch according to the result. Executes the delay slot only if the branch is taken.

# **Operation Code**

| 31 |        | 26 | 25 | 21 | 20 | 16 | 15 0   |
|----|--------|----|----|----|----|----|--------|
|    | BEQL   |    | rs |    |    | rt | offset |
|    | 010100 |    |    |    |    |    |        |
|    | 6      |    | 5  |    |    | 5  | 16     |

#### **Format**

BEQL rs, rt, offset

# **Description**

if (GPR[rs] = GPR[rt]) then branch\_likely

Compares the contents of GPR[rs] and GPR[rt]. If they are equal, branches to the target address after the instruction in the branch delay slot is executed. If they are not equal, cancels the instruction in the branch delay slot.

The target address is the address obtained from adding an 18-bit signed offset (the offset field shifted left 2 bits), to the address of the instruction in the branch delay slot (the instruction following the BEQL instruction).

# **Exceptions**

None

## Operation

```
 \begin{array}{ll} I: & tgt\_offset \leftarrow sign\_extend(offset \mid \mid 0^2) \\ & condition \leftarrow (GPR[rs]_{63..0} = GPR[rt]_{63..0}) \\ I+1: & if condition then \\ & PC \leftarrow PC + tgt\_offset \\ else \\ & NullifyCurrentInstruction () \\ & endif \\ \end{array}
```

## **Programming Notes**

# **BGEZ**: Branch on Greater Than or Equal to Zero

MIPS I

To do a PC-relative branch according to the values of a GPR.

## **Operation Code**

| 31 | 26     | 25 21 | 20 16 | 15 0   |
|----|--------|-------|-------|--------|
|    | REGIMM | rs    | BGEZ  | offset |
|    | 000001 |       | 00001 |        |
|    | 6      | 5     | 5     | 16     |

#### **Format**

BGEZ rs, offset

# **Description**

if  $(GPR[rs] \ge 0)$  then branch

If the value of GPR[rs] is greater than or equal to zero (sign bit is 0), branches to the target address after the instruction in the delay slot is executed. If the value of GPR[rs] is less than zero, continues execution, including the instruction in the branch delay slot.

The target address is the address obtained from adding an 18-bit signed offset (the offset field shifted left 2 bits) to the address of the instruction in the branch delay slot (the instruction following the BGEZ instruction).

## **Exceptions**

None

## Operation

```
I: tgt\_offset \leftarrow sign\_extend(offset \mid \mid 0^2)

condition \leftarrow GPR[rs]_{63..0} >= 0

I+1: if condition then

PC \leftarrow PC + tgt\_offset

endif
```

### **Programming Notes**

# **BGEZAL**: Branch on Greater Than or Equal to Zero and Link

MIPS I

To do a PC-relative conditional procedure call according to the values of a GPR.

### **Operation Code**

|   | 31     | 26 | 25 | 21 | 20 16  | 15 0   |
|---|--------|----|----|----|--------|--------|
|   | REGIMM |    |    | rs | BGEZAL | offset |
|   | 000001 |    |    |    | 10001  |        |
| , | 6      |    | •  | 5  | 5      | 16     |

#### **Format**

BGEZAL rs, offset

## **Description**

if (GPR[rs] >= 0) then procedure\_call

Stores the address of the instruction following the branch delay slot as the return address link in GPR[31]. If the value of GPR[rs] is greater than or equal to zero (sign bit is 0), branches to the target address after the instruction in the delay slot is executed. If the value of GPR[rs] is less than zero, continues execution including the instruction in the branch delay slot.

The target address is the address obtained from adding an 18-bit signed offset (the offset field shifted left 2 bits) to the address of the instruction in the branch delay slot (the instruction following the BGEZAL instruction).

#### Restrictions

GPR[31] must not be used for the source register rs and the result of such an execution is undefined. This restriction permits an exception handler to resume execution by re-executing the branch even when an exception occurs in the branch delay slot.

## **Exceptions**

None

# Operation

```
I: tgt\_offset \leftarrow sign\_extend(offset \mid \mid 0^2)

condition \leftarrow GPR[rs]_{63..0} >= 0

GPR[31]_{63..0} \leftarrow PC + 8

I+1: if condition then

PC \leftarrow PC + tgt\_offset

endif
```

## **Programming Notes**

# **BGEZALL**: Branch on Greater Than or Equal to Zero and Link Likely

MIPS II

To do a PC-relative conditional procedure call according to the values of a GPR. Executes the instruction in the branch delay slot only if the branch is taken.

## **Operation Code**

| 31 | 26     | 25 | 21 | 20 16   | 15 0   |
|----|--------|----|----|---------|--------|
|    | REGIMM | rs |    | BGEZALL | offset |
|    | 000001 |    |    | 10011   |        |
|    | 6      | 5  |    | 5       | 16     |

#### **Format**

BGEZALL rs, offset

# **Description**

if (GPR[rs] >= 0) then procedure\_call\_likely

Stores the address of the instruction following the branch delay slot as the return address link in GPR[31]. If the value of GPR[rs] is greater than or equal to zero (sign bit is 0), branches to the target address after the instruction in the branch delay slot is executed. If the value of GPR[rs] is not greater than or equal to zero, cancels the instruction in the branch delay slot and continues execution.

The target address is the address obtained from adding an 18-bit signed offset (the offset field shifted left 2 bits) to the address of the instruction in the branch delay slot (the instruction following the BGEZALL instruction).

## Restrictions

GPR[31] must not be used for the source register rs and the result of such execution is undefined. This restriction permits an exception handler to resume execution by re-executing the branch even when an exception occurs in the branch delay slot.

### **Exceptions**

None

# Operation

```
I:  \begin{array}{ll} tgt\_offset \leftarrow sign\_extend \ (offset \mid \mid 0^2) \\ condition \leftarrow GPR[rs]_{63..0} >= 0 \\ GPR[31]_{63..0} \leftarrow PC + 8 \\ \hline I+1: & if condition then \\ PC \leftarrow PC + tgt\_offset \\ else \\ NullifyCurrentInstruction \ () \\ endif \end{array}
```

### **Programming Notes**

# **BGEZL**: Branch on Greater Than or Equal to Zero Likely

MIPS II

To do a PC-relative branch according to the values of a GPR. Executes the instruction in the branch delay slot only if the branch is taken.

# **Operation Code**

| 31     | 26 | 25 | 21 | 20 16 | 15 0   |
|--------|----|----|----|-------|--------|
| REGIMM |    | rs |    | BGEZL | offset |
| 000001 |    |    |    | 00011 |        |
| 6      |    | 5  |    | 5     | 16     |

#### **Format**

BGEZL rs, offset

# **Description**

if  $(GPR[rs] \ge 0)$  then branch\_likely

If the value of GPR[rs] is greater than or equal to zero (sign bit is 0), branches to the target address after the instruction in the delay slot is executed. If the value of GPR[rs] is not greater than or equal to zero, cancels the instruction in the branch delay slot and continues execution.

The target address is the address obtained from adding an 18-bit signed offset (the offset field shifted left 2 bits) to the address of the instruction in the branch delay slot (the instruction following the BGEZL instruction).

## **Exceptions**

None

## Operation

```
I: tgt\_offset \leftarrow sign\_extend (offset \mid \mid 0^2)

condition \leftarrow GPR[rs]_{63..0} >= 0

I+1: if condition then

PC \leftarrow PC + tgt\_offset

else

NullifyCurrentInstruction ()

endif
```

## **Programming Notes**

# **BGTZ**: Branch on Greater Than Zero

MIPS I

To do a PC-relative branch according to the values of a GPR.

### **Operation Code**

| 31 | 26     | 5 25 | 21 | 20 16 | 15 0   |
|----|--------|------|----|-------|--------|
|    | BGTZ   | rs   |    | 0     | offset |
|    | 000111 |      |    | 00000 |        |
|    | 6      | 5    |    | 5     | 16     |

#### **Format**

BGTZ rs, offset

# **Description**

if (GPR[rs] > 0) then branch

If the value of GPR[rs] is greater than zero (sign bit is zero but value is not zero), branches to the target address after the instruction in the delay slot is executed. If the value of GPR[rs] is less than or equal to zero, continues execution including the instruction in the branch delay slot.

The target address is the address obtained from adding an 18-bit signed offset (the offset field shifted left 2 bits) to the address of the instruction in the branch delay slot (the instruction following the BGTZ instruction).

## **Exceptions**

None

## Operation

I:  $tgt\_offset \leftarrow sign\_extend(offset \mid \mid 0^2)$   $condition \leftarrow GPR[rs]_{63..0} > 0$ I+1: if condition then  $PC \leftarrow PC + tgt\_offset$ endif

### **Programming Notes**

# **BGTZL**: Branch on Greater Than Zero Likely

MIPS II

To do a PC-relative branch according to the values of a GPR. Executes the instruction in the branch delay slot only if the branch is taken.

## **Operation Code**

| 31 | 26     | 25 | '71 | 20 | 16  | 15 0   |
|----|--------|----|-----|----|-----|--------|
|    | BGTZL  |    | rs  | (  | 0   | offset |
|    | 010111 |    |     | 00 | 000 |        |
|    | 6      |    | 5   |    | 5   | 16     |

#### **Format**

BGTZL rs, offset

## **Description**

if (GPR[rs] > 0) then branch\_likely

If the value of GPR[rs] is greater than zero (sign bit is zero but value not zero), branches to the target address after the instruction in the delay slot is executed. If the value of GPR[rs] is less than or equal to zero, cancels the instruction in the branch delay slot and continues execution.

The target address is the address obtained from adding an 18-bit signed offset (the offset field shifted left 2 bits) to the address of the instruction in the branch delay slot (the instruction following the BGTZL instruction).

### **Exceptions**

None

#### Operation

```
 \begin{array}{ll} I: & tgt\_offset \leftarrow sign\_extend \ (offset \mid \mid 0^2) \\ & condition \leftarrow GPR[rs]_{63..0} > 0 \\ I+1: & if \ condition \ then \\ & PC \leftarrow PC + tgt\_offset \\ & else \\ & NullifyCurrentInstruction \ () \\ & endif \end{array}
```

#### **Programming Notes**

# **BLEZ**: Branch on Less Than or Equal to Zero

MIPS I

To do a PC-relative branch according to the values of a GPR.

#### **Operation Code**

| 31 | 20     | 5 25 | 21 | 20 16 | 15 0   |
|----|--------|------|----|-------|--------|
|    | BLEZ   |      | rs | 0     | offset |
|    | 000110 |      |    | 00000 |        |
|    | 6      |      | 5  | 5     | 16     |

#### **Format**

BLEZ rs, offset

## **Description**

if (GPR[rs] <= 0) then branch

If the value of GPR[rs] is less than or equal to zero (sign bit is one or value is zero), branches to the target address after the instruction in the delay slot is executed. If the value of GPR[rs] is greater than zero, continues execution including the instruction in the branch delay slot.

The target address is the address obtained from adding an 18-bit signed offset (the offset field shifted left 2 bits) to the address of the instruction in the branch delay slot (the instruction following the BLEZ instruction).

#### **Exceptions**

None

#### Operation

```
 \begin{array}{ll} \text{I:} & & \text{tgt\_offset} \leftarrow \text{sign\_extend (offset} \mid \mid 0^2) \\ & & \text{condition} \leftarrow \text{GPR[rs]}_{63..0} <= 0 \\ \text{I+1:} & & \text{if condition then} \\ & & & \text{PC} \leftarrow \text{PC} + \text{tgt\_offset} \\ & & & \text{endif} \\ \end{array}
```

### **Programming Notes**

## **BLEZL**: Branch on Less Than or Equal to Zero Likely

MIPS I

To do a PC-relative branch according to the values of a GPR. Executes the instruction in the branch delay slot only if the branch is taken.

## **Operation Code**

| 31 20  | 5 25 | 21 | 20 16 | 15 0   |
|--------|------|----|-------|--------|
| BLEZL  | rs   |    | 0     | offset |
| 010110 |      |    | 00000 |        |
| 6      | 5    |    | 5     | 16     |

#### **Format**

BLEZL rs, offset

## **Description**

If the value of GPR[rs] is less than or equal to zero (sign bit is one or value is zero), branches to the target address after the instruction in the delay slot is executed. If the value of GPR[rs] is greater than zero, cancels the instruction in the branch delay slot and continues execution.

The target address is the address obtained from adding an 18-bit signed offset (the offset field shifted left 2 bits) to the address of the instruction in the branch delay slot (the instruction following the BLEZL instruction).

#### **Exceptions**

None

#### Operation

```
I: tgt\_offset \leftarrow sign\_extend(offset \mid \mid 0^2)

condition \leftarrow GPR[rs]_{63.0} <= 0

I+1: if condition then

PC \leftarrow PC + tgt\_offset

else

NullifyCurrentInstruction ()

endif
```

#### **Programming Notes**

## **BLTZ**: Branch on Less Than Zero

MIPS I

To do a PC-relative branch according to the values of a GPR.

#### **Operation Code**

| 31 | 26     | 25 | 21 | 20 1  | 16 | 15 0   |
|----|--------|----|----|-------|----|--------|
| R  | EGIMM  | rs |    | BLTZ  |    | offset |
|    | 000001 |    |    | 00000 |    |        |
|    | 6      | 5  |    | 5     |    | 16     |

#### **Format**

BLTZ rs, offset

## **Description**

if (GPR[rs] < 0) then branch

If the value of GPR[rs] is less than zero (sign bit is one and value is not zero), branches to the target address after the instruction in the delay slot is executed. If the value of GPR[rs] is greater than or equal to zero, continues execution including the instruction in the branch delay slot.

The target address is the address obtained from adding an 18-bit signed offset (the offset field shifted left 2 bits) to the address of the instruction in the branch delay slot (the instruction following the BLTZ instruction).

#### **Exceptions**

None

#### Operation

```
I: tgt\_offset \leftarrow sign\_extend (offset \mid \mid 0^2)

condition \leftarrow GPR[rs]_{63..0} < 0

I+1: if condition then

PC \leftarrow PC + tgt\_offset

endif
```

#### **Programming Notes**

## **BLTZAL**: Branch on Less Than Zero and Link

MIPS I

To do a PC-relative conditional procedure call according to the values of a GPR.

#### **Operation Code**

|   | 31     | 26 | 25 | 21 | 20 16  | 15 0   |
|---|--------|----|----|----|--------|--------|
|   | REGIMM | [  |    | rs | BLTZAL | offset |
|   | 000001 |    |    |    | 10000  |        |
| , | 6      |    |    | 5  | 5      | 16     |

#### **Format**

BLTZAL rs, offset

#### **Description**

if (GPR[rs] < 0) then procedure\_call

Stores the address of the instruction following the branch delay slot as the return address link in GPR[31]. If the value of GPR[rs] is less than zero (sign bit is 1), branches to the target address after the instruction in the delay slot is executed. If the value of GPR[rs] is greater than or equal to zero, continues execution including the instruction in the branch delay slot.

The target address is the address obtained from adding an 18-bit signed offset (the offset field shifted left 2 bits) to the address of the instruction in the branch delay slot (the instruction following the BLTZAL instruction).

#### Restrictions

GPR[31] must not be used for the source register rs and the result of such execution is undefined. This restriction permits an exception handler to resume execution by re-executing the branch even when an exception occurs in the branch delay slot.

#### **Exceptions**

None

## Operation

I: 
$$tgt\_offset \leftarrow sign\_extend (offset \mid \mid 0^2)$$
  
 $condition \leftarrow GPR[rs]_{63..0} < 0$   
 $GPR[31]_{63..0} \leftarrow PC + 8$   
I+1: if condition then  
 $PC \leftarrow PC + tgt\_offset$   
endif

#### **Programming Notes**

# **BLTZALL**: Branch on Less Than Zero and Link Likely

MIPS II

To do a PC-relative conditional procedure call according to the values of a GPR. Executes the instruction in the branch delay slot only if the branch is taken.

#### **Operation Code**

| 31 | 26     | 25 | 21 | 20 16   | 15 0   |
|----|--------|----|----|---------|--------|
|    | REGIMM | rs |    | BLTZALL | offset |
|    | 000001 |    |    | 10010   |        |
|    | 6      | 5  |    | 5       | 16     |

#### **Format**

BLTZALL rs, offset

## **Description**

if (GPR[rs] < 0) then procedure\_call\_likely

Stores the address of the instruction following the branch delay slot as the return address link in GPR[31]. If the value of GPR[rs] is less than zero (sign bit is 1), branches to the target address after the instruction in the delay slot is executed. If the value of GPR[rs] is greater than or equal to zero, continues execution including the instruction in the branch delay slot.

The target address is the address obtained from adding an 18-bit signed offset (the offset field shifted left 2 bits) to the address of the instruction in the branch delay slot (the instruction following the BLTZALL instruction).

#### Restrictions

GPR[31] must not be used for the source register rs and the result of such execution is undefined. This restriction permits an exception handler to resume execution by re-executing the branch even when an exception occurs in the branch delay slot.

#### **Exceptions**

None

## Operation

```
I:  \begin{aligned} & \text{tgt\_offset} \leftarrow \text{sign\_extend (offset} \mid \mid 0^2) \\ & \text{condition} \leftarrow \text{GPR[rs]}_{63.0} < 0 \\ & \text{GPR[31]}_{63.0} \leftarrow \text{PC+8} \end{aligned} \\ \text{I+1:} & \text{if condition then} \\ & \text{PC} \leftarrow \text{PC} + \text{tgt\_offset} \\ & \text{else} \\ & \text{NullifyCurrentInstruction ()} \\ & \text{endif} \end{aligned}
```

#### **Programming Notes**

# **BLTZL**: Branch on Less Than Zero Likely

MIPS II

To do a PC-relative conditional branch according to the values of a GPR. Executes the instruction in the branch delay slot only if the branch is taken.

## **Operation Code**

| 31     | 26 | 25 | 21 | 20    | 16 | 15 0   |
|--------|----|----|----|-------|----|--------|
| REGIM  | M  | rs |    | BLTZL |    | offset |
| 000001 |    |    |    | 00010 |    |        |
| 6      |    | 5  |    | 5     |    | 16     |

#### **Format**

BLTZL rs, offset

## **Description**

if (GPR[rs] < 0) then branch\_likely

If the value of GPR[rs] is less than zero (sign bit is 1), branches to the target address after the instruction in the delay slot is executed. If the value of GPR[rs] is greater than or equal to zero, cancels the instruction in the branch delay slot and continues execution.

The target address is the address obtained from adding an 18-bit signed offset (the offset field shifted left 2 bits) to the address of the instruction in the branch delay slot (the instruction following the BLTZL instruction).

#### **Exceptions**

None

#### Operation

```
 \begin{split} \text{I:} & & \text{tgt\_offset} \leftarrow \text{sign\_extend (offset} \mid \mid 0^2) \\ & & \text{condition} \leftarrow \text{GPR[rs]}_{63..0} < 0 \\ \text{I+1:} & & \text{if condition then} \\ & & & \text{PC} \leftarrow \text{PC} + \text{tgt\_offset} \\ & & \text{else} \\ & & & \text{NullifyCurrentInstruction ()} \\ & & & \text{endif} \end{split}
```

## **Programming Notes**

# **BNE**: Branch on Not Equal

MIPS I

To compare the value of GPRs and then do a PC-relative conditional branch according to the result.

#### **Operation Code**

| 31 | 26     | 25 | 21 | 20 | 16 | 15 0   |
|----|--------|----|----|----|----|--------|
|    | BNE    | rs |    | rt |    | offset |
|    | 000101 |    |    |    |    |        |
|    | 6      | 5  |    | 5  |    | 16     |

#### **Format**

BNE rs, rt, offset

## **Description**

if  $(GPR[rs] \neq GPR[rt])$  then branch

If the values of GPR[rs] and GPR[rt] are not equal, branches to the target address after the instruction in the branch delay slot is executed. If they are equal, continues execution including the instruction in the branch delay slot.

The target address is the address obtained from adding an 18-bit signed offset (the offset field shifted left 2 bits) to the address of the instruction in the branch delay slot (the instruction following the BNE instruction).

#### **Exceptions**

None

#### Operation

```
I: tgt\_offset \leftarrow sign\_extend(offset \mid \mid 0^2)

condition \leftarrow (GPR[rs]_{63..0} \neq GPR[rt]_{63..0})

I+1: if condition then

PC \leftarrow PC + tgt\_offset

endif
```

### **Programming Notes**

## **BNEL**: Branch on Not Equal Likely

MIPS II

To compare the value of GPRs and then do a PC-relative conditional branch according to the result. Executes the instruction in the delay slot only if the branch is taken.

### **Operation Code**

| - | 31 |        | 26 | 25 | 21 | 20 |    | 16 | 15 0   |  |
|---|----|--------|----|----|----|----|----|----|--------|--|
| Ī |    | BNEL   |    | rs | 3  |    | rt |    | offset |  |
|   |    | 010101 |    |    |    |    |    |    |        |  |
|   |    | 6      |    | 5  |    |    | 5  |    | 16     |  |

#### **Format**

BNEL rs, rt, offset

## **Description**

if  $(GPR[rs] \neq GPR[rt])$  then branch\_likely

If the values of GPR[rs] and GPR[rt] are not equal, branches to the target address after the instruction in the branch delay slot is executed. If they are equal, cancels the instruction in the branch delay slot and continues execution.

The target address is the address obtained from adding an 18-bit signed offset (the offset field shifted left 2 bits) to the address of the instruction in the branch delay slot (the instruction following the BNEL instruction).

### **Exceptions**

None

## Operation

```
I: tgt\_offset \leftarrow sign\_extend (offset \mid \mid 0^2)

condition \leftarrow (GPR[rs]_{63..0} \neq GPR[rt]_{63..0})

I+1: if condition then

PC \leftarrow PC + tgt\_offset

else

NullifyCurrentInstruction ()

endif
```

## **Programming Notes**

# **BREAK**: Breakpoint

MIPS I

To cause a Breakpoint exception.

## **Operation Code**

| 1 | 31 26   | 25 6 | 5 | 0      |
|---|---------|------|---|--------|
|   | SPECIAL | code |   | BREAK  |
|   | 000000  |      |   | 001101 |
|   | 6       | 20   |   | 6      |

#### **Format**

**BREAK** 

## **Description**

A breakpoint exception occurs, immediately and unconditionally transferring control to the exception handler.

The code field is available to be used for software parameters.

However, no special way for the exception handler to acquire the value of the code field is provided. It must be retrieved by determining the address of an instruction word from the EPC register, etc.

## **Exceptions**

Breakpoint

#### Operation

SignalException (Breakpoint)

## **DADD**: Doubleword Add

MIPS III

To add 64-bit integers. Traps if overflow occurs.

## **Operation Code**

| 31  | 26   | 25 | 21 | 20 | 16 | 15 | 11 | 10    | 6 5 |        | 0 |
|-----|------|----|----|----|----|----|----|-------|-----|--------|---|
| SPE | CIAL | rs |    | 1  | rt | rd |    | 0     |     | DADD   |   |
| 000 | 000  |    |    |    |    |    |    | 00000 |     | 101100 |   |
|     | í    | 5  |    |    | 5  | 5  |    | 5     |     | 6      |   |

#### **Format**

DADD rd, rs, rt

## **Description**

 $GPR[rd] \leftarrow GPR[rs] + GPR[rt]$ 

Adds the 64-bit value in GPR[rt] to the 64-bit value in GPR[rs]. The result is stored in GPR[rd]. If the addition results in 64-bit 2's complement arithmetic overflow, then the contents of GPR[rd] are not changed and an Integer Overflow exception occurs.

## **Exceptions**

Integer Overflow

## Operation

```
\begin{array}{l} temp \leftarrow GPR[rs] \ _{63..0} + GPR[rt] \ _{63..0} \\ if (64\_bit\_arithmetic\_overflow) \ then \\ SignalException (IntegerOverflow) \\ else \\ GPR[rd] \ _{63..0} \leftarrow temp \\ endif \end{array}
```

## **Programming Notes**

DADDU performs the same arithmetic operation but does not trap on overflow.

## **DADDI:** Doubleword Add Immediate

MIPS III

To add a 16-bit immediate value to a 64-bit integers. Traps if overflow occurs.

## **Operation Code**

| 31 | 26     | 25 | 21 | 20 16 | 15 0      |
|----|--------|----|----|-------|-----------|
|    | DADDI  | rs |    | rt    | immediate |
|    | 011000 |    |    |       |           |
|    | 6      | 5  |    | 5     | 16        |

#### **Format**

DADDI rt, rs, immediate

## **Description**

 $GPR[rt] \leftarrow GPR[rs] + immediate$ 

Adds the value of the immediate field as a 16-bit signed integer to the 64-bit integer value in GPR[rs]. The result is stored in GPR[rt]. If the addition results in 64-bit 2's complement overflow, then the contents of GPR[rt] are not changed and an Integer Overflow exception occurs.

## **Exceptions**

Integer Overflow

#### Operation

```
\begin{split} \text{temp} \leftarrow \text{GPR[rs]}_{63..0} + \text{sign\_extend(immediate)} \\ \text{if (64\_bit\_arithmetic\_overflow) then} \\ \text{SignalException (IntegerOverflow)} \\ \text{else} \\ \text{GPR[rt]}_{63..0} \leftarrow \text{temp} \\ \text{endif} \end{split}
```

#### **Programming Notes**

DADDIU performs the same arithmetic operation but does not trap on overflow.

# **DADDIU**: Doubleword Add Immediate Unsigned

MIPS III

To add a 16-bit immediate value to a 64-bit integer.

## **Operation Code**

| 31     | 26 | 25 | 21 | 20 | 16 | 15 0      |
|--------|----|----|----|----|----|-----------|
| DADDIU |    | rs |    |    | rt | immediate |
| 011001 |    |    |    |    |    |           |
| 6      |    | 5  |    |    | 5  | 16        |

#### **Format**

DADDIU rt, rs, immediate

## **Description**

 $GPR[rt] \leftarrow GPR[rs] + immediate$ 

Adds the value of the immediate field as a 16-bit signed integer to the 64-bit integer value in GPR[rs]. The result is stored in GPR[rt]. Regardless of the result, an Integer Overflow exception does not occur.

#### **Exceptions**

None

#### Operation

 $GPR[rt]_{63..0} \leftarrow GPR[rs]_{63..0} + sign\_extend(immediate)$ 

#### **Programming Notes**

This instruction is not an unsigned operation in the strict sense and performs 64-bit modulo arithmetic that ignores overflow. It is appropriate for integer arithmetic that ignores overflow such as address or C language arithmetic.

# **DADDU**: Doubleword Add Unsigned

MIPS III

To add 64-bit integers.

## **Operation Code**



#### **Format**

DADDU rd, rs, rt

## **Description**

 $rd \leftarrow GPR[rs] + rt$ 

Adds the 64-bit value in GPR[rt] to the 64-bit value in GPR[rs]. The result is stored in GPR[rd]. Regardless of the result, an Integer Overflow exception does not occur.

#### **Exceptions**

None

#### Operation

 $GPR[rd]_{63..0} \leftarrow GPR[rs]_{63..0} + GPR[rt]_{63..0}$ 

#### **Programming Notes**

This instruction is not an unsigned operation in the strict sense and performs 64-bit modulo arithmetic that ignores overflow. It is appropriate for integer arithmetic that ignores overflow such as address or C language arithmetic.

## **DIV**: Divide Word

MIPS I

To divide 32-bit signed integers.

#### **Operation Code**

| 31   | 26   | 25 | 21 | 20 | 16 | 15        | 6   | 5      | 0 |
|------|------|----|----|----|----|-----------|-----|--------|---|
| SPEC | CIAL | rs |    | r  | t  | 0         |     | DIV    |   |
| 000  | 000  |    |    |    |    | 00 0000 0 | 000 | 011010 |   |
|      | í    | 5  |    |    | 5  | 10        |     | 6      |   |

#### **Format**

DIV rs, rt

#### **Description**

 $(LO, HI) \leftarrow GPR[rs] / GPR[rt]$ 

The 32-bit value in GPR[rs] is divided by the 32-bit value in GPR[rt]. The 32-bit quotient is stored in the LO register and the 32-bit remainder is stored in the HI register. Both GPR[rs] and GPR[rt] are treated as signed values. The sign of the quotient and remainder are determined as shown in the table below.

| Dividend GPR[rs] | Divisor GPR[rt] | Quotient LO | Remainder HI |
|------------------|-----------------|-------------|--------------|
| Positive         | Positive        | Positive    | Positive     |
| Positive         | Negative        | Negative    | Positive     |
| Negative         | Positive        | Negative    | Negative     |
| Negative         | Negative        | Positive    | Negative     |

No arithmetic exception such as divide-by-zero or overflow occurs under any circumstances.

#### Restrictions

If GPR[rt] or GPR[rs] are not sign-extended 32-bit values (bits 63...31 equal), then the result of the operation is undefined (Bits 63 to 32 are not used for the operation itself, but this restriction is applied). Also, if the value of GPR[rt] is zero, the value of the arithmetic result is undefined.

#### **Exceptions**

None

## Operation

```
\begin{split} &\text{if (NotWordValue (GPR[rs]) or NotWordValue (GPR[rt])) then UndefinedResult() endif} \\ &\text{quotient} \leftarrow \text{GPR[rs]}_{31..0} \text{ DIV GPR[rt]}_{31..0} \\ &\text{LO}_{63..0} \leftarrow \text{sign\_extend(quotient}_{31..0}) \\ &\text{remainder} \leftarrow \text{GPR[rs]}_{31..0} \text{ MOD GPR[rt]}_{31..0} \\ &\text{HI}_{63..0} \leftarrow \text{sign\_extend(remainder}_{31..0}) \end{split}
```

#### **Programming Notes**

In the EE Core, the integer divide operation proceeds asynchronously. An attempt to read the contents of the LO or HI register before the divide operation finishes will result in interlock. Other CPU instructions can execute without delay. Therefore, scheduling the divide operation appropriately will improve performance.

Normally, when 0x80000000(-2147483648), the signed minimum value, is divided by 0xFFFFFFF(-1), the operation will result in overflow. However, in this instruction an overflow exception does not occur and the result will be as follows:

Quotient: 0x80000000 (-2147483648), and remainder: 0x000000000 (0)

If overflow or divide-by-zero must be detected, then add an instruction that detects these conditions following the divide instruction. Since the divide instruction is asynchronous, the divide operation and check can be executed in parallel. If overflow or divide-by-zero is detected, then to signal the problem to the system software is possible by generating exceptions using an appropriate code value with a BREAK instruction.

## **DIVU: Divide Unsigned Word**

MIPS I

To divide 32-bit unsigned integers.

#### **Operation Code**

| 31  | 26   | 25 | 21 | 20 | 16 | 15 |             | 6 | 5      | 0 |
|-----|------|----|----|----|----|----|-------------|---|--------|---|
| SPE | CIAL | rs |    |    | rt |    | 0           |   | DIVU   |   |
| 000 | 0000 |    |    |    |    | 0  | 0 0000 0000 |   | 011011 |   |
|     | 6    | 5  |    |    | 5  |    | 10          |   | 6      |   |

#### **Format**

DIVU rs, rt

## **Description**

$$(LO, HI) \leftarrow GPR[rs] / GPR[rt]$$

The 32-bit value in GPR[rs] is divided by the 32-bit value in GPR[rt]. The 32-bit quotient is stored in the LO register and the 32-bit remainder is stored in the HI register. Both GPR[rs] and GPR[rt] are treated as unsigned values.

No arithmetic exception such as divide-by-zero or overflow occurs under any circumstances.

#### Restrictions

If GPR[rt] or GPR[rs] are not sign-extended 32-bit values (bits 63...31 equal), then the result of the operation is undefined (Bits 63 to 32 are not used for the operation itself, but this restriction is applied). Also, if the value of GPR[rt] is zero, the value of arithmetic operation is undefined.

#### **Exceptions**

None

## Operation

```
\begin{split} &\text{if (NotWordValue(GPR[rs]) or NotWordValue (GPR[rt])) then UndefinedResult() endif} \\ &\text{quotient} \leftarrow (0 \mid \mid \text{GPR[rs]}_{31..0}) \text{ DIV (0} \mid \mid \text{GPR[rt]}_{31..0}) \\ &\text{LO}_{63..0} \leftarrow \text{sign\_extend(quotient}_{31..0}) \\ &\text{remainder} \leftarrow (0 \mid \mid \text{GPR[rs]}_{31..0}) \text{ MOD (0} \mid \mid \text{GPR[rt]}_{31..0}) \\ &\text{HI}_{63..0} \leftarrow \text{sign\_extend(remainder}_{31..0}) \end{split}
```

#### **Programming Notes**

See "Programming Notes" for the DIV instruction.

# **DSLL**: Doubleword Shift Left Logical

MIPS III

To left shift a doubleword. The shift amount is a fixed value (0-31 bits) specified by sa.

## **Operation Code**

| _ | 31      | 26 | 25 | 21    | 20 | 16 | 15 | 11 | 10 | 6  | 5 |        | 0 |
|---|---------|----|----|-------|----|----|----|----|----|----|---|--------|---|
|   | SPECIAL |    |    | 0     |    | rt |    | rd |    | sa |   | DSLL   |   |
|   | 000000  |    | (  | 00000 |    |    |    |    |    |    |   | 111000 |   |
| • | 6       |    |    | 5     |    | 5  |    | 5  |    | 5  |   | 6      |   |

## **Format**

DSLL rd, rt, sa

## **Description**

 $GPR[rd] \leftarrow GPR[rt] << sa$ 

Shifts the 64-bit data in GPR[rt] left by the bit count specified by sa, inserting zeros into the emptied bits. The result is stored in GPR[rd].

## **Exceptions**

None

$$s \leftarrow 0 \mid \mid sa$$
  
 $GPR[rd]_{63..0} \leftarrow GPR[rt]_{(63-s)..0} \mid \mid 0^s$ 

# **DSLL32**: Doubleword Shift Left Logical Plus 32

MIPS III

To left shift a doubleword. The shift amount is a fixed value (32-63 bits) specified by sa.

## **Operation Code**

| 31      | 26 | 25 | 21    | 20 | 16 | 15 | 11 | 10 |    | 6 | 5 |        | 0 |
|---------|----|----|-------|----|----|----|----|----|----|---|---|--------|---|
| SPECIAI |    |    | 0     |    | rt |    | rd |    | sa |   |   | DSLL32 |   |
| 000000  |    |    | 00000 |    |    |    |    |    |    |   |   | 111100 |   |
| 6       |    |    | 5     |    | 5  |    | 5  |    | 5  |   |   | 6      |   |

## **Format**

DSLL32 rd, rt, sa

## Description

$$GPR[rd] \leftarrow GPR[rt] << (sa + 32)$$

Shifts the 64-bit data in GPR[rt] left by the bit count specified by sa + 32, inserting zeros into the emptied bits. The result is stored in GPR[rd].

## **Exceptions**

None

# **DSLLV**: Doubleword Shift Left Logical Variable

MIPS III

To left shift a doubleword. The shift amount is a variable (specified by a GPR).

## **Operation Code**

| 31 | 26      | 25 | 21 | 20 | 16 | 15 | 11 | 10    | 6 | 5 |        | 0 |
|----|---------|----|----|----|----|----|----|-------|---|---|--------|---|
|    | SPECIAL |    | rs |    | rt | rd |    | 0     |   |   | DSLLV  |   |
|    | 000000  |    |    |    |    |    |    | 00000 |   |   | 010100 |   |
|    | 6       |    | 5  |    | 5  | 5  |    | 5     |   |   | 6      |   |

## **Format**

DSLLV rd, rt, rs

## **Description**

 $GPR[rd] \leftarrow GPR[rt] << GPR[rs]$ 

Shifts the 64-bit data in GPR[rt] left by the bit count (0-63) specified by the low-order 6 bits in GPR[rs], inserting zeros into the emptied bits. The result is stored in GPR[rd].

## **Exceptions**

None

$$\begin{split} \mathbf{s} &\leftarrow 0 \ | \ | \ \mathbf{GPR[rs]}_{5..0} \\ \mathbf{GPR[rd]}_{63..0} &\leftarrow \mathbf{GPR[rt]}_{(63-\mathbf{s})..0} \ | \ | \ 0^{\mathbf{s}} \end{split}$$

# **DSRA**: Doubleword Shift Right Arithmetic

MIPS III

To arithmetic right shift a doubleword. The shift amount is a fixed value (0-31 bits) specified by sa.

## **Operation Code**

| 31  | 26    | 25    | 21 | 20 | 16 | 15 | 11 | 10 | 6 | 5 |        | 0 |
|-----|-------|-------|----|----|----|----|----|----|---|---|--------|---|
| SPI | ECIAL | 0     |    |    | rt | rd |    | sa |   |   | DSRA   |   |
| 00  | 00000 | 00000 | )  |    |    |    |    |    |   |   | 111011 |   |
|     | 6     | 5     |    |    | 5  | 5  |    | 5  |   |   | 6      |   |

## **Format**

DSRA rd, rt, sa

## Description

 $GPR[rd] \leftarrow GPR[rt] >> sa$  (arithmetic)

Shifts the 64-bit data in GPR[rt] right by the bit count (0-31) specified by sa, duplicating the sign bit (bit 63) into the emptied bits. The result is stored in GPR[rd].

## **Exceptions**

None

$$s \leftarrow 0 \mid \mid sa$$
  
 $GPR[rd]_{63..0} \leftarrow (GPR[rt]_{63})^s \mid \mid GPR[rt]_{63..s}$ 

# **DSRA32**: Doubleword Shift Right Arithmetic Plus 32

MIPS III

To arithmetic right shift a doubleword. The shift amount is a fixed value (32-63 bits) specified by sa.

## **Operation Code**

| _ | 31      | 26 | 25 | 21    | 20 | 1  | 6 | 15 | 11 | 10 |    | 6 | 5 |        | 0 |
|---|---------|----|----|-------|----|----|---|----|----|----|----|---|---|--------|---|
|   | SPECIAL | ,  |    | 0     |    | rt |   | rd |    |    | sa |   |   | DSRA32 |   |
|   | 000000  |    |    | 00000 |    |    |   |    |    |    |    |   |   | 111111 |   |
| • | 6       |    |    | 5     |    | 5  |   | 5  |    |    | 5  |   |   | 6      |   |

#### **Format**

DSRA32 rd, rt, sa

## **Description**

 $GPR[rd] \leftarrow GPR[rt] >> (sa + 32)$  (arithmetic)

Shifts the 64-bit data in GPR[rt] right by the bit count (0-31) specified by sa + 32, duplicating the sign bit (bit 63) into the emptied bits. The result is stored in GPR[rd].

## **Exceptions**

None

# **DSRAV**: Doubleword Shift Right Arithmetic Variable

MIPS III

To arithmetic right shift a doubleword. The shift amount is a variable value (0-63 bits) specified by a GPR.

## **Operation Code**

| 31   | 26   | 25 | 21 | 20 | 16 | 15 | 11 | 10    | 6 | 5 |        | 0 |
|------|------|----|----|----|----|----|----|-------|---|---|--------|---|
| SPEC | CIAL | rs |    | r  | t  | ro | 1  | 0     |   |   | DSRAV  |   |
| 0000 | 000  |    |    |    |    |    |    | 00000 |   |   | 010111 |   |
|      | )    | 5  |    | ļ  | 5  | F  | )  | 5     |   |   | 6      |   |

## **Format**

DSRAV rd, rt, rs

## **Description**

 $GPR[rd] \leftarrow GPR[rt] >> GPR[rs]$  (arithmetic)

Shifts the 64-bit data in GPR[rt] right by the bit count specified by the low-order 6-bits in GPR[rs], duplicating the sign bit (bit 63) into the emptied bits. The result is stored in GPR[rd].

## **Exceptions**

None

$$\begin{split} s \leftarrow GPR[rs]_{5..0} \\ GPR[rd]_{63..0} \leftarrow (GPR[rt]_{63})^{s} \mid \mid GPR[rt]_{63..s} \end{split}$$

# **DSRL**: Doubleword Shift Right Logical

MIPS III

To logical right shift a doubleword. The shift amount is a fixed value (0-31 bit) specified by sa.

## **Operation Code**

|   | 31      | 26 | 25 | 21   | 20 |    | 16 | 15 | 11 | 10 |    | 6 | 5      | 0 |
|---|---------|----|----|------|----|----|----|----|----|----|----|---|--------|---|
|   | SPECIAL | ,  |    | 0    |    | rt |    | rd |    |    | sa |   | DSRL   |   |
|   | 000000  |    | 0  | 0000 |    |    |    |    |    |    |    |   | 111010 |   |
| _ | 6       |    |    | 5    |    | 5  |    | 5  |    |    | 5  |   | 6      |   |

## **Format**

DSRL rd, rt, sa

## **Description**

 $GPR[rd] \leftarrow GPR[rt] >> sa$  (logical)

Shifts the 64-bit data in GPR[rt] right by the bit count (0-31) specified by sa, inserting zeros into the emptied bits. The result is stored in GPR[rd].

## **Exceptions**

None

$$s \leftarrow 0 \mid \mid sa$$
  
 $GPR[rd]_{63..0} \leftarrow 0^{s} \mid \mid GPR[rt]_{63..s}$ 

# **DSRL32**: Doubleword Shift Right Logical Plus 32

MIPS III

To logical right shift a doubleword. The shift amount is a fixed value (32-63 bits) specified by sa.

## **Operation Code**

| 31      | 26 | 25 | 21    | 20 | 16 | 15 | 11 | 10 | 6  | 5 |        | 0 |
|---------|----|----|-------|----|----|----|----|----|----|---|--------|---|
| SPECIAL |    |    | 0     |    | rt |    | rd |    | sa |   | DSRL32 |   |
| 000000  |    | (  | 00000 |    |    |    |    |    |    |   | 111110 |   |
| 6       |    |    | 5     |    | 5  |    | 5  |    | 5  |   | 6      |   |

## **Format**

DSRL32 rd, rt, sa

## **Description**

 $GPR[rd] \leftarrow GPR[rt] >> (sa + 32)$  (logical)

Shifts the 64-bit data in GPR[rt] right by the bit count (32-63) specified by sa, inserting zeros into the emptied bits. The result is stored in GPR[rd].

## **Exceptions**

None

# **DSRLV**: Doubleword Shift Right Logical Variable

MIPS III

To logical right shift a doubleword. The shift amount is a variable value (0-63 bits) specified by a GPR.

## **Operation Code**

| _ | 31      | 26 | 25 | 21 | 20 | 16 | 15 | 11 | 10    | 6 | 5 |        | 0 |
|---|---------|----|----|----|----|----|----|----|-------|---|---|--------|---|
|   | SPECIAL |    | rs |    |    | rt | rd |    | 0     |   |   | DSRLV  |   |
|   | 000000  |    |    |    |    |    |    |    | 00000 |   |   | 010110 |   |
|   | 6       |    | .5 | )  |    | 5  | 5  |    | 5     |   |   | 6      |   |

## **Format**

DSRLV rd, rt, rs

## **Description**

 $GPR[rd] \leftarrow GPR[rt] >> GPR[rs]$  (logical)

Shifts the 64-bit data in GPR[rt] right by the bit count (0-63) specified by the low-order 6 bits in GPR[rs], inserting zeros into the emptied bits. The result is stored in GPR[rd].

## **Exceptions**

None

#### Operation

 $s \leftarrow \text{GPR[rs]}_{5..0}$ 

 $\text{GPR[rd]}_{63..0} \leftarrow 0^s \mid | \text{ GPR[rt]}_{63..s}$ 

# **DSUB:** Doubleword Subtract

MIPS III

To subtract 64-bit integers. Traps if overflow occurs.

## **Operation Code**

| 31  | 26   | 25 | 21 | 20 | 16 | 15 | 11 | 10    | 6 | 5      | 0 |
|-----|------|----|----|----|----|----|----|-------|---|--------|---|
| SPE | CIAL | rs |    | r  | t  | rd |    | 0     |   | DSUB   |   |
| 000 | 0000 |    |    |    |    |    |    | 00000 |   | 101110 |   |
|     | 6    | 5  |    | ŗ  | 5  | 5  |    | 5     |   | 6      |   |

#### **Format**

DSUB rd, rs, rt

## **Description**

$$GPR[rd] \leftarrow GPR[rs] - GPR[rt]$$

Subtracts the 64-bit value in GPR[rt] from the 64-bit value in GPR[rs]. The result is stored in GPR[rd]. If the operation results in 64-bit 2's complement arithmetic overflow, then the contents of GPR[rd] are not changed and an Integer Overflow exception occurs.

## **Exceptions**

Integer Overflow

## Operation

```
\begin{array}{l} \text{temp} \leftarrow \text{GPR[rs]}_{63..0} - \text{GPR[rt]}_{63..0} \\ \text{if (64\_bit\_arithmetic\_overflow) then} \\ \text{SignalException (IntegerOverflow)} \\ \text{else} \\ \text{GPR[rd]}_{63..0} \leftarrow \text{temp} \\ \text{endif} \end{array}
```

## **Programming Notes**

DSUBU performs the same arithmetic operation but does not trap on overflow.

# **DSUBU:** Doubleword Subtract Unsigned

MIPS III

To subtract 64-bit integers.

## **Operation Code**



#### **Format**

DSUBU rd, rs, rt

## **Description**

 $GPR[rd] \leftarrow GPR[rs] - GPR[rt]$ 

Subtracts the 64-bit value in GPR[rt] from the 64-bit value in GPR[rs]. The result is stored in GPR[rd]. Regardless of the arithmetic result, an Integer Overflow exception does not occur.

## **Exceptions**

None

#### Operation

$$GPR[rd]_{63..0} \leftarrow GPR[rs]_{63..0} - GPR[rt]_{63..0}$$

#### **Programming Notes**

This instruction is not an unsigned operation in the strict sense and performs 64-bit modulo arithmetic that ignores overflow. It is appropriate for integer arithmetic that ignores overflow such as address or C language arithmetic.

## J: Jump

MIPS I

To do an unconditional branch by an absolute address within a 256 MB region.

#### **Operation Code**



#### **Format**

J target

#### **Description**

Executes the instruction in the branch delay slot and then branches to the target address unconditionally. The target address is the address adding the high-order bits of the instruction address in the branch delay slot (the address of the J instruction itself + 4) to the 28-bit value obtained by shifting the offset left 2 bits. That is, though it is not PC-relative, the branch target is restricted to a memory region aligned on a 256 MB boundary, the same region as the current PC region.

### **Exceptions**

None

#### Operation

I: (Explicit Operation: None) I+1:  $PC \leftarrow PC_{31,28} \mid \mid \text{ offset } \mid \mid 0^2$ 

## **Programming Notes**

The J instruction can branch to any addresses within a 256 MB region, while conditional branch instructions such as BEQ are limited to  $\pm 128$  KB.

If the J instruction is in the last word of a 256 MB region, the branch target is restricted to the following 256 MB region, because the basis of the branch is not the J instruction itself but the following instruction. Note that this is an exceptional case.

# **JAL**: Jump and Link

MIPS I

To call a subroutine by an absolute address within a 256 MB region.

#### **Operation Code**



#### **Format**

JAL target

#### **Description**

Stores the address of the instruction following the branch delay slot (the address of the J instruction itself + 8) in GPR[31] and branches to the target address after the instruction in the delay slot is executed.

The target address is the address adding the high-order bits of the instruction address in the branch delay slot (the address of J instruction itself + 4) to the 28-bit value obtained by shifting the instr\_index left 2 bits. That is, though it is not PC-relative, the branch target is restricted to a memory region aligned on a 256 MB boundary, the same region as the current PC region.

#### **Exceptions**

None

#### Operation

I: GPR[31] 
$$_{63..0} \leftarrow \text{zero\_extend}(PC + 8)$$
  
I+1: PC  $\leftarrow$  PC $_{31..28} \mid \mid \text{instr\_index} \mid \mid 0^2$ 

#### **Programming Notes**

The JAL instruction can call subroutines in any addresses within a 256 MB region, while the range of conditional branch instructions such as BGEZAL are limited to  $\pm 128$  KB.

If the JAL instruction is in the last word of a 256 MB region, the branch target is restricted to the following 256 MB region, because the basis of the branch is not the JAL instruction itself but the following instruction. Note that this is an exceptional case.

# **JALR**: Jump and Link Register

MIPS I

To call a subroutine at the address specified by a GPR.

#### **Operation Code**

| 31 | 26     | 25 21 | 20 16 | 15 11 | 10 6  | 5 0    |
|----|--------|-------|-------|-------|-------|--------|
| SI | PECIAL | rs    | 0     | rd    | 0     | JALR   |
| (  | 000000 |       | 00000 |       | 00000 | 001001 |
|    | 6      | 5     | 5     | 5     | 5     | 6      |

#### **Format**

## **Description**

 $GPR[rd] \leftarrow return\_addr, PC \leftarrow GPR[rs]$ 

Stores the address of the instruction following the branch delay slot (the address of the J instruction itself + 8) in GPR[rd] and branches to the target address after the instruction in the delay slot is executed. The target address is the value of GPR[rs].

#### Restrictions

rs and rd have to specify different registers. If they specify the same register, the result of the execution is undefined. This restriction permits an exception handler to resume execution by re-executing the branch when an exception occurs in the branch delay slot.

The value of GPR[rs] must be naturally aligned. If either of the two least-significant bits is not zero, an Address Error exception occurs when the instruction of the branch target is fetched (not when the JALR instruction is executed).

#### **Exceptions**

None

## Operation

I: 
$$temp \leftarrow GPR[rs]_{31..0}$$
  
 $GPR[rd]_{63..0} \leftarrow zero\_extend(PC + 8)$   
I+1:  $PC \leftarrow temp$ 

#### **Programming Notes**

The JALR instruction is the only instruction that can specify the link register. All other link instructions use GPR[31]. The default register for the link register (GPR[rd]) is GPR[31] in the JALR instruction.

# JR: Jump Register

MIPS I

To branch to the address specified by a GPR.

## **Operation Code**



#### **Format**

JR rs

## **Description**

 $PC \leftarrow GPR[rs]$ 

Branches to the target address after the instruction in the delay slot is executed. The target address is the value of GPR[rs].

## Restrictions

The value of GPR[rs] must be naturally aligned. If either of the two least-significant bits is not zero, an Address Error exception occurs when the instruction of the branch target is fetched (not when the JR instruction is executed).

#### **Exceptions**

None

#### Operation

I: temp  $\leftarrow$  GPR[rs] <sub>31..0</sub> I+1: PC  $\leftarrow$  temp

## LB: Load Byte

MIPS I

To load a byte from memory as a signed value.

## **Operation Code**

| 31 | 26     | 25 | 21   | 20 | 16 | 15 0   |
|----|--------|----|------|----|----|--------|
|    | LB     |    | base | rt |    | offset |
|    | 100000 |    |      |    |    |        |
|    | 6      |    | 5    | 5  |    | 16     |

## **Format**

LB rt, offset (base)

## **Description**

 $GPR[rt] \leftarrow memory [GPR[base] + offset]$ 

Adds the offset as a 16-bit signed number to the value of GPR[base] to form the effective address. Fetches the byte at the address, sign-extends it and stores it in GPR[rt].

#### **Exceptions**

TLB Refill, TLB Invalid, Address Error

#### Operation (128-bit bus)

```
\begin{split} \text{vAddr} \leftarrow \text{sign\_extend}(\text{offset}) + \text{GPR[base]}_{31..0} \\ \text{(pAddr, uncached)} \leftarrow \text{AddressTranslation (vAddr, DATA, LOAD)} \\ \text{pAddr} \leftarrow \text{pAddr}_{\text{(PSIZE-1)}..0} \\ \text{memquad} \leftarrow \text{LoadMemory (uncached, BYTE, pAddr, vAddr, DATA)} \\ \text{byte} \leftarrow \text{vAddr}_{3..0} \\ \text{GPR[rt]}_{63..0} \leftarrow \text{sign\_extend(memquad}_{(7+8*byte)..8*byte)} \end{split}
```

# LBU: Load Byte Unsigned

MIPS I

To load a byte from memory as an unsigned value.

## **Operation Code**

| 31 | 20     | 5 25 | 21   | 20 | 16 | 15 0   |
|----|--------|------|------|----|----|--------|
|    | LBU    |      | base | 1  | rt | offset |
|    | 100100 |      |      |    |    |        |
|    | 6      |      | 5    |    | 5  | 16     |

#### **Format**

LBU rt, offset(base)

## **Description**

 $GPR[rt] \leftarrow memory [GPR[base] + offset]$ 

Adds the offset as a 16-bit signed number to the value of GPR[base] to form the effective address. Fetches the byte at the address, zero-extends it and stores it in GPR[rt].

## **Exceptions**

TLB Refill, TLB Invalid, Address Error

#### Operation (128-bit bus)

```
\begin{aligned} & v Addr \leftarrow sign\_extend(offset) + GPR[base]_{31..0} \\ & (p Addr, uncached) \leftarrow AddressTranslation(v Addr, DATA, LOAD) \\ & p Addr \leftarrow p Addr_{(PSIZE-1)..0} \\ & memquad \leftarrow LoadMemory (uncached, BYTE, p Addr, v Addr, DATA) \\ & byte \leftarrow v Addr_{3..0} \\ & GPR[rt]_{63..0} \leftarrow zero\_extend (memquad_{(7+8*byte)..8*byte)} \end{aligned}
```

## LD: Load Doubleword

MIPS III

To load a doubleword from memory.

#### **Operation Code**

| 31 | 20     | 5 25 | 21   | 20 | 16 | 15 0   |
|----|--------|------|------|----|----|--------|
|    | LD     |      | base | rt |    | offset |
|    | 110111 |      |      |    |    |        |
|    | 6      |      | 5    | 5  |    | 16     |

#### **Format**

LD rt, offset (base)

## **Description**

 $GPR[rt] \leftarrow memory [GPR[base] + offset]$ 

Adds the offset as a 16-bit signed number to the value of GPR[base] to form the effective address. Fetches the doubleword at the address and stores it in GPR[rt].

#### Restrictions

The effective address must be aligned on a doubleword boundary. If any of the three least-significant bits of the effective addresses are non-zero, an Address Error exception occurs.

#### **Exceptions**

TLB Refill, TLB Invalid, Address Error

### Operation (128-bit bus)

```
\begin{split} \text{vAddr} \leftarrow & \text{sign\_extend (offset)} + \text{GPR [base]}_{31..0} \\ \text{if (vAddr}_{2..0}) \neq 0^3 \text{ then SignalException (AddressError) endif} \\ & (\text{pAddr, uncached)} \leftarrow \text{AddressTranslation (vAddr, DATA, LOAD)} \\ & \text{pAddr} \leftarrow \text{pAddr}_{(\text{PSIZE-1})..0} \\ & \text{byte} \leftarrow \text{vAddr}_{3..0} \\ & \text{memquad} \leftarrow \text{LoadMemory (uncached, DOUBLEWORD, pAddr, vAddr, DATA)} \\ & \text{GPR[rt]}_{63..0} \leftarrow \text{memquad}_{(63+8*\text{byte})..8*\text{byte}} \end{split}
```

## LDL: Load Doubleword Left

MIPS III

To load the upper part of an unaligned doubleword.

#### **Operation Code**

| 31 | 26     | 5 25 | 21   | 20 | 16 | 15 0   |
|----|--------|------|------|----|----|--------|
|    | LDL    |      | base | 1  | rt | offset |
|    | 011010 |      |      |    |    |        |
|    | 6      |      | 5    |    | 5  | 16     |

#### **Format**

LDL rt, offset (base)

#### **Description**

 $GPR[rt] \leftarrow GPR[rt] MERGE memory [GPR[base] + offset]$ 

Adds the offset as a 16-bit signed number to the value of GPR[base] to form the effective address. Stores the low-order bytes starting from the effective address in the aligned doubleword including the address into the upper part of GPR[rt]. The low-order bytes of GPR[rt] that are not loaded are not changed.



An Address Error exception due to alignment of the effective address does not occur.

LDL and LDR instructions in a pair are used to load an 8-byte block that does not conform to the doubleword alignment.

#### **Exceptions**

TLB Refill, TLB Invalid, Address Error

### Operation (128-bit bus)

 $\begin{aligned} \text{vAddr} \leftarrow & \text{sign\_extend(offset)} + \text{GPR[base]}_{31..0} \\ & (\text{pAddr, uncached}) \leftarrow \text{AddressTranslation (vAddr, DATA, LOAD)} \\ & \text{pAddr} \leftarrow & \text{pAddr}_{(\text{PSIZE-1})..3} \mid \mid \stackrel{3}{0} \\ & \text{byte} \leftarrow 0 \mid \mid \text{vAddr}_{2..0} \\ & \text{doubleword} \leftarrow \text{vAddr}_{3} \\ & \text{memquad} \leftarrow \text{LoadMemory (uncached, byte, pAddr, vAddr, DATA)} \\ & \text{GPR[rt]}_{63..0} \leftarrow & \text{memquad}_{(7+8*\text{byte}+64*\text{doubleword})..(64*\text{doubleword})} \mid \mid \text{GPR[rt]}_{(55-8*\text{byte})..0} \end{aligned}$ 

The relation between the low-order 4 bits of the effective address vAddr and bytes that are to be loaded is illustrated below.



| vAddr <sub>30</sub> | Conte  | nts of re | egisters | after in | structio | n  |   |       | Access | pAddr <sub>30</sub> |
|---------------------|--------|-----------|----------|----------|----------|----|---|-------|--------|---------------------|
|                     | (Shade | ed is un  | change   | d)       |          |    |   |       | Type   |                     |
|                     | bit 63 |           |          |          |          |    |   | bit 0 |        |                     |
| 0                   | 0      | b         | С        | d        | e        | f  | g | h     | 7      | 0                   |
| 1                   | 1      | 0         | С        | d        | е        | f  | g | h     | 6      | 0                   |
| 2                   | 2      | 1         | 0        | d        | е        | f  | g | h     | 5      | 0                   |
| 3                   | 3      | 2         | 1        | 0        | е        | f  | g | h     | 4      | 0                   |
| 4                   | 4      | 3         | 2        | 1        | 0        | f  | g | h     | 3      | 0                   |
| 5                   | 5      | 4         | 3        | 2        | 1        | 0  | g | h     | 2      | 0                   |
| 6                   | 6      | 5         | 4        | 3        | 2        | 1  | 0 | h     | 1      | 0                   |
| 7                   | 7      | 6         | 5        | 4        | 3        | 2  | 1 | 0     | 0      | 0                   |
| 8                   | 8      | b         | С        | d        | е        | f  | g | h     | 7      | 8                   |
| 9                   | 9      | 8         | С        | d        | е        | f  | g | h     | 6      | 8                   |
| 10                  | 10     | 9         | 8        | d        | е        | f  | g | h     | 5      | 8                   |
| 11                  | 11     | 10        | 9        | 8        | е        | f  | g | h     | 4      | 8                   |
| 12                  | 12     | 11        | 10       | 9        | 8        | f  | g | h     | 3      | 8                   |
| 13                  | 13     | 12        | 11       | 10       | 9        | 8  | g | h     | 2      | 8                   |
| 14                  | 14     | 13        | 12       | 11       | 10       | 9  | 8 | h     | 1      | 8                   |
| 15                  | 15     | 14        | 13       | 12       | 11       | 10 | 9 | 8     | 0      | 8                   |

## **Programming Notes**

In the LDL instruction, the contents of GPR[rt] are referenced. However, since bypassing is performed internally, even when loading the value in GPR[rt] in the preceding instruction, a NOP does not need to be inserted between the instruction and the LDL instruction.

## LDR: Load Doubleword Right

MIPS III

To load the lower part of an unaligned doubleword.

### **Operation Code**

| 31 | 20     | 6 25 | . 71 | 20 | 16 | 15 0   |
|----|--------|------|------|----|----|--------|
|    | LDR    |      | base | rt |    | offset |
|    | 011011 |      |      |    |    |        |
|    | 6      |      | 5    | 5  |    | 16     |

#### **Format**

LDR rt, offset (base)

### **Description**

 $GPR[rt] \leftarrow GPR[rt] MERGE memory [GPR[base] + offset]$ 

Adds the offset as a 16-bit signed number to the value of GPR[base] to form the effective address. Stores the high-order bytes starting from the effective address in the aligned doubleword including the address into the lower part of GPR[rt]. The high-order bytes of GPR[rt] that are not loaded are not changed.



An Address Error exception due to alignment of the effective address does not occur.

LDR and LDL instructions in a pair are used to load an 8-byte block that does not conform to doubleword alignment.

### **Exceptions**

TLB Refill, TLB Invalid, Address Error

### Operation (128-bit bus)

```
\begin{split} v A d d r \leftarrow sign\_extend(offset) + GPR[base]_{31..0} \\ (p A d d r, uncached) \leftarrow A d d ressTranslation (v A d d r, D A T A, LOAD) \\ p A d d r \leftarrow p A d d r_{(PSIZE-1)..0} \\ b y t e \leftarrow 0 \mid \mid v A d d r_{2..0} \\ d o u b leword \leftarrow v A d d r_{3} \\ memquad \leftarrow Load Memory (uncached, byte, p A d d r, v A d d r, D A T A) \\ GPR[rt]_{63..0} \leftarrow GPR[rt]_{63..(64-8^{\circ}byte)} \mid \mid memquad_{(63+64^{\circ}doubleword)..(64^{\circ}doubleword+8^{\circ}byte)} \end{split}
```

The relation between the low-order 4 bits of the effective address vAddr and bytes that are to be loaded is illustrated below.



| vAddr <sub>30</sub> | (Shade |    | egisters<br>change |    | structio | n  |    |       | Access<br>Type | pAddr <sub>30</sub> |
|---------------------|--------|----|--------------------|----|----------|----|----|-------|----------------|---------------------|
|                     | bit 63 |    | _                  |    |          |    |    | bit 0 | _              |                     |
| 0                   | 7      | 6  | 5                  | 4  | 3        | 2  | 1  | 0     | 7              | 0                   |
| 1                   | a      | 7  | 6                  | 5  | 4        | 3  | 2  | 1     | 6              | 1                   |
| 2                   | a      | b  | 7                  | 6  | 5        | 4  | 3  | 2     | 5              | 2                   |
| 3                   | a      | b  | С                  | 7  | 6        | 5  | 4  | 3     | 4              | 3                   |
| 4                   | a      | b  | С                  | d  | 7        | 6  | 5  | 4     | 3              | 4                   |
| 5                   | a      | b  | С                  | d  | e        | 7  | 6  | 5     | 2              | 5                   |
| 6                   | a      | b  | С                  | d  | e        | f  | 7  | 6     | 1              | 6                   |
| 7                   | a      | b  | С                  | d  | e        | f  | g  | 7     | 0              | 7                   |
| 8                   | 15     | 14 | 13                 | 12 | 11       | 10 | 9  | 8     | 7              | 8                   |
| 9                   | a      | 15 | 14                 | 13 | 12       | 11 | 10 | 9     | 6              | 9                   |
| 10                  | a      | b  | 15                 | 14 | 13       | 12 | 11 | 10    | 5              | 10                  |
| 11                  | a      | b  | С                  | 15 | 14       | 13 | 12 | 11    | 4              | 11                  |
| 12                  | a      | b  | С                  | d  | 15       | 14 | 13 | 12    | 3              | 12                  |
| 13                  | a      | b  | С                  | d  | e        | 15 | 14 | 13    | 2              | 13                  |
| 14                  | a      | b  | С                  | d  | e        | f  | 15 | 14    | 1              | 14                  |
| 15                  | a      | b  | С                  | d  | e        | f  | g  | 15    | 0              | 15                  |

## **Programming Notes**

In the LDR instruction, the contents of GPR[rt] are referenced. However, since bypassing is performed internally, even when loading the value in GPR[rt] in the preceding instruction, a NOP does not need to be inserted between the instruction and the LDR instruction.

## LH: Load Halfword

MIPS I

To load a halfword from memory as a signed value.

### **Operation Code**

| 31     | 26 | 25  | 21 | 20 | 16     | 15 0   |
|--------|----|-----|----|----|--------|--------|
| LH     |    | bas | e  | r  | t      | offset |
| 100001 |    |     |    |    |        |        |
| 6      |    | 5   |    | .5 | ,<br>) | 16     |

### **Format**

LH rt, offset(base)

### **Description**

 $GPR[rt] \leftarrow memory [GPR[base] + offset]$ 

Adds the offset as a 16-bit signed number to the value of GPR[base] to form the effective address. Loads the halfword data at the address, sign-extends it and stores it in GPR[rt].

### Restrictions

The effective address must conform to halfword alignment. That is, if the least-significant bit of the address is non-zero, an Address Error exception occurs.

### **Exceptions**

TLB Refill, TLB Invalid, Address Error

```
\begin{split} v A d d r &\leftarrow sign\_extend \ (offset) + GPR[base]_{31..0} \\ if \ (v A d d r_0) \neq 0 \ then \ SignalException \ (A d d ressError) \ end if \\ (p A d d r, uncached) &\leftarrow A d d ressTranslation \ (v A d d r, D A T A, LOAD) \\ p A d d r &\leftarrow p A d d r_{(PSIZE-1)..0} \\ memquad &\leftarrow Load Memory \ (uncached, HALFWORD, p A d d r, v A d d r, D A T A) \\ byte &\leftarrow v A d d r_{3..0} \\ GPR[rt]_{63..0} &\leftarrow sign\_extend \ (memquad_{(15+8*byte)..8*byte)} \end{split}
```

## LHU: Load Halfword Unsigned

MIPS I

To load a halfword from memory as an unsigned value.

### **Operation Code**

| 31 | 1      | 26 | 25 | 21   | 20 |    | 16 | 15 0   |
|----|--------|----|----|------|----|----|----|--------|
|    | LHU    |    |    | base |    | rt |    | offset |
|    | 100101 |    |    |      |    |    |    |        |
|    | 6      |    |    | 5    |    | 5  |    | 16     |

### **Format**

LHU rt, offset (base)

### **Description**

 $GPR[rt] \leftarrow memory [GPR[base] + offset]$ 

Adds the offset as a 16-bit signed number to the value of GPR[base] to form the effective address. Loads the halfword at the address, zero-extends it and stores it in GPR[rt].

### Restrictions

The effective address must conform to halfword alignment. That is, if the least-significant bit of the address is non-zero, an Address Error exception occurs.

### **Exceptions**

TLB Refill, TLB Invalid, Address Error

```
\begin{split} v A d d r \leftarrow sign\_extend \ (offset) + GPR[base]_{31..0} \\ if \ (v A d d r_0) \neq 0 \ then \ SignalException \ (AddressError) \ end if \\ (p A d d r, uncached) \leftarrow A d d ressTranslation \ (v A d d r, D A T A, LOAD) \\ p A d d r \leftarrow p A d d r_{(PSIZE-1)..0} \\ mem quad \leftarrow Load Memory \ (uncached, HALFWORD, p A d d r, v A d d r, D A T A) \\ byte \leftarrow v A d d r_{3..0} \\ GPR[rt]_{63..0} \leftarrow zero\_extend \ (mem quad_{(15+8*byte)..8*byte)} \end{split}
```

# **LUI:** Load Upper Immediate

MIPS I

To load a constant into the upper half of a word.

## **Operation Code**



## **Format**

LUI rt, immediate

## Description

 $GPR[rt] \leftarrow immediate \mid \mid 0^{16}$ 

Shifts the 16-bit immediate value left 16 bits, adds 16 bits of low-order zeros, sign-extends it and stores it in GPR[rt].

## **Exceptions**

None

### Operation

 $GPR[rt]_{63..0} \leftarrow sign\_extend (immediate \mid \mid 0^{16})$ 

## LW: Load Word

MIPS I

To load a word from memory as a signed value.

## **Operation Code**

| 31  | 26   | 25   | 21 | 20 | 16 | 15 0   |
|-----|------|------|----|----|----|--------|
| L   | W    | base |    | rt |    | offset |
| 100 | 0011 |      |    |    |    |        |
|     | 6    | 5    |    | 5  |    | 16     |

### **Format**

LW rt, offset (base)

### **Description**

 $GPR[rt] \leftarrow memory [GPR[base] + offset]$ 

Adds the offset as a 16-bit signed number to the value of GPR[base] to form the effective address. Loads the word data at the address, sign-extends it and stores it in GPR[rt].

### Restrictions

The effective address must conform to halfword alignment. That is, if the two least-significant bits of the address are non-zero, an Address Error exception occurs.

### **Exceptions**

TLB Refill, TLB Invalid, Address Error

```
\begin{split} v A d d r &\leftarrow sign\_extend \ (offset) + GPR[base]_{31..0} \\ if \ (v A d d r_{1..0}) \neq 0^2 \ then \ SignalException \ (AddressError) \ end if \\ (p A d d r, uncached) &\leftarrow A d d ressTranslation \ (v A d d r, D A T A, LOAD) \\ p A d d r &\leftarrow p A d d r_{(PSIZE-1)..0} \\ memquad &\leftarrow Load Memory \ (uncached, WORD, p A d d r, v A d d r, D A T A) \\ byte &\leftarrow v A d d r_{3..0} \\ GPR[rt]_{63..0} &\leftarrow sign\_extend \ (memquad_{(31+8*byte)..8*byte)} \end{split}
```

## LWL: Load Word Left

MIPS I

To load the upper part of an unsigned word.

### **Operation Code**

| 31 | 2      | 76 | 25 21 | 20 | 16 | 15 0   |
|----|--------|----|-------|----|----|--------|
|    | LWL    |    | base  | rt |    | offset |
|    | 100010 |    |       |    |    |        |
|    | 6      |    | 5     | 5  |    | 16     |

#### **Format**

LWL rt, offset (base)

### **Description**

 $GPR[rt] \leftarrow GPR[rt] MERGE memory [GPR[base] + offset]$ 

Adds the offset as a 16-bit signed number to the value of GPR[base] to form the effective address that is considered to be the most-significant byte of the target word. Loads the low-order bytes of the aligned word that contains the most-significant byte into the corresponding bytes of GPR[rt]. The high-order words of GPR[rt] are sign-extended and the low-order bytes of GPR[rt] that are not loaded are not changed.



An Address Error exception due to alignment of the effective address does not occur.

LWL and LWR instructions in a pair are used to load the 4-byte blocks that do not conform to word alignment.

## **Exceptions**

TLB Refill, TLB Invalid, Address Error

### Operation (128-bit bus)

```
\begin{split} v A d d r \leftarrow sign\_extend \ (offset) + GPR[base]_{31..0} \\ (p A d d r, uncached) \leftarrow A d d ress Translation \ (v A d d r, D A T A, LOAD) \\ p A d d r \leftarrow p A d d r_{(PSIZE-1)..3} \mid \mid 0^3 \\ byte \leftarrow 0^2 \mid \mid v A d d r_{1..0} \\ word \leftarrow v A d d r_{3..2} \\ memquad \leftarrow Load Memory \ (uncached, byte, p A d d r, v A d d r, D A T A) \\ temp \leftarrow memquad_{(32*word+8*byte+7)..32*word} \mid \mid GPR[rt]_{(23-8*byte)..0} \\ GPR[rt]_{63..0} \leftarrow (temp_{31})^{32} \mid \mid temp \end{split}
```

The relation between the low-order 4 bits of the effective address vAddr and bytes that are to be loaded is illustrated below.



| vAddr <sub>30</sub> | Contents of registers after (Shaded is unchanged) | 0 / |    |    |       |   |    |  |  |  |  |  |  |  |  |
|---------------------|---------------------------------------------------|-----|----|----|-------|---|----|--|--|--|--|--|--|--|--|
|                     | bit 63 32                                         | 31  |    |    | bit 0 |   |    |  |  |  |  |  |  |  |  |
| 0                   | Sign extension of 0←                              | 0   | f  | g  | h     | 0 | 0  |  |  |  |  |  |  |  |  |
| 1                   | Sign extension of 1←                              | 1   | 0  | g  | h     | 1 | 0  |  |  |  |  |  |  |  |  |
| 2                   | Sign extension of 2←                              | 2   | 1  | 0  | h     | 2 | 0  |  |  |  |  |  |  |  |  |
| 3                   | Sign extension of 3←                              | 3   | 2  | 1  | 0     | 3 | 0  |  |  |  |  |  |  |  |  |
| 4                   | Sign extension of 4←                              | 4   | f  | g  | h     | 0 | 4  |  |  |  |  |  |  |  |  |
| 5                   | Sign extension of 5←                              | 5   | 4  | g  | h     | 1 | 4  |  |  |  |  |  |  |  |  |
| 6                   | Sign extension of 6←                              | 6   | 5  | 4  | h     | 2 | 4  |  |  |  |  |  |  |  |  |
| 7                   | Sign extension of 7←                              | 7   | 6  | 5  | 4     | 3 | 4  |  |  |  |  |  |  |  |  |
| 8                   | Sign extension of 8←                              | 8   | f  | g  | h     | 0 | 8  |  |  |  |  |  |  |  |  |
| 9                   | Sign extension of 9←                              | 9   | 8  | g  | h     | 1 | 8  |  |  |  |  |  |  |  |  |
| 10                  | Sign extension of 10←                             | 10  | 9  | 8  | h     | 2 | 8  |  |  |  |  |  |  |  |  |
| 11                  | Sign extension of 11←                             | 11  | 10 | 9  | 8     | 3 | 8  |  |  |  |  |  |  |  |  |
| 12                  | Sign extension of 12←                             | 12  | f  | g  | h     | 0 | 12 |  |  |  |  |  |  |  |  |
| 13                  | Sign extension of 13←                             | 13  | 12 | g  | h     | 1 | 12 |  |  |  |  |  |  |  |  |
| 14                  | Sign extension of 14←                             | 14  | 13 | 12 | h     | 2 | 12 |  |  |  |  |  |  |  |  |
| 15                  | Sign extension of 15←                             | 15  | 14 | 13 | 12    | 3 | 12 |  |  |  |  |  |  |  |  |

## **Programming Notes**

In the LWL instruction, the contents of GPR[rt] are referenced. However, since bypassing is performed internally, even when loading the value in GPR[rt] in the preceding instruction, a NOP does not need to be inserted between the instruction and the LWL instruction.

An instruction that treats an unaligned word as unsigned is not provided.

## LWR: Load Word Right

MIPS I

To load the lower part of an unsigned word.

### **Operation Code**

| 31     | 26 | 25  | 21 | 20 | 16 | 15 0   |
|--------|----|-----|----|----|----|--------|
| LWR    |    | bas | se | r  | t  | offset |
| 100110 |    |     |    |    |    |        |
| 6      |    | .5  |    | .5 |    | 16     |

#### **Format**

LWR rt, offset (base)

### Description

 $GPR[rt] \leftarrow GPR[rt] MERGE memory [GPR[base] + offset]$ 

Adds the offset as a 16-bit signed number to the value of GPR[base] to form the effective address that is considered to be the least-significant byte of the target word. Loads the high-order bytes in the aligned word that contains the least-significant byte into the corresponding bytes of GPR[rt]. Bytes of GPR[rt] that are not loaded are not changed. But if the sign bit (bit 31) is loaded, they are sign-extended to bits 63 to 32.



An Address Error exception due to alignment of the effective address does not occur.

LWR and LWL instructions in a pair are used to load 4-byte blocks that do not conform to word alignment.

### **Exceptions**

TLB Refill, TLB Invalid, Address Error

### Operation (128-bit bus)

The relation between the low-order 4 bits of the effective address vAddr and bytes that are to be loaded is illustrated below.



| vAddr <sub>30</sub> | (Shad   |           | egisters a<br>changed | )  |    |    |    |       | Access<br>Type | pAddr <sub>30</sub> |
|---------------------|---------|-----------|-----------------------|----|----|----|----|-------|----------------|---------------------|
|                     | bit 63  |           |                       | 32 | 31 |    |    | bit 0 |                |                     |
| 0                   | S       | ign exter | sion of 3             | ←  | 3  | 2  | 1  | 0     | 3              | 0                   |
| 1                   | a       | b         | С                     | d  | e  | 3  | 2  | 1     | 2              | 1                   |
| 2                   | a b c d |           |                       |    | e  | f  | 3  | 2     | 1              | 2                   |
| 3                   | a       | b         | С                     | d  | e  | f  | g  | 3     | 0              | 3                   |
| 4                   | S       | ign exter | sion of 7             | ←  | 7  | 6  | 5  | 4     | 3              | 4                   |
| 5                   | a       | b         | С                     | d  | е  | 7  | 6  | 5     | 2              | 5                   |
| 6                   | a       | b         | С                     | d  | е  | f  | 7  | 6     | 1              | 6                   |
| 7                   | a       | b         | С                     | d  | е  | f  | g  | 7     | 0              | 7                   |
| 8                   | Si      | gn exten  | sion of 11            | l← | 11 | 10 | 9  | 8     | 3              | 8                   |
| 9                   | a       | b         | С                     | d  | е  | 11 | 10 | 9     | 2              | 9                   |
| 10                  | a       | b         | С                     | d  | е  | f  | 11 | 10    | 1              | 10                  |
| 11                  | a       | b         | С                     | d  | е  | f  | g  | 11    | 0              | 11                  |
| 12                  | Si      | gn exten  | sion of 15            | 5← | 15 | 14 | 13 | 12    | 3              | 12                  |
| 13                  | a b c d |           |                       |    | e  | 15 | 14 | 13    | 2              | 13                  |
| 14                  | a       | b         | С                     | d  | е  | f  | 15 | 14    | 1              | 14                  |
| 15                  | a       | b         | С                     | d  | е  | f  | g  | 15    | 0              | 15                  |

## **Programming Notes**

In the LWL instruction, the contents of GPR[rt] are referenced. However, since bypassing is performed internally, even when loading the value in GPR[rt] in the preceding instruction, a NOP does not need to be inserted between the instruction and the LWL instruction.

An instruction that treats an unaligned word data as unsigned is not provided.

## LWU: Load Word Unsigned

MIPS I

To load a word from memory as an unsigned value.

### **Operation Code**

| 31 | 2      | 26 | 25 | 21   | 20 |    | 16 | 15 0   |
|----|--------|----|----|------|----|----|----|--------|
|    | LWU    |    |    | base |    | rt |    | offset |
|    | 100111 |    |    |      |    |    |    |        |
|    | 6      |    |    | 5    |    | 5  |    | 16     |

### **Format**

LWU rt, offset (base)

### **Description**

 $GPR[rt] \leftarrow memory [GPR[base] + offset]$ 

Adds the offset as a 16-bit signed number to the value of GPR[base] to form the effective address. Loads the word data at the address, zero-extends it and stores it in GPR[rt].

### Restrictions

The effective address must conform to word alignment. That is, if the two least-significant bits of the address are non-zero, an Address Error exception occurs.

### **Exceptions**

TLB Refill, TLB Invalid, Address Error

```
\begin{split} vAddr &\leftarrow sign\_extend \ (offset) + GPR[base]_{31..0} \\ if \ (vAddr_{1..0}) \neq 0^2 \ then \ SignalException \ (AddressError) \ endif \\ (pAddr, uncached) &\leftarrow AddressTranslation \ (vAddr, DATA, LOAD) \\ pAddr &\leftarrow pAddr_{(PSIZE-1)..0} \\ memquad &\leftarrow LoadMemory \ (uncached, WORD, pAddr, vAddr, DATA) \\ byte &\leftarrow vAddr_{3..0} \\ GPR[rt]_{63..0} &\leftarrow 0^{32} \mid \mid memquad_{(31+8*byte)..8*byte} \end{split}
```

# MFHI: Move from HI Register

MIPS I

To move the contents of the HI register to a GPR.

## **Operation Code**

| 31      | 26 25 | 16           | 15 |    | 11 | 10    | 6 | 5 |        | 0 |
|---------|-------|--------------|----|----|----|-------|---|---|--------|---|
| SPECIAL |       | 0            |    | rd |    | 0     |   |   | MFHI   |   |
| 000000  |       | 00 0000 0000 |    |    |    | 00000 |   |   | 010000 |   |
| 6       |       | 10           |    | 5  |    | 5     |   |   | 6      |   |

### **Format**

MFHI rd

## **Description**

 $\mathsf{GPR}[\mathsf{rd}] \leftarrow \mathsf{HI}$ 

Stores the contents of HI register, which keeps the results of multiplication and division, in GPR[rd].

### **Exceptions**

None

### Operation

 $GPR[rd]_{63..0} \leftarrow HI_{63..0}$ 

## **Programming Notes**

The HI register holds the upper part of the result from multiplication or multiply-accumulate or the remainder from division.

Since an interlock works in EE Core, multiplication and division instructions can be directly followed by an MFHI instruction.

## MFLO: Move from LO Register

MIPS I

To move the contents of the LO register to a GPR.

## **Operation Code**



### **Format**

MFLO rd

## **Description**

 $rd \leftarrow LO$ 

Stores the contents of the LO register, which keeps the results of multiplication and division, in GPR[rd].

## **Exceptions**

None

### Operation

 $\mathsf{GPR}[\mathsf{rd}]_{63..0} \leftarrow \mathsf{LO}_{63..0}$ 

## **Programming Notes**

The LO register holds the lower part of the result from multiplication or multiply accumulate or the quotient from division.

Since an interlock works in EE Core, multiplication and division instructions can be directly followed by an MFLO instruction.

## **MOVN**: Move Conditional on Not Zero

MIPS IV

To move data between GPRs according to the value of a GPR.

## **Operation Code**

| 31      | 26 | 25 | 21 | 20 | 16 | 15 | 11 | 10    | 6 5 |        | 0 |
|---------|----|----|----|----|----|----|----|-------|-----|--------|---|
| SPECIAL |    | 1  | rs |    | rt |    | rd | 0     |     | MOVN   |   |
| 000000  |    |    |    |    |    |    |    | 00000 |     | 001011 |   |
| 6       |    |    | 5  |    | 5  |    | 5  | 5     |     | 6      |   |

## **Format**

MOVN rd, rs, rt

## Description

if  $(GPR[rt] \neq 0)$  then  $GPR[rd] \leftarrow GPR[rs]$ 

Checks the value of GPR[rt]. If it is not equal to zero, moves the contents of GPR[rs] to GPR[rd].

## **Exceptions**

None

### Operation

```
if GPR[rt] _{63..0} \neq 0 then GPR[rd] _{63..0} \leftarrow GPR[rs] _{63..0} endif
```

## **MOVZ**: Move Conditional on Zero

MIPS IV

To move data between GPRs according to the value of a GPR.

## **Operation Code**

| 31      | 26 | 25 | 21 | 20 | 16 | 15 | 11 | 10    | 6 | 5 |        | 0 |
|---------|----|----|----|----|----|----|----|-------|---|---|--------|---|
| SPECIAL |    |    | rs |    | rt | rd |    | 0     |   |   | MOVZ   |   |
| 000000  |    |    |    |    |    |    |    | 00000 |   |   | 001010 |   |
| 6       |    |    | 5  |    | 5  | 5  |    | 5     |   |   | 6      |   |

## **Format**

MOVZ rd, rs, rt

## Description

if (GPR[rt] = 0) then  $GPR[rd] \leftarrow GPR[rs]$ 

Checks the value of GPR[rt]. If the value is equal to zero, moves the contents of GPR[rs] to GPR[rd].

### **Exceptions**

None

### Operation

 $\begin{aligned} & \text{if GPR[rt] }_{63..0} = 0 \text{ then} \\ & & \text{GPR[rd] }_{63..0} \leftarrow \text{GPR[rs] }_{63..0} \\ & \text{endif} \end{aligned}$ 

# MTHI: Move to HI Register

MIPS I

To move the contents of a GPR to the HI register.

## **Operation Code**

| 31     | 26 | 25 | 21 | 20                 | 6 5    | 0 |
|--------|----|----|----|--------------------|--------|---|
| SPECIA | \L | rs |    | 0                  | MTHI   |   |
| 00000  | )  |    |    | 000 0000 0000 0000 | 010001 |   |
| 6      |    | 5  |    | 15                 | 6      |   |

## **Format**

MTHI rs

## **Description**

 $HI \leftarrow GPR[rs]$ 

Stores the contents of GPR[rs] to the HI register.

## **Exceptions**

None

## Operation

 $\text{HI}_{63..0} \leftarrow \text{GPR[rs]}_{63..0}$ 

## **Programming Notes**

The HI register holds the upper part of the result from multiplication or multiply-accumulate or the remainder from division.

# MTLO: Move to LO Register

MIPS I

To move the contents of a GPR to the LO register.

## **Operation Code**



## **Format**

MTLO rs

## **Description**

 $LO \leftarrow GPR[rs]$ 

Stores the contents of GPR[rs] in the LO register.

### **Exceptions**

None

### Operation

 $\text{LO}_{63..0} \leftarrow \text{GPR[rs]}_{63..0}$ 

## **Programming Notes**

The LO register holds the lower part of the result from multiplication or multiply-accumulate or the quotient from division.

## **MULT**: Multiply Word

MIPS I

To multiply 32-bit signed integers.

### **Operation Code**

| _ | 31      | 26 | 25 | 21 | 20 | 16 | 15           | 6 | 5     | 0  |
|---|---------|----|----|----|----|----|--------------|---|-------|----|
|   | SPECIAL |    | rs |    |    | rt | 0            |   | MUL   | Т  |
|   | 000000  |    |    |    |    |    | 00 0000 0000 |   | 01100 | 00 |
| • | 6       |    | 5  |    |    | 5  | 10           |   | 6     |    |

#### **Format**

MULT rs, rt

### **Description**

$$(LO, HI) \leftarrow GPR[rs] \times GPR[rt]$$

Multiplies the 32-bit value in GPR[rt] by the 32-bit value in GPR[rs] as signed integer values. The low-order 32 bits and the high-order 32 bits of the 64-bit result are stored in the LO and HI registers respectively.

### Restrictions

If GPR[rt] and GPR[rs] are not sign-extended 32-bit values (bits 63..31 equal), then the result of the operation is undefined.

### **Exceptions**

None. No arithmetic exception occurs.

#### Operation

if (NotWordValue (GPR[rs]) or NotWordValue (GPR[rt])) then UndefinedResult() endif prod  $\leftarrow$  GPR[rs]<sub>31..0</sub> × GPR[rt]<sub>31..0</sub> LO<sub>63..0</sub>  $\leftarrow$  (prod<sub>31</sub>)<sup>32</sup> | | prod<sub>31..0</sub> HI<sub>63..0</sub>  $\leftarrow$  (prod<sub>63</sub>)<sup>32</sup> | | prod<sub>63..32</sub>

### **Programming Notes**

In the EE Core, the integer multiply operation proceeds asynchronously. An attempt to read the contents of the LO or HI register before the multiply operation finishes will result in an interlock. Other CPU instructions can execute without delay. Therefore, scheduling the multiply operation appropriately will improve performance.

Even when the result of the multiply operation overflows, the Overflow exception does not occur. If Overflow must be detected, an explicit check is necessary.

In the EE Core, the MULT instruction has been extended to three-operand instruction that can store the result of operation in a GPR as well. See "3. **EE Core-Specific Instruction Set**" about the usage as a three-operand instruction.

# **MULTU**: Multiply Unsigned Word

MIPS I

To multiply 32-bit unsigned integers.

### **Operation Code**

| 31 | 26    | 25 | 21 | 20 | 16 | 15 |           | 6 | 5 |        | 0 |
|----|-------|----|----|----|----|----|-----------|---|---|--------|---|
| SP | ECIAL |    | rs | r  | t  |    | 0         |   |   | MULTU  |   |
| 0  | 00000 |    |    |    |    | 00 | 0000 0000 |   |   | 011001 |   |
|    | 6     |    | 5  | .5 |    |    | 10        |   |   | 6      |   |

#### **Format**

MULTU rs, rt

### **Description**

$$(LO, HI) \leftarrow GPR[rs] \times GPR[rt]$$

Multiplies the 32-bit value in GPR[rt] by the 32-bit value in GPR[rs] as unsigned integer values. The low-order 32-bit and the high-order 32-bit of a 64-bit result are stored in the LO and HI registers respectively.

### Restrictions

GPR[rt] and GPR[rs] are not sign-extended 32-bit values (bits 63..31 equal), then the result of the operation is undefined.

### **Exceptions**

None. No arithmetic exception occurs.

#### Operation

if (NotWordValue (GPR[rs]) or NotWordValue (GPR[rt])) then UndefinedResult() endif prod  $\leftarrow$  (0 | | GPR[rs]<sub>31..0</sub>)  $\times$  (0 | | GPR[rt]<sub>31..0</sub>)  $LO_{63..0} \leftarrow (prod_{31})^{32}$  | |  $prod_{31..0}$   $HI_{63..0} \leftarrow (prod_{63})^{32}$  | |  $prod_{63..32}$ 

### **Programming Notes**

In the EE Core, the integer multiply operation proceeds asynchronously. An attempt to read the contents of the LO or HI register before the multiply operation finishes will result in an interlock. Other CPU instructions can execute without delay. Therefore, scheduling the multiply operation appropriately will improve performance.

Even when the result of a multiply operation overflows, an Overflow exception does not occur. If Overflow must to be detected, an explicit check is necessary.

In EE Core, the MULTU instruction has been extended to be a three-operand instruction that can store the result of operation in a GPR as well. See "3. EE Core-Specific Instruction Set" about the usage as a three-operand instruction.

## NOR: Not Or

MIPS I

To perform a bitwise logical NOT OR.

## **Operation Code**

| 31      | 26 | 25 | 21 | 20 | 16 | 15 | 11 | 10   | 6  | 5 |        | 0 |
|---------|----|----|----|----|----|----|----|------|----|---|--------|---|
| SPECIAL | ,  |    | rs |    | rt |    | rd | 0    |    |   | NOR    |   |
| 000000  |    |    |    |    |    |    |    | 0000 | 00 |   | 100111 |   |
| 6       |    |    | 5  |    | 5  |    | 5  | 5    |    |   | 6      |   |

## **Format**

NOR rd, rs, rt

## Description

 $GPR[rd] \leftarrow GPR[rs] NOR GPR[rt]$ 

Performs a bitwise logical NOR between the contents of GPR[rs] and GPR[rt]. The result is stored in GPR[rd].

The truth table value for NOR is as follows;

| X | Y | X NOR Y |
|---|---|---------|
| 0 | 0 | 1       |
| 0 | 1 | 0       |
| 1 | 0 | 0       |
| 1 | 1 | 0       |

## **Exceptions**

None

## Operation

 $\mathsf{GPR}[\mathsf{rd}]_{63..0} \leftarrow \mathsf{GPR}[\mathsf{rs}]_{63..0} \; \mathsf{NOR} \; \mathsf{GPR}[\mathsf{rt}]_{63..0}$ 

## OR: Or

MIPS I

To perform a bitwise logical OR.

## **Operation Code**

| 31 | 20      | 6 2 | 25 21 | 20 | 16 | 15 | 11 | 10    | 6 | 5      | 0 |
|----|---------|-----|-------|----|----|----|----|-------|---|--------|---|
|    | SPECIAL |     | rs    |    | rt | rd |    | 0     |   | OR     |   |
|    | 000000  |     |       |    |    |    |    | 00000 |   | 100101 |   |
|    | 6       |     | 5     |    | 5  | 5  |    | 5     |   | 6      |   |

## **Format**

OR rd, rs, rt

## **Description**

 $GPR[rd] \leftarrow GPR[rs] OR GPR[rt]$ 

Performs a bitwise logical OR between the contents of GPR[rs] and GPR[rt]. The result is stored in GPR[rd].

The truth table value for OR is as follows:

| X | Y | X OR Y |
|---|---|--------|
| 0 | 0 | 0      |
| 0 | 1 | 1      |
| 1 | 0 | 1      |
| 1 | 1 | 1      |

## **Exceptions**

None

## Operation

 $\mathsf{GPR}[\mathsf{rd}]_{63..0} \leftarrow \mathsf{GPR}[\mathsf{rs}]_{63..0} \ \mathsf{OR} \ \mathsf{GPR}[\mathsf{rt}]_{63..0}$ 

## **ORI**: Or immediate

MIPS I

To perform a bitwise logical OR between a constant and a GPR.

## **Operation Code**

| 31 | 20     | 5 25 | 21 | 20 | 16 | 15 0_     |
|----|--------|------|----|----|----|-----------|
|    | ORI    |      | rs | rt |    | immediate |
|    | 001101 |      |    |    |    |           |
|    | 6      |      | 5  | 5  |    | 16        |

## **Format**

ORI rt, rs, immediate

## Description

 $GPR[rt] \leftarrow GPR[rs] OR$  immediate

Performs a bitwise logical OR between the sign-extended value of the 16-bit immediate field and the contents of GPR[rs]. The result is stored in GPR[rt].

The truth table value for OR is as follows:

| X | Y | X OR Y |
|---|---|--------|
| 0 | 0 | 0      |
| 0 | 1 | 1      |
| 1 | 0 | 1      |
| 1 | 1 | 1      |

## **Exceptions**

None

## Operation

GPR[rt]  $_{63..0} \leftarrow (0^{48} \mid \mid \text{ immediate}) \text{ OR GPR[rs]} _{63..0}$ 

## PREF: Prefetch

MIPS IV

To prefetch data from memory.

### **Operation Code**

| 31 | 2      | 26 | 25 2 | 21 | 20   | 16 | 15 0   |
|----|--------|----|------|----|------|----|--------|
|    | PREF   |    | base |    | hint |    | offset |
|    | 110011 |    |      |    |      |    |        |
|    | 6      | •  | 5    | •  | 5    |    | 16     |

### **Format**

PREF hint, offset(base)

### **Description**

prefetch\_memory(GPR[base]+offset)

The data at the effective address, obtained by adding the offset as a 16-bit signed integer to the value of GPR[base], is read into the cache, if possible. It does not affect the meaning of the program but can help improve its performance.

The value of hint is to specify the details of the Prefetch operation as defined in the following table.

| Value | Name       | Prefetch Operation                |
|-------|------------|-----------------------------------|
| 0     | load       | Read into cache for loading data. |
| 1-31  | (Reserved) | (Same in case specifies 0)        |

Addressing-related exceptions do not occur. If an exception should be generated, it is ignored and Prefetch does not take place. However, operations such as a writeback of a dirty cache line might take place.

### **Exceptions**

None

#### Operation

vAddr ← GPR[base] + sign\_extend (offset) (pAddr, uncached) ← AddressTranslation (vAddr, DATA, LOAD) Prefetch (uncached, pAddr, vAddr, DATA, hint)

## **Programming Notes**

Prefetch does not take place on uncached memory access locations. Prefetch, from memory locations not present in the TLB, is not allowed. Memory pages that have not been accessed recently may not present in the TLB, so prefetch may not be effective. In addition, prefetch may not take place when the bus is used for read operations such as data cache miss, uncached load, and load to the uncached accelerated buffer.

## SB: Store Byte

MIPS I

To store a byte in a GPR to memory.

## **Operation Code**

| 31     | 26 | 25   | 21 | 20 | 16 | 15 0   |
|--------|----|------|----|----|----|--------|
| SB     |    | base |    | rt |    | offset |
| 101000 |    |      |    |    |    |        |
| 6      |    | 5    |    | 5  |    | 16     |

### **Format**

SB rt, offset (base)

## **Description**

memory [GPR[base] + offset]  $\leftarrow$  GPR[rt]

Stores the least-significant byte of GPR[rt] in memory at the effective address obtained by adding the offset as a 16-bit signed integer to the value of GPR[base].

### **Exceptions**

TLB Refill, TLB Invalid, TLB Modified, Address Error

```
\begin{split} vAddr \leftarrow sign\_extend \ (offset) + GPR[base]_{31..0} \\ (pAddr, uncached) \leftarrow AddressTranslation \ (vAddr, DATA, STORE) \\ pAddr \leftarrow pAddr_{(PSIZE-1)..0} \\ byte \leftarrow vAddr_{3..0} \\ dataquad \leftarrow GPR[rt]_{(127-8*byte)..0} \mid \mid 0^{8*byte} \\ StoreMemory \ (uncached, BYTE, dataquad, pAddr, vAddr, DATA) \end{split}
```

## **SD**: Store Doubleword

MIPS III

To store a doubleword in a GPR to memory.

### **Operation Code**

| 31 | 20     | 6 25 | 21   | 20 | 16 | 15 0   |
|----|--------|------|------|----|----|--------|
|    | SD     |      | base | r  | t  | offset |
|    | 111111 |      |      |    |    |        |
|    | 6      |      | 5    |    | 5  | 16     |

### **Format**

SD rt, offset (base)

## **Description**

memory [GPR[base] + offset]  $\leftarrow$  GPR[rt]

Stores the 64-bit value of GPR[rt] in memory at the effective address obtained by adding the offset as a 16-bit signed integer to the value of GPR[base].

### Restrictions

The effective address must conform to doubleword alignment. That is, if any of the three least-significant bits of the address are non-zero, an Address Error exception occurs.

### **Exceptions**

TLB Refill, TLB Invalid, TLB Modified, Address Error

```
\begin{split} v A d d r \leftarrow sign\_extend \ (offset) + GPR[base] \\ if \ (v A d d r_{2..0}) \neq 0^3 \ then \ SignalException \ (AddressError) \ end if \\ (p A d d r, uncached) \leftarrow A d d ress Translation \ (v A d d r, D A T A, STORE) \\ p A d d r \leftarrow p A d d r_{(PSIZE-1)..0} \\ byte \leftarrow v A d d r_{3..0} \\ dataquad \leftarrow GPR[rt]_{(127-8*byte)..0} \mid \mid 0^{8*byte} \\ Store Memory \ (uncached, DOUBLEWORD, dataquad, p A d d r, v A d d r, D A T A) \end{split}
```

## **SDL**: Store Doubleword Left

MIPS III

To load the upper part of a doubleword to an unaligned memory address.

### **Operation Code**

| 31 | 26     | 25 | 21   | 20 | 16 | 15 0   |
|----|--------|----|------|----|----|--------|
|    | SDL    |    | base |    | rt | offset |
|    | 101100 |    |      |    |    |        |
|    | 6      |    | 5    |    | 5  | 16     |

### **Format**

SDL rt, offset (base)

### **Description**

memory [GPR[base] + offset]  $\leftarrow$  GPR[rt]

Adds the offset as a 16-bit signed number to the value of GPR[base] to form the effective address. Stores the high-order bytes of GPR[rt] in the lower part of the aligned doubleword starting with the effective address.

### SDL \$24,10(\$0)



Address Error exceptions due to the alignment of the effective address do not occur.

SDL and SDR instructions in a pair are used to store doubleword data in an 8-byte block that does not conform to doubleword alignment.

### **Exceptions**

TLB Refill, TLB Invalid, TLB Modified, Address Error

## Operation (128-bit bus)

```
\begin{split} v A d d r \leftarrow sign\_extend \ (offset) + GPR[base]_{31..0} \\ (p A d d r, uncached) \leftarrow A d d ress Translation \ (v A d d r, D A T A, STORE) \\ p A d d r \leftarrow p A d d r_{(PSIZE-1)..3} \mid \mid 0^3 \\ byte \leftarrow 0 \mid \mid v A d d r_{2..0} \\ if \ (v A d d r_3 = 0) \ then \\ dataquad \leftarrow 0^{64} \mid \mid 0^{(56-8*byte)} \mid \mid GPR[rt]_{63..(56-8*byte)} \\ else \\ dataquad \leftarrow 0^{(56-8*byte)} \mid \mid GPR[rt]_{63..(56-8*byte)} \mid \mid 0^{64} \\ end if \\ Store Memory \ (uncached, byte, dataquad, p A d d r, v A d d r, D A T A) \end{split}
```

The relation between the low-order 4 bits of the effective address vAddr and bytes that are to be stored is illustrated below.

|          | LSB |    |    |    |    |    |   |   |   |   |   |   |   |   |   |   |
|----------|-----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|
| Register |     |    |    | a  | b  | c  | d | e | f | g | h |   |   |   |   |   |
| Address  | 15  | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|          | 15  | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |

| vAddr <sub>30</sub> | Co  | nter | ıts o | f reg | iste | rs af | ter i | nstrı | ıctio | n |   |   |   |   |   |      | Access | pAddr <sub>30</sub> |
|---------------------|-----|------|-------|-------|------|-------|-------|-------|-------|---|---|---|---|---|---|------|--------|---------------------|
|                     | (Sh | ıade | d is  | unc   | hang | ged)  |       |       |       |   |   |   |   |   |   |      | Type   |                     |
|                     | bit | 63   |       |       |      |       |       |       |       |   |   |   |   |   | b | it 0 |        |                     |
| 0                   | 1!  | 14   | 13    | .2    | 11   | 10    | 9     | 8     | 7     | 6 | 5 | 4 | 3 | 2 | 1 | a    | 0      | 0                   |
| 1                   | 15  | 14   | 13    | .2    | 11   | 10    | 9     | 8     | 7     | 6 | 5 | 4 | 3 | 2 | a | b    | 1      | 0                   |
| 2                   | 1.5 | 14   | 13    | .2    | 11   | 10    | 9     | 8     | 7     | 6 | 5 | 4 | 3 | a | b | c    | 2      | 0                   |
| 3                   | 1.5 | 14   | 13    | .2    | 11   | 10    | 9     | 8     | 7     | 6 | 5 | 4 | a | b | С | d    | 3      | 0                   |
| 4                   | 1.5 | 14   | 13    | .2    | 11   | 10    | 9     | 8     | 7     | 6 | 5 | a | b | С | d | e    | 4      | 0                   |
| 5                   | 1.5 | 14   | 13    | .2    | 11   | 10    | 9     | 8     | 7     | 6 | a | b | С | d | e | f    | 5      | 0                   |
| 6                   | 1.5 | 14   | 13    | .2    | 11   | 10    | 9     | 8     | 7     | a | b | c | d | e | f | g    | 6      | 0                   |
| 7                   | 1.5 | 14   | 13    | .2    | 11   | 10    | 9     | 8     | a     | b | С | d | e | f | g | h    | 7      | 0                   |
| 8                   | 1.5 | 14   | 13    | .2    | 11   | 10    | 9     | a     | 7     | 6 | 5 | 4 | 3 | 2 | 1 | 0    | 8      | 8                   |
| 9                   | 1.5 | 14   | 13    | .2    | 11   | 10    | a     | b     | 7     | 6 | 5 | 4 | 3 | 2 | 1 | 0    | 9      | 8                   |
| 10                  | 1.5 | 14   | 13    | .2    | 11   | a     | b     | С     | 7     | 6 | 5 | 4 | 3 | 2 | 1 | 0    | 10     | 8                   |
| 11                  | 1.5 | 14   | 13    | .2    | a    | b     | С     | d     | 7     | 6 | 5 | 4 | 3 | 2 | 1 | 0    | 11     | 8                   |
| 12                  | 1.5 | 14   | 13    | a     | b    | С     | d     | e     | 7     | 6 | 5 | 4 | 3 | 2 | 1 | 0    | 12     | 8                   |
| 13                  | 1.5 | 14   | a     | b     | С    | d     | e     | f     | 7     | 6 | 5 | 4 | 3 | 2 | 1 | 0    | 13     | 8                   |
| 14                  | 1.5 | a    | b     | c     | d    | e     | f     | g     | 7     | 6 | 5 | 4 | 3 | 2 | 1 | 0    | 14     | 8                   |
| 15                  | a   | b    | c     | d     | e    | f     | g     | h     | 7     | 6 | 5 | 4 | 3 | 2 | 1 | 0    | 15     | 8                   |

## **SDR**: Store Doubleword Right

MIPS III

To load the lower part of a doubleword to an unaligned memory address.

### **Operation Code**

| 31     | 26 | 25 | 21  | 20 | 16 | 15 0   |
|--------|----|----|-----|----|----|--------|
| SDR    |    | ba | ise |    | rt | offset |
| 101101 |    |    |     |    |    |        |
| 6      |    |    | 5   |    | 5  | 16     |

### **Format**

SDR rt, offset (base)

### **Description**

memory [GPR[base] + offset]  $\leftarrow$  GPR[rt]

Adds the offset as a 16-bit signed number to the value of GPR[base] to form the effective address. Stores the lower-order bytes of GPR[rt] in the upper part of the aligned doubleword starting with the effective address.

### SDL \$24,3(\$0)



Address Error exceptions due to alignment of the effective address do not occur.

SDR and SDL instructions in a pair are used to store the doubleword data in an 8-byte block that does not conform to doubleword alignment.

### **Exceptions**

TLB Refill, TLB Invalid, TLB Modified, Address Error

## Operation (128-bit bus)

```
vAddr ← sign_extend (offset) + GPR[base]<sub>31..0</sub>
(pAddr, uncached) ← AddressTranslation (vAddr, DATA, STORE)
pAddr ← pAddr<sub>(PSIZE-1)..3</sub> | | 0<sup>3</sup>
byte ← vAddr<sub>2..0</sub>
if(vAddr<sub>3</sub> = 0) then
dataquad ← 0<sup>64</sup> | | GPR[rt]<sub>(63-8*byte)..0</sub> | | 0<sup>8*byte</sup>
else
dataquad ← GPR[rt]<sub>(63-8*byte)..0</sub> | | 0<sup>8*byte</sup> | 0<sup>64</sup>
endif
StoreMemory (uncached, DOUBLEWORD-byte, dataquad, pAddr, vAddr, DATA)
```

The relation between the low-order 4 bits of the effective address vAddr and bytes that are to be stored is illustrated below.



| vAddr <sub>30</sub> |     |    | ts of |    |     | s aft | er in | stru | ction | 1 |   |   |   |   |   |      | Access<br>Type | pAddr <sub>30</sub> |
|---------------------|-----|----|-------|----|-----|-------|-------|------|-------|---|---|---|---|---|---|------|----------------|---------------------|
|                     | bit |    |       |    | - 0 | ,     |       |      |       |   |   |   |   |   | b | it 0 | 71             |                     |
| 0                   | .5  | .4 | 13    | 12 | 11  | 10    | 9     | 8    | a     | b | c | d | e | f | g | h    | 0              | 8                   |
| 1                   | .5  | .4 | 13    | 12 | 11  | 10    | 9     | 8    | b     | С | d | e | f | g | h | 0    | 1              | 8                   |
| 2                   | .5  | .4 | 13    | 12 | 11  | 10    | 9     | 8    | С     | d | e | f | g | h | 1 | 0    | 2              | 8                   |
| 3                   | .5  | .4 | 13    | 12 | 11  | 10    | 9     | 8    | d     | e | f | g | h | 2 | 1 | 0    | 3              | 8                   |
| 4                   | .5  | .4 | 13    | 12 | 11  | 10    | 9     | 8    | e     | f | g | h | 3 | 2 | 1 | 0    | 4              | 8                   |
| 5                   | .5  | .4 | 13    | 12 | 11  | 10    | 9     | 8    | f     | g | h | 4 | 3 | 2 | 1 | 0    | 5              | 8                   |
| 6                   | .5  | .4 | 13    | 12 | 11  | 10    | 9     | 8    | 90    | h | 5 | 4 | 3 | 2 | 1 | 0    | 6              | 8                   |
| 7                   | .5  | .4 | 13    | 12 | 11  | 10    | 9     | 8    | h     | 6 | 5 | 4 | 3 | 2 | 1 | 0    | 7              | 8                   |
| 8                   | a   | b  | c     | d  | e   | f     | g     | h    | 7     | 6 | 5 | 4 | 3 | 2 | 1 | 0    | 8              | 0                   |
| 9                   | b   | c  | d     | e  | f   | g     | h     | 8    | 7     | 6 | 5 | 4 | 3 | 2 | 1 | 0    | 9              | 0                   |
| 10                  | С   | d  | e     | f  | g   | h     | 9     | 8    | 7     | 6 | 5 | 4 | 3 | 2 | 1 | 0    | 10             | 0                   |
| 11                  | d   | e  | f     | g  | h   | 10    | 9     | 8    | 7     | 6 | 5 | 4 | 3 | 2 | 1 | 0    | 11             | 0                   |
| 12                  | e   | f  | g     | h  | 11  | 10    | 9     | 8    | 7     | 6 | 5 | 4 | 3 | 2 | 1 | 0    | 12             | 0                   |
| 13                  | f   | g  | h     | 12 | 11  | 10    | 9     | 8    | 7     | 6 | 5 | 4 | 3 | 2 | 1 | 0    | 13             | 0                   |
| 14                  | g   | h  | 13    | 12 | 11  | 10    | 9     | 8    | 7     | 6 | 5 | 4 | 3 | 2 | 1 | 0    | 14             | 0                   |
| 15                  | h   | .4 | 13    | 12 | 11  | 10    | 9     | 8    | 7     | 6 | 5 | 4 | 3 | 2 | 1 | 0    | 15             | 0                   |

## **SH**: Store Halfword

MIPS I

To store a halfword in memory.

## **Operation Code**

| 31 | 26     | 25 | 21   | 20 | 16 | 15 0   |
|----|--------|----|------|----|----|--------|
|    | SH     |    | base | ſ  | t  | offset |
|    | 101001 |    |      |    |    |        |
|    | 6      |    | 5    |    | 5  | 16     |

### **Format**

SH rt, offset (base)

## **Description**

memory [GPR[base] + offset]  $\leftarrow$  GPR[rt]

Stores the least-significant 16-bit values of GPR[rt] in memory at the effective address obtained by adding the offset as a 16-bit signed integer to the value of GPR[base].

### Restrictions

The effective address must conform to halfword alignment. If the least-significant bit of the address is not zero, an Address Error exception occurs.

### **Exceptions**

TLB Refill, TLB Modified, Address Error

```
\begin{split} v A d d r &\leftarrow sign\_extend(offset) + GPR[base]_{31..0} \\ if & (v A d d r_0) \neq 0 \text{ then SignalException (AddressError) endif} \\ & (p A d d r, uncached) \leftarrow A d d ressTranslation (v A d d r, D A T A, STORE) \\ & p A d d r \leftarrow p A d d r_{(PSIZE-1)..0} \\ & byte \leftarrow v A d d r_{3..0} \\ & dataquad \leftarrow GPR[rt]_{(127-8*byte)..0} \mid \mid 0^{8*byte} \\ & Store Memory (uncached, HALFWORD, dataquad, p A d d r, v A d d r, D A T A) \end{split}
```

# **SLL**: Shift Word Left Logical

MIPS I

To left shift a word. The shift amount is a fixed value (0-31 bits) specified by sa.

## **Operation Code**

| 31 | 26     | 25    | 21 | 20 | 16 | 15 | 11 | 10 | 6 | 5      | 0 |
|----|--------|-------|----|----|----|----|----|----|---|--------|---|
| •  | PECIAL | 0     |    |    | rt | rd |    | sa |   | SLL    |   |
|    | 000000 | 00000 | )  |    |    |    |    |    |   | 000000 |   |
|    | 6      | 5     |    |    | 5  | 5  |    | 5  |   | 6      |   |

### **Format**

SLL rd, rt, sa

## **Description**

 $GPR[rd] \leftarrow GPR[rt] \le sa$ 

Shifts the 32-bit data in GPR[rt] left by the bit count specified by sa, inserting zeros into the emptied bits. The 32-bit result is sign-extended into 64-bit destination register and stored in GPR[rd].

### Restrictions

None. Unlike nearly all other word operations, the input operand does not have to be a sign-extended 32-bit value (bits 63..32 equal).

## **Exceptions**

None

### Operation

$$\begin{split} s \leftarrow sa \\ temp \leftarrow GPR[rt]_{(31\text{-}s)..0} \mid \mid 0^s \\ GPR[rd]_{63..0} \leftarrow sign\_extend \ (temp_{31..0}) \end{split}$$

## **Programming Notes**

If sa is zero, GPR[rt] is truncated to 32-bits and sign extended to 64-bits to store in GPR[rd].

## **SLLV**: Shift Word Left Logical Variable

MIPS I

To left shift a word. The shift amount is specified by a GPR (0-31 bits).

## **Operation Code**

| 31   | 26     | 25 | 21 | 20 | 16 | 15 | 11 | 10    | 6 | 5      | 0 |
|------|--------|----|----|----|----|----|----|-------|---|--------|---|
| SPEC | CIAL   | rs |    |    | rt | rd |    | 0     |   | SLLV   | - |
| 0000 | 000    |    |    |    |    |    |    | 00000 |   | 000100 | ) |
| 6    | ,<br>, | 5  |    |    | 5  | 5  |    | 5     |   | 6      |   |

### **Format**

SLLV rd, rt, rs

## **Description**

 $GPR[rd] \leftarrow GPR[rt] \le GPR[rs]$ 

Shifts the lower 32-bit of GPR[rt] left by the bit count specified by the low-order five bits of GPR[rs], inserting zeros into the emptied bits. The 32-bit result is sign-extended and stored in GPR[rd].

### Restrictions

None. Unlike nearly all other word operations, the input operand does not have to be a sign-extended 32-bit value (bits 63..32 equal).

### **Exceptions**

None

### Operation

$$\begin{split} s &\leftarrow GPR[rs]_{4..0} \\ temp &\leftarrow GPR[rt]_{(31\text{-}s)..0} \mid \mid 0^s \\ GPR[rd]_{63..0} &\leftarrow sign\_extend(temp_{31..0}) \end{split}$$

## **SLT**: Set on Less Than

MIPS I

To compare the value of GPRs as signed integers.

### **Operation Code**

| 31   | 26  | 25 | 21 | 20 | 16 | 15 | 11 | 10    | 6 5 | ;      | 0 |
|------|-----|----|----|----|----|----|----|-------|-----|--------|---|
| SPEC | IAL | r  | S  |    | rt | rd | 1  | 0     |     | SLT    |   |
| 0000 | 00  |    |    |    |    |    |    | 00000 |     | 101010 |   |
| 6    |     | 1  | 5  |    | 5  | 5  |    | 5     |     | 6      |   |

## **Format**

SLT rd, rs, rt

## **Description**

 $GPR[rd] \leftarrow (GPR[rs] < GPR[rt])$ 

Compares the contents of GPR[rs] and GPR[rt] as signed integers. If GPR[rs] is less than GPR[rt], stores 1 in GPR[rd]. Otherwise, stores 0 in GPR[rd].

## **Exceptions**

None. An Integer Overflow exception does not occur due to the arithmetic comparison.

### Operation

```
\begin{split} &\text{if GPR[rs]}_{63..0} < \text{GPR[rt]}_{63..0} \text{ then} \\ &\text{GPR[rd]}_{63..0} \longleftarrow 0^{\text{GPRLEN-1}} \mid \mid 1 \\ &\text{else} \\ &\text{GPR[rd]}_{63..0} \longleftarrow 0^{\text{GPRLEN}} \\ &\text{endif} \end{split}
```

## **SLTI**: Set on Less Than Immediate

MIPS I

To compare a GPR with a constant as signed integers.

## **Operation Code**

| 31 | 26     | 25 | 21 20 | 0 16 | 15 0      |
|----|--------|----|-------|------|-----------|
|    | SLTI   | rs |       | rt   | immediate |
|    | 001010 |    |       |      |           |
|    | 6      | 5  | •     | 5    | 16        |

## **Format**

SLTI rt, rs, immediate

## Description

 $GPR[rt] \leftarrow (GPR[rs] < immediate)$ 

Compares the contents of GPR[rs] with immediate value as signed integers. If GPR[rs] is less than immediate, stores 1 in GPR[rd]. Otherwise, stores 0 in GPR[rd].

## **Exceptions**

None. An Integer Overflow exception does not occur due to the arithmetic comparison.

### Operation

```
if GPR[rs] _{63..0} < sign_extend (immediate) then GPR[rd] _{63..0} < 0^{GPRLEN-1} | | 1 else GPR[rd] _{63..0} < 0^{GPRLEN} endif
```

## **SLTIU**: Set on Less Than Immediate Unsigned

MIPS I

To compare a GPR with a constant unsigned integer.

### **Operation Code**

| _ | 31 |        | 26 | 25 | 21 | 20 | 16 | 15 0      |
|---|----|--------|----|----|----|----|----|-----------|
|   |    | SLTIU  |    | rs |    | 1  | rt | immediate |
|   |    | 001011 |    |    |    |    |    |           |
| _ |    | 6      |    | .5 |    |    | 5  | 16        |

### **Format**

SLTIU rt, rs, immediate

## **Description**

```
GPR[rt] \leftarrow (GPR[rs] < immediate)
```

Compares the contents of GPR[rs] with the sign-extended immediate value as unsigned integers. If GPR[rs] is less than immediate, stores 1 in GPR[rd]. Otherwise, stores 0 in GPR[rd].

### **Exceptions**

None. An Integer Overflow exception does not occur due to the arithmetic comparison.

### Operation

```
if (0 | | GPR[rs] _{63..0} < (0 | | sign_extend (immediate)) then GPR[rd] _{63..0} \leftarrow 0GPRLEN-1 | | 1 else GPR[rd] _{63..0} \leftarrow 0GPRLEN endif
```

### **Programming Notes**

Because the 16-bit immediate is sign-extended before comparison, the range of numeric values that the immediate represents is not sequential, but split into two areas; around the smallest and largest 64-bit unsigned integers. That is [0,32767] and [max\_unsigned-32767, max\_unsigned], respectively.

# **SLTU**: Set on Less Than Unsigned

MIPS I

To compare the value of GPRs as unsigned integers.

## **Operation Code**

| 31   | 26     | 25 | 21 | 20 | 16 | 15 | 11 | 10    | 6 5 |        | 0 |
|------|--------|----|----|----|----|----|----|-------|-----|--------|---|
| SPEC | CIAL   | rs |    | r  | t  | rd |    | 0     |     | SLTU   |   |
| 0000 | 000    |    |    |    |    |    |    | 00000 |     | 101011 |   |
| 6    | ,<br>, | 5  |    | 5  | j  | 5  |    | 5     |     | 6      |   |

## **Format**

SLTU rd, rs, rt

## **Description**

 $GPR[rd] \leftarrow (GPR[rs] < GPR[rt])$ 

Compares the contents of GPR[rs] and GPR[rt] as unsigned integers. If GPR[rs] is less than GPR[rt], stores 1 in GPR[rd]. Otherwise, stores 0 in GPR[rd].

### **Exceptions**

None. An Integer Overflow exception due to the arithmetic comparison does not occur.

#### Operation

```
\begin{split} & \text{if } (0 \mid \mid \text{GPR[rs]}_{63..0}) < (0 \mid \mid \text{GPR[rt]}_{63..0}) \text{ then} \\ & \text{GPR[rd]}_{63..0} \longleftarrow 0^{\text{GPRLEN-1}} \mid \mid 1 \\ & \text{else} \\ & \text{GPR[rd]}_{63..0} \longleftarrow 0^{\text{GPRLEN}} \\ & \text{endif} \end{split}
```

# **SRA**: Shift Word Right Arithmetic

MIPS I

To arithmetic right shift a word. The shift amount is a fixed value (0-31 bits) specified by sa.

## **Operation Code**

| _ | 31      | 26 | 25 | 21    | 20 | 16 | 15 |    | 11 | 10 |    | 6 | 5 |        | 0 |
|---|---------|----|----|-------|----|----|----|----|----|----|----|---|---|--------|---|
|   | SPECIAL | ,  |    | 0     |    | rt |    | rd |    |    | sa |   |   | SRA    |   |
|   | 000000  |    | (  | 00000 |    |    |    |    |    |    |    |   | ( | 000011 |   |
| • | 6       |    |    | 5     |    | 5  |    | 5  |    |    | 5  |   |   | 6      |   |

#### **Format**

SRA rd, rt, sa

## **Description**

 $GPR[rd] \leftarrow GPR[rt] >> sa$  (arithmetic)

Shifts the lower 32 bits of GPR[rt] right by the bit count specified by sa, duplicating the sign bit (bit 31) into the emptied bits. The 32-bit result is sign-extended and stored in GPR[rd].

#### Restrictions

If GPR[rt] is not a sign-extended 32-bit value (bits 63..31 equal), then the result of the operation is undefined.

### **Exceptions**

None

### Operation

$$\begin{split} &\text{if (NotWordValue (GPR[rt]_{63..0})) then UndefinedResult () endif} \\ &s \leftarrow sa \\ &\text{temp} \leftarrow (GPR[rt]_{31})^s \mid \mid GPR[rt]_{31..s} \\ &GPR[rd]_{63..0} \leftarrow sign\_extend (temp_{31..0}) \end{split}$$

# **SRAV**: Shift Word Right Arithmetic Variable

MIPS I

To arithmetic right shift a word. The shift amount is specified by a GPR (0-31 bits).

## **Operation Code**

| 31   | 26   | 25 | 21 | 20 | 16 | 15 | 11 | 10    | 6 5 |        | 0 |
|------|------|----|----|----|----|----|----|-------|-----|--------|---|
| SPEC | CIAL | rs |    | r  | t  | rd | l  | 0     |     | SRAV   |   |
| 0000 | 000  |    |    |    |    |    |    | 00000 |     | 000111 |   |
| 6    |      | 5  |    |    | 5  | 5  |    | 5     |     | 6      |   |

#### **Format**

SRAV rd, rt, rs

## **Description**

 $GPR[rd] \leftarrow GPR[rt] >> GPR[rs]$  (arithmetic)

Shifts the lower 32 bits of GPR[rt] right by the bit count specified by the low-order five bits of GPR[rs], inserting the sign bit (bit 31) into the emptied bits. The 32-bit result is sign-extended and stored in GPR[rd].

#### Restrictions

If the value of GPR[rt] is not a sign-extended 32-bit value (bits 63..31 equal), then the result of the operation is undefined.

### **Exceptions**

None

### Operation

$$\begin{split} &\text{if (NotWordValue (GPR[rt]_{63..0})) then UndefinedResult () endif} \\ &s \leftarrow GPR[rs]_{4..0} \\ &\text{temp} \leftarrow (GPR[rt]_{31})^s \mid \mid GPR[rt]_{31..s} \\ &GPR[rd]_{63..0} \leftarrow sign\_extend (temp_{31..0}) \end{split}$$

# **SRL**: Shift Word Right Logical

MIPS I

To logical right shift a word. The shift amount is a fixed value (0-31 bits) specified by sa.

## **Operation Code**

| 31     | 26 | 25 | 21    | 20 | 16 | 15 | 11 | 10 | 6 | 5 |        | 0 |
|--------|----|----|-------|----|----|----|----|----|---|---|--------|---|
| SPECIA | L  |    | 0     |    | rt | rd |    | sa |   |   | SRL    |   |
| 000000 |    |    | 00000 |    |    |    |    |    |   |   | 000010 |   |
| 6      |    |    | 5     |    | 5  | 5  |    | 5  |   |   | 6      |   |

#### **Format**

SRL rd, rt, sa

## **Description**

 $GPR[rd] \leftarrow GPR[rt] >> sa$  (logical)

Shifts the low-order 32 bits of GPR[rt] right by the bit count specified by sa, inserting zeros into the emptied bits. The 32-bit result is sign-extended and stored in GPR[rd].

#### Restrictions

If the value of GPR[rt] is not a sign-extended 32-bit value (bits 63..31 equal), then the result of the operation is undefined.

### **Exceptions**

None

### Operation

if (NotWordValue (GPR[rt]  $_{63..0}$ )) then UndefinedResult () endif  $s \leftarrow sa$  temp  $\leftarrow 0^s \mid \mid GPR[rt]_{31..s}$  GPR[rd]  $_{63..0} \leftarrow sign\_extend(temp_{31..0})$ 

# **SRLV**: Shift Word Right Logical Variable

MIPS I

To logical right shift a word. The shift amount is specified by a GPR (0-31 bits).

## **Operation Code**

| 31   | 26   | 25 | 21 | 20 | 16 | 15 | 11 | 10    | 6 5 |        | 0 |
|------|------|----|----|----|----|----|----|-------|-----|--------|---|
| SPEC | CIAL | rs |    | r  | t  | rd |    | 0     |     | SRLV   |   |
| 0000 | 000  |    |    |    |    |    |    | 00000 |     | 000110 |   |
| 6    | )    | 5  |    | F  | j  | 5  |    | 5     |     | 6      |   |

#### **Format**

SRLV rd, rt, rs

## **Description**

 $GPR[rd] \leftarrow GPR[rt] >> GPR[rs]$  (logical)

Shifts the low-order 32 bits of GPR[rt] right by the bit count specified by the low-order five bits of GPR[rs], inserting zeros into the emptied bits. The 32-bit result is sign-extended and stored in GPR[rd].

#### Restrictions

If the value of GPR[rt] is not a sign-extended 32-bit value (bits 63..31 equal), then the result of the operation is undefined.

### **Exceptions**

None

### Operation

if (NotWordValue (GPR[rt]  $_{63..0}$ )) then UndefinedResult () endif  $s \leftarrow GPR[rs]_{4..0}$  temp  $\leftarrow 0^s \mid GPR[rt]_{31..s}$  GPR[rd]  $_{63..0} \leftarrow sign\_extend$  (temp $_{31..0}$ )

## **SUB:** Subtract Word

MIPS I

To subtract 32-bit integers. Traps if overflow occurs.

#### **Operation Code**

| 31 | 20      | 5 2 | 25 21 | 20 | 16 | 15 | 11 | 10    | 6 | 5      | 0 |
|----|---------|-----|-------|----|----|----|----|-------|---|--------|---|
|    | SPECIAL |     | rs    |    | rt | rd |    | 0     |   | SUB    |   |
|    | 000000  |     |       |    |    |    |    | 00000 |   | 100010 |   |
|    | 6       |     | 5     |    | 5  | 5  |    | 5     |   | 6      |   |

#### **Format**

SUB rd, rs, rt

## **Description**

$$GPR[rd] \leftarrow GPR[rs] - GPR[rt]$$

Subtracts the low-order 32-bit value in GPR[rt] from the lower 32-bit value in GPR[rs]. The 32-bit result is sign-extended and stored in GPR[rd]. If the subtraction results in 32-bit 2's complement arithmetic overflow, then the contents of GPR[rd] are not changed and an Integer Overflow exception occurs.

### Restrictions

If the values of GPR[rs] and GPR[rt] are not sign-extended 32-bit values (bits 63..31 equal), then the result of the operation is undefined.

#### **Exceptions**

Integer Overflow

#### Operation

```
if (NotWordValue (GPR[rs] _{63..0}) or NotWordValue (GPR[rt] _{63..0})) then UndefinedResult () endif temp \leftarrow GPR[rs] _{63..0} — GPR[rt] _{63..0} if (32_bit_arithmetic_overflow) then SignalException (IntegerOverflow) else GPR[rd] _{63..0} \leftarrow sign_extend (temp_{31..0}) endif
```

#### **Programming Notes**

SUBU performs the same arithmetic operation, but does not trap on overflow.

# **SUBU:** Subtract Unsigned Word

MIPS I

To subtract 32-bit integers and ignore overflow.

## **Operation Code**

| 31 | 26     | 25 | 21 | 20 | 16 | 15 | 11 | 10 6  | 5      | 0 |
|----|--------|----|----|----|----|----|----|-------|--------|---|
| S  | PECIAL | rs |    |    | rt | rd |    | 0     | SUBU   |   |
|    | 000000 |    |    |    |    |    |    | 00000 | 100011 |   |
|    | 6      | 5  |    |    | 5  | 5  |    | 5     | 6      |   |

#### **Format**

SUBU rd, rs, rt

## **Description**

 $GPR[rd] \leftarrow GPR[rs] - GPR[rt]$ 

Subtracts the low-order 32-bit value in GPR[rt] from the low-order 32-bit value in GPR[rs]. The 32-bit result is sign-extended and stored in GPR[rd]. If overflow occurs, ignores it.

#### Restrictions

If the values of GPR[rs] and GPR[rt] are not sign-extended 32-bit values (bits 63..31 equal), then the result of the operation is undefined.

## **Exceptions**

None

#### Operation

if (NotWordValue (GPR[rs]  $_{63..0}$ ) or NotWordValue (GPR[rt]  $_{63..0}$ )) then UndefinedResult () endiftemp  $\leftarrow$  GPR[rs]  $_{63..0}$  — GPR[rt]  $_{63..0}$  CPR[rd]  $_{63..0}$   $\leftarrow$  sign\_extend (temp $_{31..0}$ )

## **Programming Notes**

This instruction is not an unsigned operation in the strict sense, and performs 32-bit modulo arithmetic that ignores overflow. It is appropriate for integer arithmetic that ignores overflow such as address or C language arithmetic.

## **SW**: Store Word

MIPS I

To store a word data in memory.

### **Operation Code**

| 31 | 20     | 5 25 | 21   | 20 | 16     | 15 0   |
|----|--------|------|------|----|--------|--------|
|    | SW     |      | base | r  |        | offset |
|    | 101011 |      |      |    |        |        |
|    | 6      |      | 5    | 5  | ,<br>) | 16     |

#### **Format**

SW rt, offset (base)

## **Description**

memory [GPR[base] + offset]  $\leftarrow$  GPR[rt]

Stores the low-order 32-bit value of GPR[rt] in memory at the effective address obtained by adding the offset as a 16-bit signed integer to the contents of GPR[base].

#### Restrictions

The effective address must conform to word alignment. If both of the least-significant bits of the address are non-zero, an Address Error exception occurs.

#### **Exceptions**

TLB Refill, TLB Invalid, TLB Modified, Address Error

## Operation (128-bit bus)

```
\begin{split} v A d d r &\leftarrow sign\_extend \ (offset) + GPR[base] \\ if \ (v A d d r_{1..0}) \neq 0^2 \ then \ SignalException \ (A d d ressError) \ end if \\ (p A d d r, uncached) &\leftarrow A d d ressTranslation \ (v A d d r, D A T A, STORE) \\ p A d d r &\leftarrow p A d d r_{(PSIZE-1)..0} \\ byte &\leftarrow v A d d r_{3..0} \\ dataquad &\leftarrow GPR[rt]_{(127-8*byte)..0} \mid \mid 0^{8*byte} \\ Store Memory \ (uncached, WORD, dataquad, p A d d r, v A d d r, D A T A) \end{split}
```

## **SWL**: Store Word Left

MIPS I

To store the upper part of a word at an unaligned memory address.

### **Operation Code**

|   | 31     | 26 | 25 | 21   | 20 | 16 | 15 0   |
|---|--------|----|----|------|----|----|--------|
|   | SWL    |    | 1  | base |    | rt | offset |
|   | 101010 | )  |    |      |    |    |        |
| , | 6      |    |    | 5    |    | 5  | 16     |

#### **Format**

SWL rt, offset (base)

#### **Description**

memory  $[GPR[base] + offset] \leftarrow GPR[rt]$ 

Adds the offset as a 16-bit signed number to the value of GPR[base] to form the effective address. Stores the high-order bytes of GPR[rt] in the lower part of the address in an aligned word including the address.

#### SWL \$24,6(\$0)



An Address Error exception due to alignment of the effective address does not occur.

SWL and SWR instructions in a pair are used to store the word data in a 4-byte block that does not conform to word alignment.

#### **Exceptions**

TLB Refill, TLB Invalid, TLB Modified, Address Error

#### Operation

```
vAddr \leftarrow sign_extend (offset) + GPR[base] (pAddr, uncached) \leftarrow AddressTranslation (vAddr, DATA, STORE) pAddr \leftarrow pAddr<sub>(PSIZE-1)...2</sub> | | 0<sup>2</sup> byte \leftarrow vAddr<sub>1...0</sub> if (vAddr<sub>3...2</sub> = 00<sub>2</sub>) then dataquad \leftarrow 0<sup>96</sup> | | 0<sup>(24-8*byte)</sup> | | GPR[rt]<sub>31...(24-8*byte)</sub> elseif (vAddr<sub>3...2</sub> = 01<sub>2</sub>) then dataquad \leftarrow 0<sup>64</sup> | | 0<sup>(24-8*byte)</sup> | | GPR[rt]<sub>31...(24-8*byte)</sub> | | 0<sup>32</sup> elseif (vAddr<sub>3...2</sub> = 10<sub>2</sub>) then dataquad \leftarrow 0<sup>32</sup> | | 0<sup>(24-8*byte)</sup> | | GPR[rt]<sub>31...(24-8*byte)</sub> | | 0<sup>32</sup> elseif (vAddr<sub>3...2</sub> = 11<sub>2</sub>) then dataquad \leftarrow 0<sup>(24-8*byte)</sup> | | GPR[rt]<sub>31...(24-8*byte)</sub> | | 0<sup>64</sup> endif StoreMemory (uncached, byte, dataquad, pAddr, vAddr, DATA)
```

The relation between the low-order 4 bits of the effective address vAddr and bytes that are to be stored is illustrated below.



| vAddr <sub>30</sub> |       | nten<br>iadeo |    |    |    |    | er ins | struc | tion |   |   |   |   |   |   |       | Access<br>Type | pAddr <sub>30</sub> |
|---------------------|-------|---------------|----|----|----|----|--------|-------|------|---|---|---|---|---|---|-------|----------------|---------------------|
|                     | bit ( | 53            |    |    |    |    |        |       |      |   |   |   |   |   | ŀ | oit 0 |                |                     |
| 0                   | 15    | 14            | 13 | 12 | l1 | 10 | 9      | 8     | 7    | 6 | 5 | 4 | 3 | 2 | 1 | a     | 0              | 0                   |
| 1                   | 15    | 14            | 13 | 12 | l1 | 10 | 9      | 8     | 7    | 6 | 5 | 4 | 3 | 2 | a | b     | 1              | 0                   |
| 2                   | 15    | 14            | 13 | 12 | l1 | 10 | 9      | 8     | 7    | 6 | 5 | 4 | 3 | a | b | С     | 2              | 0                   |
| 3                   | 15    | 14            | 13 | 12 | 11 | 10 | 9      | 8     | 7    | 6 | 5 | 4 | a | b | С | d     | 3              | 0                   |
| 4                   | 15    | 14            | 13 | 12 | 11 | 10 | 9      | 8     | 7    | 6 | 5 | a | 3 | 2 | 1 | 0     | 0              | 4                   |
| 5                   | 15    | 14            | 13 | 12 | 11 | 10 | 9      | 8     | 7    | 6 | a | b | 3 | 2 | 1 | 0     | 1              | 4                   |
| 6                   | 15    | 14            | 13 | 12 | 11 | 10 | 9      | 8     | 7    | a | b | С | 3 | 2 | 1 | 0     | 2              | 4                   |
| 7                   | 15    | 14            | 13 | 12 | 11 | 10 | 9      | 8     | a    | b | С | d | 3 | 2 | 1 | 0     | 3              | 4                   |
| 8                   | 15    | 14            | 13 | 12 | 11 | 10 | 9      | a     | 7    | 6 | 5 | 4 | 3 | 2 | 1 | 0     | 0              | 8                   |
| 9                   | 15    | 14            | 13 | 12 | 11 | 10 | a      | b     | 7    | 6 | 5 | 4 | 3 | 2 | 1 | 0     | 1              | 8                   |
| 10                  | 15    | 14            | 13 | 12 | 11 | a  | b      | С     | 7    | 6 | 5 | 4 | 3 | 2 | 1 | 0     | 2              | 8                   |
| 11                  | 15    | 14            | 13 | 12 | a  | b  | С      | d     | 7    | 6 | 5 | 4 | 3 | 2 | 1 | 0     | 3              | 8                   |
| 12                  | 15    | 14            | 13 | a  | 11 | 10 | 9      | 8     | 7    | 6 | 5 | 4 | 3 | 2 | 1 | 0     | 0              | 12                  |
| 13                  | 15    | 14            | a  | b  | 11 | 10 | 9      | 8     | 7    | 6 | 5 | 4 | 3 | 2 | 1 | 0     | 1              | 12                  |
| 14                  | 15    | a             | b  | С  | 11 | 10 | 9      | 8     | 7    | 6 | 5 | 4 | 3 | 2 | 1 | 0     | 2              | 12                  |
| 15                  | a     | b             | c  | d  | 11 | 10 | 9      | 8     | 7    | 6 | 5 | 4 | 3 | 2 | 1 | 0     | 3              | 12                  |

# **SWR**: Store Word Right

MIPS I

To store the lower part of a word at an unaligned memory address.

#### **Operation Code**

| 31     | 26 | 25  | 21 | 20 | 16 | 15 0   |
|--------|----|-----|----|----|----|--------|
| SWR    |    | bas | se | 1  | rt | offset |
| 101110 |    |     |    |    |    |        |
| 6      |    | 5   |    |    | 5  | 16     |

#### **Format**

SWR rt, offset (base)

#### **Description**

memory [GPR[base] + offset]  $\leftarrow$  GPR[rt]

Adds the offset as a 16-bit signed number to the value of GPR[base] to form the effective address. Stores the low-order bytes of GPR[rt] in the upper part of the address in an aligned word including the address.

### SWL \$24,3(\$0)



An Address Error exception due to alignment of the effective address does not occur.

SWR and SWL instructions in a pair are used to store the word in a 4-byte block that does not conform to word alignment.

#### **Exceptions**

TLB Refill, TLB Invalid, TLB Modified, Address Error

#### Operation

```
vAddr ← sign_extend (offset) + GPR[base]

(pAddr, uncached) ← AddressTranslation (vAddr, DATA, STORE)

pAddr ← pAddr<sub>(PSIZE-1)...2</sub> | | 0²

byte ← vAddr<sub>1...0</sub>

if (vAddr<sub>3...2</sub> = 00₂) then

dataquad ← 0⁰ | | GPR[rt]<sub>(31-8*byte)...0</sub> | | 08*byte

else if (vAddr<sub>3...2</sub> = 01₂) then

dataquad ← 0⁰ | | GPR[rt]<sub>(31-8*byte)...0</sub> | | 08*byte | | 0³²

else if (vAddr<sub>3...2</sub> = 10₂) then

dataquad ← 0⁰² | | GPR[rt]<sub>(31-8*byte)...0</sub> | | 08*byte | | 0⁰²

else if (vAddr<sub>3...2</sub> = 10₂) then

dataquad ← 0³² | | GPR[rt]<sub>(31-8*byte)...0</sub> | | 08*byte | | 0⁰⁴

else if (vAddr<sub>3...2</sub> = 11₂) then

dataquad ← GPR[rt]<sub>(31-8*byte)...0</sub> | | 08*byte | | 0⁰⁶

endif

StoreMemory (uncached, WORD-byte, dataquad, pAddr, vAddr, DATA)
```

The relation between the low-order 4 bits of the effective address vAddr and bytes that are to be stored is illustrated below.



| vAddr <sub>30</sub> | (Sh   | nade |    |    | ister<br>ang |    | er in | struc | ction | l |   |   |   |   |   |      | Access<br>Type | pAddr <sub>30</sub> |
|---------------------|-------|------|----|----|--------------|----|-------|-------|-------|---|---|---|---|---|---|------|----------------|---------------------|
|                     | bit ( | 63   |    |    |              |    |       |       |       |   |   |   |   |   | b | it 0 |                |                     |
| 0                   | 15    | 14   | 13 | 12 | 11           | 10 | 9     | 8     | 7     | 6 | 5 | 4 | a | b | С | d    | 3              | 0                   |
| 1                   | 15    | 14   | 13 | 12 | 11           | 10 | 9     | 8     | 7     | 6 | 5 | 4 | b | С | d | 0    | 2              | 1                   |
| 2                   | 15    | 14   | 13 | 12 | 11           | 10 | 9     | 8     | 7     | 6 | 5 | 4 | С | d | 1 | 0    | 1              | 2                   |
| 3                   | 15    | 14   | 13 | 12 | 11           | 1( | 9     | 8     | 7     | 6 | 5 | 4 | d | 2 | 1 | 0    | 0              | 3                   |
| 4                   | 15    | 14   | 13 | 12 | 11           | 1( | 9     | 8     | a     | b | С | d | 3 | 2 | 1 | 0    | 3              | 4                   |
| 5                   | 15    | 14   | 13 | 12 | 11           | 1( | 9     | 8     | b     | С | d | 4 | 3 | 2 | 1 | 0    | 2              | 5                   |
| 6                   | 15    | 14   | 13 | 12 | 11           | 10 | 9     | 8     | С     | d | 5 | 4 | 3 | 2 | 1 | 0    | 1              | 6                   |
| 7                   | 15    | 14   | 13 | 12 | 11           | 10 | 9     | 8     | d     | 6 | 5 | 4 | 3 | 2 | 1 | 0    | 0              | 7                   |
| 8                   | 15    | 14   | 13 | 12 | a            | b  | С     | d     | 7     | 6 | 5 | 4 | 3 | 2 | 1 | 0    | 3              | 8                   |
| 9                   | 15    | 14   | 13 | 12 | b            | С  | d     | 8     | 7     | 6 | 5 | 4 | 3 | 2 | 1 | 0    | 2              | 9                   |
| 10                  | 15    | 14   | 13 | 12 | С            | d  | 9     | 8     | 7     | 6 | 5 | 4 | 3 | 2 | 1 | 0    | 1              | 10                  |
| 11                  | 15    | 14   | 13 | 12 | d            | 1( | 9     | 8     | 7     | 6 | 5 | 4 | 3 | 2 | 1 | 0    | 0              | 11                  |
| 12                  | a     | b    | С  | d  | 11           | 10 | 9     | 8     | 7     | 6 | 5 | 4 | 3 | 2 | 1 | 0    | 3              | 12                  |
| 13                  | b     | с    | d  | 12 | 11           | 1( | 9     | 8     | 7     | 6 | 5 | 4 | 3 | 2 | 1 | 0    | 2              | 13                  |
| 14                  | С     | d    | 13 | 12 | 11           | 1( | 9     | 8     | 7     | 6 | 5 | 4 | 3 | 2 | 1 | 0    | 1              | 14                  |
| 15                  | d     | 14   | 13 | 12 | 11           | 10 | 9     | 8     | 7     | 6 | 5 | 4 | 3 | 2 | 1 | 0    | 0              | 15                  |

# **SYNC.stype**: Synchronize Shared Memory

MIPS II

To wait until a memory access or a pipeline operation during the execution is completed.

#### **Operation Code**

| 31      | 76 | 25 11              | 10 | 6     | 5 |        | 0 |
|---------|----|--------------------|----|-------|---|--------|---|
| SPECIAL |    | 0                  |    | stype |   | SYNC   |   |
| 000000  |    | 000 0000 0000 0000 |    | • •   |   | 001111 |   |
| 6       |    | 15                 |    | 5     |   | 6      |   |

#### **Format**

SYNC (stype = 0xxxx) SYNC.L (stype = 0xxxx) SYNC.P (stype = 1xxxx)

#### **Description**

The SYNC instruction synchronizes memory accesses or pipeline operations.

The SYNC and SYNC.L instructions wait until the preceding loads or stores are completed. The completion of loads indicates when the data is written into the destination register and the completion of stores indicates when the data is written into the data cache or the scratch-pad RAM or when the data is sent on the processor bus and the SYSDACK\* signal is asserted. Also, they flush the uncached accelerated buffer and writeback buffer. In this way, load and store instructions issued before SYNC or SYNC.L are guaranteed to execute before load and store instructions following SYNC or SYNC.L are executed, in orderly sequence.

The SYNC.P instruction waits until the preceding instruction is completed with the exception of multiply, divide, multicycle COP1 or COP2 operations or a pending load.

#### Restrictions

The SYNC instruction (SYNC.P or SYNC.L) is not allowed to execute in a branch delay slot, (the instruction immediately following a branch instruction).

#### **Exceptions**

None

## Operation

SyncOperation(stype)

# **SYSCALL**: System Call

MIPS I

To cause a System Call exception.

## **Operation Code**



#### **Format**

SYSCALL

## **Description**

A system call exception occurs, immediately and unconditionally transferring control to the exception handler. The code field is available and can be used for software parameters.

However, no special way for the exception handler to acquire the value of the code field is provided. It must be retrieved by determining the address of an instruction word from the EPC register, etc.

## **Exceptions**

System Call

### Operation

SignalException (SystemCall)

# **TEQ**: Trap if Equal

MIPS II

To compare the values of two GPRs and take a Trap exception according to the result.

## **Operation Code**

|   | 31      | 26 | 25 | 21 | 20 | 16 | 15 | (    | 5 5 | 0      |
|---|---------|----|----|----|----|----|----|------|-----|--------|
|   | SPECIAL | ,  |    | rs | 1  | rt |    | code |     | TEQ    |
|   | 000000  |    |    |    |    |    |    |      |     | 110100 |
| , | 6       |    |    | 5  |    | 5  |    | 10   |     | 6      |

## **Format**

TEQ rs, rt

## **Description**

if (GPR[rs] = GPR[rt]) then Trap

Compares the contents of GPR[rs] and GPR[rt]. If they are equal, takes a trap exception.

The code field is available and can be used for software parameters.

However, no special way for the exception handler to acquire the value of the code field is provided. It must be retrieved by determining the address of an instruction word from the EPC register, etc.

### **Exceptions**

Trap

### Operation

if GPR[rs]<sub>63..0</sub> = GPR[rt] <sub>63..0</sub> then SignalException (Trap) endif

# **TEQI:** Trap if Equal Immediate

MIPS II

To compare a GPR with a constant and take a Trap exception according to the result.

## **Operation Code**

| 31 | 26    | 25 | 21 | 20 16 | 15 0      |
|----|-------|----|----|-------|-----------|
| RE | GIMM  | rs |    | TEQI  | immediate |
| 00 | 00001 |    |    | 01100 |           |
|    | 6     | 5  |    | 5     | 16        |

## **Format**

TEQI rs, immediate

## **Description**

if (GPR[rs] = immediate) then Trap

Compares the contents of GPR[rs] with the value of a sign-extended immediate. If they are equal, takes a Trap exception.

## **Exceptions**

Trap

## Operation

 $\begin{array}{l} \text{if GPR[rs]}_{63..0} = sign\_extend \text{ (immediate) then} \\ \text{SignalException (Trap)} \\ \text{endif} \end{array}$ 

## TGE: Trap if Greater or Equal

MIPS II

To compare the values of two GPRs and take a Trap exception according to the result.

## **Operation Code**

|   | 31      | 26 | 25 | 21 | 20 | 16 | 15   | 6 | 5      | 0 |
|---|---------|----|----|----|----|----|------|---|--------|---|
|   | SPECIAL | ,  | ſ  | :S |    | rt | code |   | TGE    |   |
|   | 000000  |    |    |    |    |    |      |   | 110000 |   |
| , | 6       |    |    | 5  |    | 5  | 10   |   | 6      |   |

#### **Format**

TGE rs, rt

## **Description**

if  $(GPR[rs] \ge GPR[rt])$  then Trap

Compares the values of GPR[rs] and GPR[rt]. If GPR[rs] is greater than or equal to GPR[rt], takes a trap exception.

The code field is available and can be used as software parameters.

However, no special way for the exception handler to acquire the value of the code is provided. The value of the code field must be retrieved by determining the address of an instruction word from the EPC register, etc.

## **Exceptions**

Trap

#### Operation

if GPR[rs]<sub>63..0</sub> >= GPR[rt]<sub>63..0</sub> then SignalException(Trap) endif

# TGEI: Trap if Greater or Equal Immediate

MIPS II

To compare a GPR with a constant and take a Trap exception according to the result.

## **Operation Code**

| 31 | 26    | 25 | 21 | 20    | 16 | 15 0      |
|----|-------|----|----|-------|----|-----------|
| RE | GIMM  | rs |    | TGEI  |    | immediate |
| 00 | 00001 |    |    | 01000 |    |           |
|    | 6     | 5  |    | 5     |    | 16        |

## **Format**

TGEI rs, immediate

## **Description**

if (GPR[rs] >= immediate) then Trap

Compares the values of GPR[rs] with the value of the sign-extended immediate field. If GPR[rs] is greater than or equal to immediate, takes a Trap exception.

## **Exceptions**

Trap

#### Operation

 $\label{eq:gpr} \begin{array}{l} \text{if GPR[rs]$_{63.0}$} >= sign\_extend(immediate) \text{ then} \\ SignalException(Trap) \\ \text{endif} \end{array}$ 

# TGEIU: Trap if Greater or Equal Immediate Unsigned

MIPS II

To compare a GPR with a constant and take a Trap exception according to the result.

## **Operation Code**

|   | 31 26  | 25 | 21 | 20 16 | 15 0      |
|---|--------|----|----|-------|-----------|
|   | REGIMM | rs |    | TGEIU | immediate |
|   | 000001 |    |    | 01001 |           |
| _ | 6      | 5  |    | 5     | 16        |

#### **Format**

TGEIU rs, immediate

## **Description**

if (GPR[rs] >= immediate) then Trap

Compares the value of GPR[rs] with the value of the sign-extended immediate field as unsigned integers. If GPR[rs] is greater than or equal to immediate, takes a Trap exception.

## **Exceptions**

Trap

#### Operation

```
if (0 | | GPR[rs]_{63..0}) >= (0 | | sign_extend(immediate)) then SignalException(Trap) endif
```

## **Programming Notes**

Because the immediate is treated as an unsigned integer after it is sign-extended, the range of numeric values that the immediate represents is not sequential, but split into two areas; around the smallest and largest 64-bit unsigned integers. That is [0,32767] and [max\_unsigned-32767, max\_unsigned], respectively.

# TGEU: Trap if Greater or Equal Unsigned

MIPS II

To compare the values of two GPRs and take a Trap exception according to the result.

## **Operation Code**

| 31 | 26     | 25 | 21 | 20 | 16 | 15   | 6 | 5      | 0 |
|----|--------|----|----|----|----|------|---|--------|---|
|    | PECIAL | rs |    | rt | -  | code |   | TGEU   |   |
|    | 000000 |    |    |    |    |      |   | 110001 |   |
|    | 6      | 5  |    | 5  |    | 10   |   | 6      |   |

#### **Format**

TGEU rs, rt

## **Description**

if  $(GPR[rs] \ge GPR[rt])$  then Trap

Compares the values of GPR[rs] and GPR[rt] as unsigned integers. If GPR[rs] is greater than or equal to GPR[rt], takes a trap exception.

The code field is available and can be used for software parameters.

However, no special way for the exception handler to acquire the value of the code is provided. It must be retrieved by determining the address of an instruction word from the EPC register, etc.

## **Exceptions**

Trap

#### Operation

```
\begin{array}{l} \mbox{if } (0 \mid \mid GPR[rs]_{63..0})) >= (0 \mid \mid GPR[rt]_{63..0}) \mbox{ then} \\ \mbox{SignalException}(Trap) \\ \mbox{endif} \end{array}
```

# TLT: Trap if Less Than

MIPS II

To compare the values of two GPRs and take a Trap exception according to the result.

## **Operation Code**

| 31   | 26   | 25 | 21 | 20 | 16 | 15   | 6 | 5      | 0 |
|------|------|----|----|----|----|------|---|--------|---|
| SPEC | CIAL | rs |    | rt |    | code | e | TLT    |   |
| 000  | 000  |    |    |    |    |      |   | 110010 |   |
|      | 5    | 5  |    | 5  |    | 10   |   | 6      |   |

#### **Format**

TLT rs, rt

## **Description**

if (GPR[rs] < GPR[rt]) then Trap

Compares the values of GPR[rs] and GPR[rt]. If GPR[rs] is less than GPR[rt], takes a trap exception.

The code field is available and can be used for software parameters.

However, no special way for the exception handler to acquire the value of the code is provided. It must be retrieved by determining the address of an instruction word from the EPC register, etc.

## **Exceptions**

Trap

#### Operation

if GPR[rs]<sub>63..0</sub> < GPR[rt]<sub>63..0</sub> then SignalException(Trap) endif

# **TLTI:** Trap if Less Than Immediate

MIPS II

To compare a GPR with a constant and take a Trap exception according to the result.

## **Operation Code**

| 31  | 26   | 25 | 21 | 20    | 16 | 5 15      |
|-----|------|----|----|-------|----|-----------|
| REC | SIMM | rs |    | TLTI  |    | immediate |
| 000 | 0001 |    |    | 01010 |    |           |
|     | 6    | 5  |    | 5     |    | 16        |

## **Format**

TLTI rs, immediate

## **Description**

if (GPR[rs] < immediate) then Trap

Compares the value of GPR[rs] with the value of a sign-extended immediate. If GPR[rs] is less than immediate, takes a Trap exception.

## **Exceptions**

Trap

## Operation

if GPR[rs]<sub>63..0</sub> < sign\_extend(immediate) then SignalException(Trap) endif

# **TLTIU**: Trap if Less Than Immediate Unsigned

MIPS II

To compare a GPR with a constant and take a Trap exception according to the result.

## **Operation Code**

|   | 31     | 26 | 25 | 21 | 20 | 16   | 15 0      |
|---|--------|----|----|----|----|------|-----------|
|   | REGIMM | [  |    | rs | TI | LTIU | immediate |
|   | 000001 |    |    |    | 01 | 1011 |           |
| ľ | 6      |    |    | 5  |    | 5    | 16        |

#### **Format**

TLTIU rs, immediate

## **Description**

if (GPR[rs] < immediate) then Trap

Compares the values of GPR[rs] with the value of a sign-extended immediate as unsigned integers. If GPR[rs] is less than immediate, takes a Trap exception.

## **Exceptions**

Trap

#### Operation

```
if (0 | | GPR[rs]<sub>63.0</sub>) < (0 | | sign_extend(immediate)) then SignalException(Trap) endif
```

## **Programming Notes**

Because the immediate field is treated as an unsigned integer after it is sign-extended, the range of numeric values that the immediate represents is not sequential, but split into two areas; around the smallest and largest 64-bit unsigned integers. That is [0,32767] and [max\_unsigned-32767, max\_unsigned], respectively.

# **TLTU:** Trap if Less Than Unsigned

MIPS II

To compare the values of two GPRs and take a Trap exception according to the result.

## **Operation Code**

| 31 | 26      | 25 | 21 | 20 | 16 | 15   | 6 | 5      | 0 |
|----|---------|----|----|----|----|------|---|--------|---|
|    | SPECIAL | rs |    | r  | t  | code |   | TLTU   |   |
|    | 000000  |    |    |    |    |      |   | 110011 |   |
|    | 6       | 5  |    | E  | 5  | 10   |   | 6      |   |

#### **Format**

TLTU rs, rt

## **Description**

 $if \ (GPR[rs] \leq GPR[rt]) \ then \ Trap$ 

Compares the values of GPR[rs] and GPR[rt] as unsigned integers. If GPR[rs] is less than GPR[rt], takes a trap exception.

The code field is available and can be used for software parameters.

However, no special way for the exception handler to acquire the value of the code is provided. It must be retrieved by determining the address of an instruction word from the EPC register, etc.

## **Exceptions**

Trap

#### Operation

```
\begin{array}{l} if \ (0 \ | \ | \ GPR[rs]_{63..0}) < (0 \ | \ | \ GPR[rt]_{63..0}) \ then \\ SignalException(Trap) \\ endif \end{array}
```

# TNE: Trap if Not Equal

MIPS II

To compare the values of two GPRs and take a Trap exception according to the result.

## **Operation Code**

|   | 31      | 26 | 25 | 21 | 20 | 16 | 15 | 6    | 5      | 0 |
|---|---------|----|----|----|----|----|----|------|--------|---|
|   | SPECIAL |    | 1  | rs | 1  | rt | (  | code | TNE    |   |
|   | 000000  |    |    |    |    |    |    |      | 110110 |   |
| , | 6       |    |    | 5  |    | 5  |    | 10   | 6      |   |

#### **Format**

TNE rs, rt

## **Description**

if  $(GPR[rs] \neq GPR[rt])$  then Trap

Compares the values of GPR[rs] and GPR[rt]. If they are not equal, takes a trap exception.

The code field is available and can be used for software parameters.

However, no special way for the exception handler to acquire the value of the code is provided. It must be retrieved by determining the address of an instruction word from the EPC register, etc.

## **Exceptions**

Trap

#### Operation

 $\begin{aligned} & \text{if GPR[rs]}_{63..0} \neq \text{GPR[rt]}_{63..0} \text{ then} \\ & \text{SignalException(Trap)} \\ & \text{endif} \end{aligned}$ 

# **TNEI:** Trap if Not Equal Immediate

MIPS II

To compare a GPR with a constant and take a Trap exception according to the result.

## **Operation Code**

| 31 | 26    | 25 | 21 | 20    | 16 | 15 0      |
|----|-------|----|----|-------|----|-----------|
| RE | GIMM  | rs |    | TNEI  |    | immediate |
| 0  | 00001 |    |    | 01110 |    |           |
|    | 6     | 5  |    | 5     |    | 16        |

## **Format**

TNEI rs, immediate

## Description

if (rs ≠ immediate) then Trap

Compares the value of GPR[rs] with the value of a sign-extended immediate. If they are not equal, takes a Trap exception.

## **Exceptions**

Trap

#### Operation

if  $GPR[rs]_{63..0} \neq sign\_extend(immediate)$  then SignalException(Trap) endif

# **XOR**: Exclusive OR

MIPS I

To calculate a bitwise logical EXCLUSIVE OR.

## **Operation Code**

| 31      | 26 | 25 | 21 | 20 | 16 | 15 | 11 | 10   | 6 | 5 |        | 0 |
|---------|----|----|----|----|----|----|----|------|---|---|--------|---|
| SPECIAL | ,  |    | rs |    | rt |    | rd | 0    |   |   | XOR    |   |
| 000000  |    |    |    |    |    |    |    | 0000 | 0 |   | 100110 |   |
| 6       |    |    | 5  |    | 5  |    | 5  | 5    |   |   | 6      |   |

## **Format**

XOR rd, rs, rt

## Description

 $GPR[rd] \leftarrow GPR[rs] \times GPR[rt]$ 

Calculates a bitwise logical XOR between the contents of GPR[rs] and GPR[rt]. The result is stored in GPR[rd].

The truth table values for XOR are as follows:

| X | Y | X XOR Y |
|---|---|---------|
| 0 | 0 | 0       |
| 0 | 1 | 1       |
| 1 | 0 | 1       |
| 1 | 1 | 0       |

## **Exceptions**

None

## Operation

 $GPR[rd]_{63..0} \leftarrow GPR[rs]_{63..0} \text{ XOR GPR}[rt]_{63..0}$ 

## **XORI:** Exclusive OR Immediate

MIPS I

To calculate a bitwise logical EXCLUSIVE OR.

## **Operation Code**

| 31 |        | 26 | 25 | 21 | 20 | 16 | 15 0      |
|----|--------|----|----|----|----|----|-----------|
|    | XORI   |    |    | rs |    | rt | immediate |
|    | 001110 |    |    |    |    |    |           |
|    | 6      |    |    | 5  |    | 5  | 16        |

## **Format**

XORI rt, rs, immediate

## Description

 $GPR[rt] \leftarrow GPR[rs] XOR$  immediate

Calculates a bitwise logical XOR between the value of the zero-extended immediate and contents of GPR[rs]. The result is stored in GPR[rt].

| 1 | $\mathbf{X}$ | Y | X XOR Y |
|---|--------------|---|---------|
|   | 0            | 0 | 0       |
| ĺ | 0            | 1 | 1       |
| ĺ | 1            | 0 | 1       |
| ĺ | 1            | 1 | 0       |

## **Exceptions**

None

## Operation

 $GPR[rt]_{63..0} \leftarrow GPR[rs]_{63..0} \; XOR \; zero\_extend \; (immediate)$ 

# 3. EE Core-Specific Instruction Set

This chapter describes the details of special CPU instructions that are part of the extended EE Core instruction set. These instructions are classified into the following three types:

- Three-operand Multiply and Multiply-Add instructions
- Multiply and Multiply-Add instructions using logical pipeline 1 (I1 pipe)
- Multimedia instructions (128-bit instructions)

# **DIV1**: Divide Word Pipeline 1

**EE Core** 

To divide 32-bit signed integers. This operation is executed in logical pipeline 1.

#### **Operation Code**

| <br>31 | 26 | 25 | 21 | 20 | 16 | 15           | 6 | 5      | 0 |
|--------|----|----|----|----|----|--------------|---|--------|---|
| MMI    |    | r  | s  |    | rt | 0            |   | DIV1   |   |
| 011100 |    |    |    |    |    | 00 0000 0000 |   | 011010 |   |
| 6      |    |    | 5  |    | 5  | 10           |   | 6      |   |

#### **Format**

DIV1 rs, rt

#### Description

 $(LO1, HI1) \leftarrow GPR[rs] / GPR[rt]$ 

Divides the 32-bit value in GPR[rs] by the 32-bit value in GPR[rt]. The 32-bit quotient and the 32-bit remainder are stored in the LO1(LO<sub>127...64</sub>) and HI1(HI<sub>127...64</sub>) registers respectively. Both GPR[rs] and GPR[rt] are treated as signed values. The sign of the quotient and remainder are determined as shown in the following table:

| Dividend GPR[rs] | Divisor GPR[rt] | Quotient LO | Remainder HI |
|------------------|-----------------|-------------|--------------|
| Positive         | Positive        | Positive    | Positive     |
| Positive         | Negative        | Negative    | Positive     |
| Negative         | Positive        | Negative    | Negative     |
| Negative         | Negative        | Positive    | Negative     |

#### Restrictions

If GPR[rt] and GPR[rs] are not sign-extended 32-bit values (bits 63..31 equal), then the result is undefined. Also, if the value in GPR[rt] is zero, the arithmetic result is undefined.

#### **Exceptions**

None. If the divisor is zero, an exception does not occur on overflow.

### Operation

if (NotWordValue(GPR[rs]) or NotWordValue(GPR[rt])) then UndefinedResult() endif

 $\begin{array}{lll} \text{quotient} & \leftarrow \text{GPR[rs]}_{31..0} \text{ DIV GPR[rt]}_{31..0} \\ \text{remainder} & \leftarrow \text{GPR[rs]}_{31..0} \text{ MOD GPR[rt]}_{31..0} \\ \text{LO}_{127..64} & \leftarrow \text{(quotient }_{31}\text{)}^{32} \mid \mid \text{ quotient }_{31..0} \\ \text{HI}_{127..64} & \leftarrow \text{(remainder }_{31}\text{)}^{32} \mid \mid \text{ remainder }_{31..0} \\ \end{array}$ 

## **Programming Notes**

In the EE Core, the integer divide operation proceeds asynchronously. An attempt to read the contents of the LO or HI register before the divide operation finishes will result in interlock. Other CPU instructions can execute without delay. Therefore, scheduling the divide operation appropriately can improve performance.

When 0x80000000(-2147483648), the signed minimum value, is divided by 0xFFFFFFF(-1), the operation will result in an overflow. However, in this instruction an overflow exception does not occur and the following results will be returned.

Quotient: 0x80000000 (-2147483648), and remainder: 0x000000000 (0)

If an overflow or divide-by-zero is required to be detected, then add an instruction that detects these conditions following the divide instruction. Since the divide instruction is asynchronous, the divide operation and check can be executed in parallel. If an overflow or divide-by-zero is detected, then the system software can be informed of the problem by generating an exception using an appropriate code value with a BREAK instruction.

# **DIVU1: Divide Unsigned Word Pipeline 1**

**EE Core** 

To divide 32-bit unsigned integers. This operation is executed in logical pipeline 1.

#### **Operation Code**

|   | 31     | 26 | 25 | 21 | 20 | 16 | 15           | 6 | 5 |        | 0 |
|---|--------|----|----|----|----|----|--------------|---|---|--------|---|
|   | MMI    |    |    | rs |    | rt | 0            |   |   | DIVU1  |   |
|   | 011100 |    |    |    |    |    | 00 0000 0000 |   |   | 011011 |   |
| _ | 6      |    |    | 5  |    | 5  | 10           |   |   | 6      |   |

#### **Format**

DIVU1 rs, rt

#### Description

 $(LO1, HI1) \leftarrow GPR[rs] / GPR[rt]$ 

Divides the 32-bit value in GPR[rs] by the 32-bit value in GPR[rt]. The 32-bit quotient and the 32-bit remainder are stored in the LO1(LO<sub>127...64</sub>) and HI1(HI<sub>127...64</sub>) registers respectively. Both GPR[rs] and GPR[rt] are treated as unsigned values.

#### Restrictions

If GPR[rt] and GPR[rs] are not sign-extended 32-bit values (bits 63..31 equal), then the result is undefined. Also, if the value in GPR[rt] is zero, the arithmetic result is undefined.

#### **Exceptions**

None. Even if the divisor is zero, an exception does not occur.

#### Operation

 $\begin{array}{ll} \text{if (NotWordValue(GPR[rs]) or NotWordValue(GPR[rt])) then UndefinedResult() endif} \\ \text{quotient} & \leftarrow (0 \mid \mid \text{GPR[rs]}_{31..0}) \text{ DIV (0} \mid \mid \text{GPR[rt]}_{31..0}) \\ \text{remainder} & \leftarrow (0 \mid \mid \text{GPR[rs]}_{31..0}) \text{ MOD (0} \mid \mid \text{GPR[rt]}_{31..0}) \\ \text{LO}_{127..64} & \leftarrow (\text{quotient }_{31})^{32} \mid \mid \text{ quotient }_{31..0} \\ \text{HI}_{127..64} & \leftarrow (\text{remainder }_{31})^{32} \mid \mid \text{ remainder }_{31..0} \\ \end{array}$ 

#### **Programming Notes**

In the EE Core, the integer divide operation proceeds asynchronously. An attempt to read the contents of the LO or HI register before the divide operation finishes will result in interlock. Other CPU instructions can execute without delay. Therefore, scheduling the divide operation appropriately can improve performance.

If divide-by-zero is required to be detected, then add an instruction that detects this condition following the divide instruction. Since the divide instruction is asynchronous, the divide operation and check can be executed in parallel. If an overflow or divide-by-zero is detected, then the system software can be informed of the problem by generating an exception using an appropriate code value with a BREAK instruction.

## LQ: Load Quadword

128-bit MMI

To load a 128-bit data from memory.

## **Operation Code**

| 31     | 26 | 25 | 21  | 20 | 16 | 15 0   |
|--------|----|----|-----|----|----|--------|
| LQ     |    | ba | .se | rt |    | offset |
| 011110 | )  |    |     |    |    |        |
| 6      |    | 5  | 5   | 5  |    | 16     |

#### **Format**

LQ rt, offset (base)

### **Description**

 $GPR[rt] \leftarrow memory [GPR[base] + offset]$ 

Adds the offset as a 16-bit signed number to the value in GPR[base] to form the effective address. Loads the 128-bit data at the address and stores it in GPR[rt].

The least-significant four bits of the effective address are masked to zero when accessing memory.

Therefore, the effective address does not have to conform to the natural alignment.

### **Exceptions**

TLB Refill, TLB Invalid, Address Error (excluding Address Error due to alignment)

### Operation

vAddr  $\leftarrow$  sign\_extend (offset) + GPR [base]

 $vAddr_{3..0} = 0^4$ 

(pAddr, uncached) ← AddressTranslation (vAddr, DATA, LOAD)

memquad ← LoadMemory (uncached, QUADWORD, pAddr, vAddr, DATA)

 $GPR[rt]_{127..0}$   $\leftarrow$  memquad

# **MADD**: Multiply-Add word

**EE Core** 

To multiply 32-bit values in GPRs and add to the HI and LO registers.

#### **Operation Code**

| _ | 31 | 1      | 26 | 25 | 21 | 20 | 16 | 15 | 11 | 10    | 6 | 5   | 0    |   |
|---|----|--------|----|----|----|----|----|----|----|-------|---|-----|------|---|
|   |    | MMI    |    | r  | S  |    | rt | rd |    | 0     |   | MA  | DD   |   |
|   |    | 011100 |    |    |    |    |    |    |    | 00000 |   | 000 | 0000 |   |
|   |    | 6      |    | E  | 5  |    | 5  | 5  |    | 5     |   |     | 6    | Ξ |

#### **Format**

MADD rs, rt MADD rd, rs, rt

## **Description**

 $(GPR[rd], HI, LO) \leftarrow (HI, LO) + GPR[rs] \times GPR[rt]$ 

Multiplies the 32-bit value in GPR[rs] by the 32-bit value in GPR[rt] as signed integers. Adds the resulting 64-bit product to the values of the HI and LO registers and stores the high-order 32-bit result in HI0 and the low-order 32-bit result in LO0 and GPR[rd].

If rd is omitted in assembly language, zero is used for the default value. Since GPR[0] is the register whose value is fixed to zero, the arithmetic result will be stored only in the HI and LO registers.

#### Restrictions

If GPR[rt] and GPR[rs] are not sign-extended 32-bit values (bits 63..31 equal), then the result is undefined.

#### **Exceptions**

None

## Operation

if (NotWordValue(GPR[rs]) or NotWordValue(GPR[rt])) then UndefinedResult() endif

 $\begin{array}{lll} prod & \leftarrow (HI_{31..0} \mid \mid LO_{31..0}) + GPR[rs]_{31..0} \times GPR[rt]_{31..0} \\ LO_{63..0} & \leftarrow (prod_{31})^{32} \mid \mid prod_{31..0} \\ HI_{63..0} & \leftarrow (prod_{63})^{32} \mid \mid prod_{63..32} \\ GPR[rd]_{63..0} & \leftarrow (prod_{31})^{32} \mid \mid prod_{31..0} \end{array}$ 

#### **Programming Notes**

In the EE Core, the multiply accumulate operation proceeds asynchronously. An attempt to read the contents of the LO/HI/GPR[rd] registers before the operation finishes will result in interlock. Other CPU instructions can execute in parallel with the multiply accumulate operation. Therefore, scheduling the multiply accumulate operation appropriately can improve performance of the software.

# MADD1: Multiply-Add word Pipeline 1

**EE Core** 

To multiply the 32-bit values in GPRs and add to the HI and LO registers. This operation is executed in logical pipeline 1.

#### **Operation Code**

| 31 | 26     | 25 21 | 20 16 | 15 11 | 10 6  | 5 0    |
|----|--------|-------|-------|-------|-------|--------|
|    | MMI    | rs    | rt    | rd    | 0     | MADD1  |
|    | 011100 |       |       |       | 00000 | 100000 |
|    | 6      | 5     | 5     | 5     | 5     | 6      |

#### **Format**

MADD1 rs, rt MADD1 rd, rs, rt

### **Description**

$$(GPR[rd], HI1, LO1) \leftarrow (HI1, LO1) + GPR[rs] \times GPR[rt]$$

Multiplies the 32-bit value in GPR[rs] by the 32-bit value in GPR[rt] as signed integers. Adds the resulting 64-bit product to the values of the HI1(HI<sub>127..64</sub>) and LO1(LO<sub>127..64</sub>) registers and stores the high-order 32-bit result in the HI0 register and the low-order 32-bit result in the LO0 register and GPR[rd].

If rd is omitted in assembly language, zero is used for the default value. Since GPR[0] is the register whose value is fixed to zero, the arithmetic result will be stored only in the HI1 and LO1 registers.

#### Restrictions

If GPR[rt] and GPR[rs] are not sign-extended 32-bit values (bits 63..31 equal), then the result is undefined.

### **Exceptions**

None

#### Operation

 $if \ (NotWordValue (GPR[rs]) \ or \ NotWordValue (GPR[rt])) \ then \ UndefinedResult() \ end if \ (NotWordValue (GPR[rs])) \ then \ UndefinedResult() \ end if \ (NotWordValue (GPR[rs])) \ then \ UndefinedResult() \ end if \ (NotWordValue (GPR[rs])) \ then \ UndefinedResult() \ end if \ (NotWordValue (GPR[rs])) \ then \ UndefinedResult() \ end if \ (NotWordValue (GPR[rs])) \ then \ UndefinedResult() \ end if \ (NotWordValue (GPR[rs])) \ then \ UndefinedResult() \ end if \ (NotWordValue (GPR[rs])) \ then \ UndefinedResult() \ end if \ (NotWordValue (GPR[rs])) \ then \ UndefinedResult() \ end if \ (NotWordValue (GPR[rs])) \ then \ UndefinedResult() \ end if \ (NotWordValue (GPR[rs])) \ then \ UndefinedResult() \ end if \ (NotWordValue (GPR[rs])) \ then \ UndefinedResult() \ end if \ (NotWordValue (GPR[rs])) \ then \ (NotWordValue (GPR[rs])) \ th$ 

```
\begin{array}{lll} prod & \leftarrow (HI_{95..64} \mid \mid LO_{95..64}) + GPR[rs]_{31..0} \times GPR[rt]_{31..0} \\ LO_{127..64} & \leftarrow (prod_{31})^{32} \mid \mid prod_{31..0} \\ HI_{127..64} & \leftarrow (prod_{63})^{32} \mid \mid prod_{63..32} \\ GPR[rd]_{63..0} & \leftarrow (prod_{31})^{32} \mid \mid prod_{31..0} \end{array}
```

#### **Programming Notes**

In the EE Core, the multiply accumulate operation proceeds asynchronously. An attempt to read the contents of the LO/HI/GPR[rd] registers before the operation finishes will result in interlock. Other CPU instructions can execute in parallel with the multiply accumulate operation. Therefore, scheduling the multiply accumulate operation appropriately can improve performance of the software.

# MADDU: Multiply-Add Unsigned word

**EE Core** 

To multiply the 32-bit values in GPRs as unsigned integers and add to the HI and LO registers.

#### **Operation Code**

| 31    | 26 | 25 | 21 | 20 | 16 | 15 | 11 | 10    | 6 | 5 |        | 0 |
|-------|----|----|----|----|----|----|----|-------|---|---|--------|---|
| MM    | I  | rs |    | 1  | t  | rd |    | 0     |   |   | MADDU  |   |
| 01110 | 00 |    |    |    |    |    |    | 00000 |   |   | 000001 |   |
| 6     |    | 5  |    |    | 5  | 5  |    | 5     |   |   | 6      |   |

#### **Format**

MADDU rs, rt MADDU rd, rs, rt

## **Description**

 $(GPR[rd], HI, LO) \leftarrow (HI, LO) + GPR[rs] \times GPR[rt]$ 

Multiplies the 32-bit value in GPR[rs] by the 32-bit value in GPR[rt] as unsigned integers. Adds the resulting 64-bit product to the values of the HI and LO registers and stores the high-order 32-bit result in the HI0 register and the low-order 32-bit result in the LO0 register and GPR[rd].

If rd is omitted in assembly language, zero is used for the default value. Since GPR[0] is the register whose value is fixed to zero, the arithmetic result will be stored only in the HI and LO registers.

#### Restrictions

If GPR[rt] and GPR[rs] are not sign-extended 32-bit values (bits 63..31 equal), then the result is undefined.

#### **Exceptions**

None

## Operation

if (NotWordValue(GPR[rs]) or NotWordValue(GPR[rt])) then UndefinedResult() endif

```
\begin{array}{lll} prod & \leftarrow (HI_{31..0} \mid \mid LO_{31..0}) + (0 \mid \mid GPR[rs]_{31..0}) \times (0 \mid \mid GPR[rt]_{31..0}) \\ LO_{63..0} & \leftarrow (prod_{31})^{32} \mid \mid prod_{31..0} \\ & \leftarrow (prod_{63})^{32} \mid \mid prod_{63..32} \\ & GPR[rd]_{63..0} & \leftarrow (prod_{31})^{32} \mid \mid prod_{31..0} \end{array}
```

#### **Programming Notes**

In the EE Core, the multiply accumulate operation proceeds asynchronously. An attempt to read the contents of the LO/HI/GPR[rd] registers before the operation finishes will result in interlock. Other CPU instructions can execute in parallel with the multiply accumulate operation. Therefore, scheduling the multiply accumulate operation appropriately can improve performance of the software.

# MADDU1: Multiply-Add Unsigned word Pipeline 1

**EE Core** 

To multiply the 32-bit values in GPRs as unsigned integers and add to the HI and LO registers. This operation is executed in pipeline 1.

### **Operation Code**

| 31 | 26     | 25 21 | 20 16 | 15 11 | 10 6  | 5 0    |
|----|--------|-------|-------|-------|-------|--------|
|    | MMI    | rs    | rt    | rd    | 0     | MADDU1 |
|    | 011100 |       |       |       | 00000 | 100001 |
|    | 6      | 5     | 5     | 5     | 5     | 6      |

#### **Format**

MADDU1 rs, rt MADDU1 rd, rs, rt

### **Description**

 $(GPR[rd], HI1, LO1) \leftarrow (HI1, LO1) + GPR[rs] \times GPR[rt]$ 

Multiplies the 32-bit value in GPR[rs] by the 32-bit value in GPR[rt] as unsigned integers. Adds the resulting 64-bit product to the values of the HI1 ( $HI_{127..64}$ ) and LO1 ( $LO_{127..64}$ ) registers and stores the high-order 32-bit result in the HI1 register and the low-order 32-bit result in the LO1 register and GPR[rd].

If rd is omitted in assembly language, zero is used for the default value. Since GPR[0] is the register whose value is fixed to zero, the arithmetic result will be stored only in the HI1 and LO1 registers.

#### Restrictions

If GPR[rt] and GPR[rs] are not sign-extended 32-bit values (bits 63..31 equal), then the result is undefined.

### **Exceptions**

None

### Operation

 $if \ (NotWordValue (GPR[rs]) \ or \ NotWordValue (GPR[rt])) \ then \ UndefinedResult() \ end if \ (NotWordValue (GPR[rs])) \ then \ UndefinedResult() \ end if \ (NotWordValue (GPR[rs])) \ then \ UndefinedResult() \ end if \ (NotWordValue (GPR[rs])) \ then \ UndefinedResult() \ end if \ (NotWordValue (GPR[rs])) \ then \ UndefinedResult() \ end if \ (NotWordValue (GPR[rs])) \ then \ UndefinedResult() \ end if \ (NotWordValue (GPR[rs])) \ then \ UndefinedResult() \ end if \ (NotWordValue (GPR[rs])) \ then \ UndefinedResult() \ end if \ (NotWordValue (GPR[rs])) \ then \ UndefinedResult() \ end if \ (NotWordValue (GPR[rs])) \ then \ UndefinedResult() \ end if \ (NotWordValue (GPR[rs])) \ then \ UndefinedResult() \ end if \ (NotWordValue (GPR[rs])) \ then \ UndefinedResult() \ end if \ (NotWordValue (GPR[rs])) \ then \ (NotWordValue (GPR[rs])) \ th$ 

```
\begin{array}{lll} prod & \leftarrow (HI_{95..64} \mid \mid LO_{95..64}) + (0 \mid \mid GPR[rs]_{31..0}) \times (0 \mid \mid GPR[rt]_{31..0}) \\ LO_{127..64} & \leftarrow (prod_{31})^{32} \mid \mid prod_{31..0} \\ & \leftarrow (prod_{63})^{32} \mid \mid prod_{63..32} \\ & GPR[rd]_{63..0} & \leftarrow (prod_{31})^{32} \mid \mid prod_{31..0} \end{array}
```

# **Programming Notes**

In the EE Core, the multiply accumulate operation proceeds asynchronously. An attempt to read the contents of the LO/HI/GPR[rd] registers before the operation finishes will result in interlock. Other CPU instructions can execute in parallel with the multiply accumulate operation. Therefore, scheduling the multiply accumulate operation appropriately can improve performance of the software.

# MFHI1: Move From HI1 Register

EE Core

To move the contents of the HI1 register to a GPR.

# **Operation Code**

| 31     | 26 | 25           | 16 | 15 | 11 | 10    | 6 5 |        | 0 |
|--------|----|--------------|----|----|----|-------|-----|--------|---|
| MMI    |    | 0            |    | rd |    | 0     |     | MFHI1  |   |
| 011100 |    | 00 0000 0000 | )  |    |    | 00000 |     | 010000 |   |
| 6      |    | 10           |    | 5  |    | 5     |     | 6      |   |

# **Format**

MFHI1 rd

# Description

 $GPR[rd] \leftarrow HI1$ 

Copies the contents of the HI1 (=HI<sub>127...64</sub>) register in GPR[rd].

# **Exceptions**

None

# Operation

 $GPR[rd]_{63..0} \leftarrow HI_{127..64}$ 

# MFLO1: Move From LO1 Register

**EE Core** 

To move the contents of the LO1 register to a GPR.

# **Operation Code**

| 31   | 26  | 25         | 16  | 15 | 11 | 10    | 6 | 5 |        | 0 |
|------|-----|------------|-----|----|----|-------|---|---|--------|---|
| MN   | П   | 0          |     | rd |    | 0     |   |   | MFLO1  |   |
| 0111 | .00 | 00 0000 00 | 000 |    |    | 00000 |   |   | 010010 |   |
| 6    |     | 10         |     | 5  |    | 5     |   |   | 6      |   |

# **Format**

MFLO1 rd

# **Description**

 $GPR[rd] \leftarrow LO1$ 

Copies the contents of the LO1 (=LO<sub>127...64</sub>) register in GPR[rd].

# **Exceptions**

None

# Operation

 $GPR[rd]_{63..0} \leftarrow LO_{127..64}$ 

# MFSA: Move from Shift Amount Register

**EE Core** 

To save the contents of the SA register in a GPR.

# **Operation Code**

| 31      | 26 | 25        | 16   | 15 | 11 | 10    | 6 | 5     | 0 |
|---------|----|-----------|------|----|----|-------|---|-------|---|
| SPECIAL | ,  | 0         |      | rd |    | 0     |   | MFSA  | L |
| 000000  |    | 00 0000 ( | 0000 |    |    | 00000 |   | 10100 | ) |
| 6       |    | 10        |      | 5  |    | 5     |   | 6     |   |

### **Format**

MFSA rd

# **Description**

 $\mathsf{GPR}[\mathsf{rd}] \leftarrow \mathsf{SA}$ 

Copies the contents of the SA register, which holds the funnel shift amount, in GPR[rd]. This instruction is provided for saving the SA register during a context switch. Since the value of the SA register is encoded in a special manner, the software cannot use the resulting value in GPR[rd]. Uses the MTSA instruction to restore the saved values in SA.

### **Exceptions**

None

# Operation

 $GPR[rd]_{63..0} \leftarrow SA$ 

# **Programming Notes**

This instruction operates only in pipeline 0.

# MTHI1: Move To HI1 Register

**EE** Core

To move the value of a GPR to the HI1 register.

# **Operation Code**

| 31    | 26 | 25 | 21 20 | 6                  | 5 | 0      |
|-------|----|----|-------|--------------------|---|--------|
| MM    | I  | rs |       | 0                  |   | MTHI1  |
| 01110 | 00 |    |       | 000 0000 0000 0000 |   | 010001 |
| 6     |    | 5  |       | 15                 |   | 6      |

# **Format**

MTHI1 rs

# **Description**

 $HI1 \leftarrow GPR[rs]$ 

Copies the contents of GPR[rs] to the HI1 (=HI $_{127\dots64}$ ) register.

# **Exceptions**

None

# Operation

 $HI_{127..64} \leftarrow GPR[rs]_{63..0}$ 

# MTLO1: Move To LO1 Register

EE Core

To move the value of a GPR to the LO1 register.

# **Operation Code**

| 31 | 26     | 25 21 | 20 6               | 5      | 0 |
|----|--------|-------|--------------------|--------|---|
|    | MMI    | rs    | 0                  | MTLO1  |   |
|    | 011100 |       | 000 0000 0000 0000 | 010001 |   |
|    | 6      | 5     | 15                 | 6      |   |

# **Format**

 $MTLO1 \ rs$ 

# Description

 $LO1 \leftarrow GPR[rs]$ 

Copies the contents of GPR[rs] to the LO1 (= $LO_{127...64}$ ) register.

# **Exceptions**

None

# Operation

 $\text{LO}_{127..64} \leftarrow \text{GPR}[\text{rs}]_{63..0}$ 

# MTSA: Move to Shift Amount Register

**EE Core** 

To restore the saved values in a GPR into the SA register.

### **Operation Code**

| 31  | 26   | 25 | 21 | 20 | 6                  | 5 | 0      |
|-----|------|----|----|----|--------------------|---|--------|
| SPE | CIAL | rs |    |    | 0                  |   | MTSA   |
| 000 | 000  |    |    |    | 000 0000 0000 0000 |   | 101001 |
|     | 5    | 5  |    |    | 15                 |   | 6      |

#### **Format**

MTSA rs

# **Description**

 $SA \leftarrow GPR[rs]$ 

Copies the contents of GPR[rs] into the SA register, which holds the funnel shift amount.

This instruction is provided for restoring the values of SA saved with the MFSA instruction during a context switch.

The contents of GPR[rs] must be the value saved with the MFSA instruction. Otherwise, the result of the QFSRV instruction is undefined. That is, setting the funnel shift amount newly with the MTSA instruction is not allowed. Use the MTSAB and MTSAH instructions to do this.

### Restrictions

The three instructions prior to the MTSA instruction must not access SA register. That is, placing a MFSA, MTSAB, MTSAH or QFSRV instruction in the three steps preceding the MTSA instruction is not allowed.

### **Exceptions**

None

### Operation

 $SA \leftarrow GPR[rs]_{63..0}$ 

# **Programming Notes**

The MTSA instruction operates only in logical pipeline 0.

# MTSAB: Move Byte Count to Shift Amount Register

**EE Core** 

To set a byte shift count in the SA register.

# **Operation Code**

| 3 | 1 26   | 25 | 21 | 20 | 16    | 15 0_     |
|---|--------|----|----|----|-------|-----------|
|   | REGIMM |    | rs |    | 11000 | immediate |
|   | 000001 |    |    |    |       |           |
|   | 6      |    | 5  |    | 5     | 16        |

#### **Format**

MTSAB rs, immediate

# **Description**

 $SA \leftarrow (GPR[rs] XOR \text{ immediate}) \times 8$ 

Calculates a bitwise logical XOR between the least-significant four bits of GPR[rs] and those of the immediate value. The result is stored in SA as a byte shift amount.

### Restrictions

The three instructions prior to the MTSAB instruction must not read the SA register; that is, they must not be the MFSA or QFSRV instruction.

# **Exceptions**

None

### Operation

 $SA \leftarrow (GPR[rs]_{3..0} XOR immediate_{3..0}) \times 8$ 

# **Programming Notes**

The MTSAB instruction operates only in logical pipeline 0.

Specifying rs or immediate differs as follows:

mtsab 0, 5 // Sets shifts amount to "5 bytes".

mtsab  $\,$  5, 0 // Sets the contents of GPR[5] as a byte shift amount.

# MTSAH: Move Halfword Count to Shift Amount Register

**EE Core** 

To set a halfword shift count in the SA register.

# **Operation Code**

| 31 | 26     | 25 21 | 20 16 | 15 0      |
|----|--------|-------|-------|-----------|
|    | REGIMM | rs    | 11001 | immediate |
|    | 000001 |       |       |           |
|    | 6      | 5     | 5     | 16        |

#### **Format**

MTSAH rs, immediate

# **Description**

 $SA \leftarrow (GPR[rs] XOR \text{ immediate}) \times 16$ 

Calculates a bitwise logical XOR between the least-significant three bits of GPR[rs] and those of the immediate value. The result is stored into SA as a halfword shift amount.

### Restrictions

The three instructions prior to the MTSAB instruction must not read the SA register; that is, they must not be the MFSA or QFSRV instruction.

# **Exceptions**

None

### Operation

 $SA \leftarrow (GPR[rs]_{2..0} XOR immediate_{2..0}) \times 16$ 

# **Programming Notes**

The MTSAH instruction operates only in logical pipeline 0.

Specifying rs or immediate differs as follows:

mtsah 0, 5 // Sets shifts amount to "5 halfwords"

mtsah 5, 0 // Sets the contents of GPR[5] as a byte shift amount.

# **MULT**: Multiply Word

**EE Core** 

To multiply 32-bit signed integers.

### **Operation Code**

| 31 | 26      | 25 | 21 | 20 | 16 | 15 | 11 | 10    | 6 | 5 |        | 0 |
|----|---------|----|----|----|----|----|----|-------|---|---|--------|---|
|    | SPECIAL |    | rs |    | rt | rd |    | 0     |   |   | MULT   |   |
|    | 000000  |    |    |    |    |    |    | 00000 |   |   | 011000 |   |
|    | 6       |    | 5  |    | 5  | 5  |    | 5     |   |   | 6      |   |

#### **Format**

MULT rd, rs, rt MULT rs, rt

### **Description**

 $(GPR[rd], LO, HI) \leftarrow GPR[rs] \times GPR[rt]$ 

Multiplies the 32-bit value in GPR[rt] by the 32-bit value in GPR[rs] as signed integers. The low-order 32 bits and the high-order 32 bits of the 64-bit result are stored in the LO register and GPR[rd], and the HI register, respectively.

### Restrictions

If GPR[rt] and GPR[rs] are not sign-extended 32-bit values (bits 63..31 equal), then the result is undefined.

### **Exceptions**

None. No arithmetic exception occurs.

#### Operation

if (NotWordValue(GPR[rs]) or NotWordValue(GPR[rt])) then UndefinedResult() endif

 $\begin{array}{lll} prod & \leftarrow GPR[rs]_{31..0} \times GPR[rt]_{31..0} \\ LO_{63..0} & \leftarrow (prod_{31})^{32} \mid \mid prod_{31..0} \\ HI_{63..0} & \leftarrow (prod_{63})^{32} \mid \mid prod_{63..32} \\ GPR[rd]_{63..0} & \leftarrow (prod_{31})^{32} \mid \mid prod_{31..0} \end{array}$ 

# **Programming Notes**

In the EE Core, the integer multiply operation proceeds asynchronously. An attempt to read the contents of the LO/HI/GPR[rd] registers before the multiply operation finishes will result in interlock. Other CPU instructions can execute in parallel. Therefore, scheduling the multiply operation appropriately can improve performance.

Even when the result of the multiply operation overflows, an overflow exception does not occur. If an overflow is required to be detected, an explicit check is necessary.

If rd is omitted in assembly language, zero is used for the default value. Since GPR[0] is the register whose value is fixed to zero, the arithmetic result will be stored only in the HI and LO registers. That is, the result is the same as the MULT instruction in the MIPS I level.

# **MULT1**: Multiply Word Pipeline 1

**EE Core** 

To multiply 32-bit signed integers. This operation is executed in logical pipeline 1.

### **Operation Code**

| 31 | 26     | 25 | 21 | 20 | 16 | 15 | 11 | 10    | 6 | 5      | 0 |
|----|--------|----|----|----|----|----|----|-------|---|--------|---|
|    | MMI    | r  | s  | r  |    | rd |    | 0     |   | MULT1  |   |
|    | 011100 |    |    |    |    |    |    | 00000 |   | 011000 |   |
|    | 6      | -  | 5  | 5  |    | 5  |    | 5     |   | 6      |   |

#### **Format**

MULT1 rd, rs, rt MULT1 rs, rt

### **Description**

 $(GPR[rd], LO1, HI1) \leftarrow GPR[rs] \times GPR[rt]$ 

Multiplies the 32-bit value in GPR[rt] by the 32-bit value in GPR[rs] as signed integer values. The low-order 32 bits and the high-order 32 bits of the resulting 64-bit value are stored in the LO1(LO<sub>127..64</sub>) register and GPR[rd], and the HI1(HI<sub>127..64</sub>) register respectively.

### Restrictions

If GPR[rt] and GPR[rs] are not sign-extended 32-bit values (bits 63..31 equal), then the result is undefined.

#### **Exceptions**

None. No arithmetic exception occurs.

#### Operation

if (NotWordValue(GPR[rs]) or NotWordValue(GPR[rt])) then UndefinedResult() endif

 $\begin{array}{lll} prod & \leftarrow GPR[rs]_{31..0} \times GPR[rt]_{31..0} \\ LO_{127..64} & \leftarrow (prod_{31})^{32} \mid \mid prod_{31..0} \\ HI_{127..64} & \leftarrow (prod_{63})^{32} \mid \mid prod_{63..32} \\ GPR[rd]_{63..0} & \leftarrow (prod_{31})^{32} \mid \mid prod_{31..0} \end{array}$ 

# **Programming Notes**

In the EE Core, the integer multiply operation proceeds asynchronously. An attempt to read the contents of the LO/HI/GPR[rd] registers before the multiply operation finishes will result in interlock. Other CPU instructions can execute in parallel. Therefore, scheduling the multiply operation appropriately can improve performance.

Even when the result of the multiply operation overflows, an overflow exception does not occur. If Overflow is required to be detected, an explicit check is necessary.

# **MULTU:** Multiply Unsigned Word

**EE Core** 

To multiply 32-bit signed integers.

# **Operation Code**

| 31 | 26      | 25 | 21 | 20 | 16 | 15 | 11 | 10    | 6 | 5 |        | 0 |
|----|---------|----|----|----|----|----|----|-------|---|---|--------|---|
|    | SPECIAL |    | rs |    | rt | rd |    | 0     |   |   | MULTU  |   |
|    | 000000  |    |    |    |    |    |    | 00000 |   |   | 011001 |   |
|    | 6       |    | 5  |    | 5  | 5  |    | 5     |   |   | 6      |   |

#### **Format**

MULTU rd, rs, rt MULTU rs, rt

# **Description**

$$(LO, HI) \leftarrow GPR[rs] \times GPR[rt]$$

Multiplies the 32-bit value in GPR[rt] by the 32-bit value in GPR[rs] as unsigned integer values. The low-order 32 bits and the high-order 32 bits of the resulting 64-bit value are stored in the LO and HI registers respectively.

No arithmetic exception occurs under any circumstances.

#### Restrictions

If GPR[rt] and GPR[rs] are not sign-extended 32-bit values (bits 63..31 equal), then the result is undefined.

#### **Exceptions**

None

### Operation

if (NotWordValue(GPR[rs]) or NotWordValue(GPR[rt])) then UndefinedResult() endif

```
\begin{array}{lll} prod & \leftarrow (0 \mid \mid GPR[rs]_{31..0}) \times (0 \mid \mid GPR[rt]_{31..0}) \\ LO_{63..0} & \leftarrow (prod \ _{31})^{32} \mid \mid prod_{31..0} \\ HI \ _{63..0} & \leftarrow (prod \ _{63})^{32} \mid \mid prod_{63..32} \\ GPR[rd] \ _{63..0} & \leftarrow (prod \ _{31})^{32} \mid \mid prod_{31..0} \end{array}
```

### **Programming Notes**

See "Programming Notes" for the MULT instruction.

# **MULTU1**: Multiply Unsigned Word Pipeline 1

**EE Core** 

To multiply 32-bit unsigned integers. This operation is executed in logical pipeline 1.

# **Operation Code**

| 31 | 26     | 25 | 21 | 20 | 16 | 15 | 11 | 10    | 6 | 5 |        | 0 |
|----|--------|----|----|----|----|----|----|-------|---|---|--------|---|
|    | MMI    | rs |    | r  | t  | rd |    | 0     |   | , | MULTU1 |   |
|    | 011100 |    |    |    |    |    |    | 00000 |   |   | 011001 |   |
|    | 6      | 5  |    | ı  | 5  | 5  |    | 5     |   |   | 6      |   |

#### **Format**

MULTU1 rd, rs, rt MULTU1 rs, rt

### **Description**

 $(GPR[rd], LO1, HI1) \leftarrow GPR[rs] \times GPR[rt]$ 

Multiplies the 32-bit value in GPR[rt] by the 32-bit value in GPR[rs] as unsigned integers. The low-order 32 bits and the high-order 32 bits of the resulting 64-bit value are stored in the LO1(LO<sub>127.64</sub>) register and GPR[rd], and the HI1(HI<sub>127.64</sub>) register, respectively.

### Restrictions

If GPR[rt] and GPR[rs] are not sign-extended 32-bit values (bits 63..31 equal), then the result is undefined.

### **Exceptions**

None

#### Operation

 $if \ (NotWordValue(GPR[rs]) \ or \ NotWordValue(GPR[rt])) \ then \ UndefinedResult() \ end if \ (NotWordValue(GPR[rs])) \ then \ UndefinedResult() \ end if \ (NotWordValue(GPR[rs])) \ then \ UndefinedResult() \ end if \ (NotWordValue(GPR[rs])) \ then \ UndefinedResult() \ end if \ (NotWordValue(GPR[rs])) \ then \ UndefinedResult() \ end if \ (NotWordValue(GPR[rs])) \ then \ UndefinedResult() \ end if \ (NotWordValue(GPR[rs])) \ then \ UndefinedResult() \ end if \ (NotWordValue(GPR[rs])) \ then \ UndefinedResult() \ end if \ (NotWordValue(GPR[rs])) \ then \ UndefinedResult() \ end if \ (NotWordValue(GPR[rs])) \ then \ UndefinedResult() \ end if \ (NotWordValue(GPR[rs])) \ then \ UndefinedResult() \ end if \ (NotWordValue(GPR[rs])) \ then \ UndefinedResult() \ end if \ (NotWordValue(GPR[rs])) \ then \ UndefinedResult() \ end if \ (NotWordValue(GPR[rs])) \ then \ (NotWordValue(GP$ 

 $\begin{array}{lll} prod & \leftarrow (\ 0\ |\ |\ GPR[rs]_{31..0}) \times (0\ |\ |\ GPR[rt]_{31..0}) \\ LO_{127..64} & \leftarrow (prod\ _{31})^{32}\ |\ |\ prod\ _{31..0} \\ & \leftarrow (prod\ _{63})^{32}\ |\ |\ prod\ _{63..32} \\ & GPR[rd]_{63..0} & \leftarrow (prod\ _{31})^{32}\ |\ |\ prod\ _{31..0} \end{array}$ 

# **Programming Notes**

See "Programming Notes" for the MULT1 instruction.

# **PABSH**: Parallel Absolute Halfword

128-bit MMI

To calculate the absolute value of eight 16-bit integers in parallel.

### **Operation Code**

| 31    | 26 | 25 | 21   | 20 | 16 | 15 | 11 | 10    | 6 | 5      | 0 |
|-------|----|----|------|----|----|----|----|-------|---|--------|---|
| MM    | I  |    | 0    |    | rt | rd |    | PABSH |   | MMI1   |   |
| 01110 | 00 | 0  | 0000 |    |    |    |    | 00101 |   | 101000 |   |
| 6     |    |    | 5    |    | 5  | 5  |    | 5     |   | 6      |   |

#### **Format**

PABSH rd, rt

# **Description**

 $GPR[rd] \leftarrow |GPR[rt]|$ 

Splits the 128-bit value in GPR[rt] into eight 16-bit signed integers, calculates their absolute values and stores them in the corresponding halfwords in GPR[rd].

If a value is 0x8000(-32768), the operation will result in an overflow. However, the result is truncated to 0x7FFF(+32767) and an overflow exception does not occur.

### **Exceptions**

None





# **PABSW**: Parallel Absolute Word

**EE Core** 

To calculate the absolute value of four 32-bit integers in parallel.

# **Operation Code**

| 31     | 26 | 25 | 21    | 20 | 16 | 15 |    | 11 | 10    | 6 5 | 5      | 0 |
|--------|----|----|-------|----|----|----|----|----|-------|-----|--------|---|
| MMI    |    |    | 0     |    | rt |    | rd |    | PABSW |     | MMI1   |   |
| 011100 |    |    | 00000 |    |    |    |    |    | 00001 |     | 101000 |   |
| 6      |    |    | 5     |    | 5  |    | 5  |    | 5     |     | 6      |   |

### **Format**

PABSW rd, rt

# **Description**

 $GPR[rd] \leftarrow |GPR[rt]|$ 

Splits the 128-bit value in GPR[rt] into four 32-bit signed integers, calculates their absolute values and stores them in the corresponding words in GPR[rd].

If a value is 0x80000000 (-2147483648), the operation will result in an overflow. However, the result is truncated to 0x7FFFFFFF (+2147483647) and an overflow exception does not occur.

### **Exceptions**

None





# **PADDB**: Parallel Add Byte

128-bit MMI

To add 16 pairs of 8-bit integers in parallel.

### **Operation Code**

| 31     | 26 | 25 | 21 | 20 | 16 | 15 | 11 | 10    | 6 5 |        | 0 |
|--------|----|----|----|----|----|----|----|-------|-----|--------|---|
| MMI    |    | rs |    | rt |    | rd |    | PADDB |     | MMI0   |   |
| 011100 |    |    |    |    |    |    |    | 01000 |     | 001000 |   |
| 6      |    | 5  |    | 5  |    | 5  |    | 5     |     | 6      |   |

#### **Format**

PADDB rd, rs, rt

# **Description**

 $GPR[rd] \leftarrow GPR[rs] + GPR[rt]$ 

Splits the 128-bit values in GPR[rs] and GPR[rt] into sixteen 8-bit integers, adds the data in GPR[rs] to the corresponding data in GPR[rt] and stores them in the corresponding bytes in GPR[rd].

# **Exceptions**

None. Even when the result of the arithmetic operation overflows or underflows, an overflow exception does not occur.

### Operation

$$\begin{array}{ll} GPR[rd]_{7..0} & \longleftarrow (GPR[rs]_{7..0} + GPR[rt]_{7..0})_{7..0} \\ GPR[rd]_{15..8} & \longleftarrow (GPR[rs]_{15..8} + GPR[rt]_{15..8})_{7..0} \end{array}$$

(The same operations follow every 8 bits)

$$GPR[rd]_{127..120} \leftarrow (GPR[rs]_{127..120} + GPR[rt]_{127..120})_{7..0}$$



# **PADDH**: Parallel Add Halfword

128-bit MMI

To add 8 pairs of 16-bit integers in parallel.

### **Operation Code**

| 31 | 26     | 25 | 21 | 20 | 16 | 15 | 11 | 10 6  | 5      | 0 |
|----|--------|----|----|----|----|----|----|-------|--------|---|
|    | MMI    | rs |    | rt |    | rd |    | PADDH | MMI0   |   |
|    | 011100 |    |    |    |    |    |    | 00100 | 001000 |   |
|    | 6      | 5  |    | 5  |    | 5  |    | 5     | 6      |   |

#### **Format**

PADDH rd, rs, rt

# **Description**

 $GPR[rd] \leftarrow GPR[rs] + GPR[rt]$ 

Splits the 128-bit values in GPR[rs] and GPR[rt] into eight 16-bit integers, adds the data in GPR[rs] to the corresponding data in GPR[rt] and stores them in the corresponding halfwords in GPR[rd].

### **Exceptions**

None

$$\begin{array}{lll} GPR[rd]_{15..0} & \leftarrow (GPR[rs]_{15..0} + GPR[rt]_{15..0})_{15..0} \\ GPR[rd]_{31..16} & \leftarrow (GPR[rs]_{31..16} + GPR[rt]_{31..16})_{15..0} \\ GPR[rd]_{47..32} & \leftarrow (GPR[rs]_{47..32} + GPR[rt]_{47..32})_{15..0} \\ GPR[rd]_{63..48} & \leftarrow (GPR[rs]_{63..48} + GPR[rt]_{63..48})_{15..0} \\ GPR[rd]_{79..64} & \leftarrow (GPR[rs]_{79..64} + GPR[rt]_{79..64})_{15..0} \\ GPR[rd]_{95..80} & \leftarrow (GPR[rs]_{95..80} + GPR[rt]_{95..80})_{15..0} \\ GPR[rd]_{111..96} & \leftarrow (GPR[rs]_{111..96} + GPR[rt]_{111..96})_{15..0} \\ GPR[rd]_{127..112} & \leftarrow (GPR[rs]_{127..112} + GPR[rt]_{127..112})_{15..0} \end{array}$$



# **PADDSB**: Parallel Add with Signed Saturation Byte

128-bit MMI

To add 16 pairs of 8-bit signed integers with saturation in parallel.

### **Operation Code**

| 31 | 26     | 25 | 21 | 20 | 16 | 15 | 11 | 10 6   | 5      | 0 |
|----|--------|----|----|----|----|----|----|--------|--------|---|
| N  | ИМI    | rs |    | rt |    | rd |    | PADDSB | MMI0   |   |
| 01 | 11()() |    |    |    |    |    |    | 11000  | 001000 |   |
|    | 6      | 5  |    | 5  |    | 5  |    | 5      | 6      |   |

#### **Format**

PADDSB rd, rs, rt

### **Description**

 $GPR[rd] \leftarrow GPR[rs] + GPR[rt]$ 

Splits the 128-bit values in GPR[rs] and GPR[rt] into sixteen 8-bit signed integers, adds the data in GPR[rs] to the corresponding data in GPR[rt] and stores them in the corresponding bytes in GPR[rd].

Arithmetic results beyond the range of a signed 8-bit integer are saturated as follows:

Overflow :  $\rightarrow 0x7F$ Underflow :  $\rightarrow 0x80$ 

### **Exceptions**

None

```
if ((GPR[rs]_{7..0} + GPR[rt]_{7..0}) > 0x7F) then
     GPR[rd]<sub>7..0</sub>
                              ← 0x7F
else if (0x100 \le (GPR[rs]_{7..0} + GPR[rt]_{7..0}) \le 0x180) then
     GPR[rd]<sub>7..0</sub>
                              \leftarrow 0x80
else
     GPR[rd]<sub>7..0</sub>
                               \leftarrow (GPR[rs]_{7..0} + GPR[rt]_{7..0})_{7..0}
endif
if ((GPR[rs]_{15...8} + GPR[rt]_{15...8}) > 0x7F) then
     GPR[rd]<sub>15..8</sub>
                              ← 0x7F
else if (0x100 \le (GPR[rs]_{15..8} + GPR[rt]_{15..8}) \le 0x180) then
     GPR[rd]<sub>15..8</sub>
                               \leftarrow 0x80
else
     GPR[rd]<sub>15..8</sub>
                                \leftarrow (GPR[rs]<sub>15..8</sub> + GPR[rt]<sub>15..8</sub>)<sub>7..0</sub>
endif
 (The same operations follow every 8 bits)
if ((GPR[rs]_{127..120} + GPR[rt]_{127..120}) > 0x7F) then
     GPR[rd]<sub>127..120</sub>
                            ← 0x7F
else if (0x100 \le (GPR[rs]_{127..120} + GPR[rt]_{127..120}) \le 0x180) then
     GPR[rd]<sub>127..120</sub>
else
     GPR[rd]<sub>127..120</sub>
                               \leftarrow (GPR[rs]_{127..120} + GPR[rt]_{127..120})_{7..0}
endif
```

| 1  | 27 120              | 119 112    | 111 104    | 103 96     | 95 88      | 87 80      | 79 72    | 71 64         | 63 56         | 55 48         | 47 40         | 39 32                     | 31 24         | 23 16         | 15 8          | 7 0           |
|----|---------------------|------------|------------|------------|------------|------------|----------|---------------|---------------|---------------|---------------|---------------------------|---------------|---------------|---------------|---------------|
| rs | A15                 | A14        | A13        | A12        | A11        | A10        | A9       | A8            | A7            | A6            | A5            | A4                        | А3            | A2            | A1            | A0            |
|    | +                   | +          | +          | +          | +          | +          | +        | +             | +             | +             | +             | +                         | +             | +             | +             | +             |
| 1  | <u>27. 120</u>      | 119 112    | 111 104    | 103_96     | 95 88      | 87 80      | 79 72    | <u>71 64 </u> | 63 56         | 55 48         | 47 40         | <u>39 32</u>              | <u>31 24 </u> | .23 16        | <u> 15 8</u>  | 7_0           |
| rt | B15                 | B14        | B13        | B12        | B11        | B10        | В9       | В8            | В7            | В6            | B5            | B4                        | В3            | B2            | В1            | В0            |
|    |                     |            |            |            |            |            |          |               | Sa            | ituratio      | n             |                           |               |               |               |               |
|    |                     |            |            |            |            |            |          | ~             | ي المراح      |               |               |                           |               |               |               |               |
| 1  | 27_120              | 119 112    | 111 104    | 103 96     | 95 88      | 87 80      | 79 72    | 71 64         | 63 56         | 55 48         | 47 40         | 39 32                     | 31 24         | .23 16        | 15 8          | 7 0           |
| rd | A <u>1</u> 5<br>B15 | A14<br>B14 | A13<br>B13 | A12<br>B12 | Al1<br>Bl1 | A10<br>B10 | A9<br>H9 | A8<br>+<br>F8 | A7<br>+<br>B7 | A6<br>+<br>16 | A5<br>+<br>FS | A <del>1</del><br>+<br>P4 | A3<br>+<br>B3 | A2<br>+<br>R9 | Al<br>H<br>Bl | A0<br>+<br>R0 |

# PADDSH: Parallel Add with Signed Saturation Halfword

128-bit MMI

To add 8 pairs of 16-bit signed integers with saturation in parallel.

### **Operation Code**

| 31 | 26     | 25 | 21 | 20 | 16 | 15 | 11 | 10 6   | 5      | 0 |
|----|--------|----|----|----|----|----|----|--------|--------|---|
| N  | ИМI    | rs |    | rt |    | rd |    | PADDSH | MMI0   |   |
| 01 | 11()() |    |    |    |    |    |    | 10100  | 001000 |   |
|    | 6      | 5  |    | 5  |    | 5  |    | 5      | 6      |   |

#### **Format**

PADDSH rd, rs, rt

### **Description**

 $GPR[rd] \leftarrow GPR[rs] + GPR[rt]$ 

Splits the 128-bit values in GPR[rs] and GPR[rt] into eight 16-bit signed integers, adds the data in GPR[rs] to the corresponding data in GPR[rt] and stores them in the corresponding halfwords in GPR[rd].

Arithmetic results beyond the range of a signed 16-bit integer are saturated as follows:

Overflow :  $\rightarrow 0x7FFF$ Underflow :  $\rightarrow 0x8000$ 

### **Exceptions**

None

```
if ((GPR[rs]_{15..0} + GPR[rt]_{15..0}) > 0x7FFF) then
     GPR[rd]<sub>15..0</sub>
                              ← 0x7FFF
else if (0x10000 \le (GPR[rs]_{15..0} + GPR[rt]_{15..0}) \le 0x18000) then
                               \leftarrow 0x8000
     GPR[rd]<sub>15..0</sub>
else
     GPR[rd]_{15..0}
                                \leftarrow (GPR[rs]<sub>15..0</sub> + GPR[rt]<sub>15..0</sub>)<sub>15..0</sub>
endif
if ((GPR[rs]_{31..16} + GPR[rt]_{31..16}) > 0x7FFF) then
     GPR[rd]<sub>31..16</sub>
                               \leftarrow 0x7FFF
else if (0x10000 \le (GPR[rs]_{31..16} + GPR[rt]_{31..16}) \le 0x18000) then
     GPR[rd]<sub>31..16</sub>
                               \leftarrow 0x8000
else
     GPR[rd]<sub>31..16</sub>
                                \leftarrow (GPR[rs]<sub>31..16</sub> + GPR[rt]<sub>31..16</sub>)<sub>15..0</sub>
endif
 (The same operations follow every 16 bits)
if ((GPR[rs]_{127..112} + GPR[rt]_{127..112}) > 0x7FFF) then
     GPR[rd]<sub>127..112</sub>
                            \leftarrow 0x7FFF
else if (0x10000 \le (GPR[rs]_{127..112} + GPR[rt]_{127..112}) \le 0x18000) then
     GPR[rd]_{127..112} \leftarrow 0x8000
else
     GPR[rd]<sub>127..112</sub>
                               \leftarrow (GPR[rs]_{127..112} + GPR[rt]_{127..112})_{15..0}
endif
```

|    | 127 112 | 111 96 | 95 80 | 79 64 | 63 48      | 47 32  | 31 16 | 15 0         |
|----|---------|--------|-------|-------|------------|--------|-------|--------------|
| rs | A7      | A6     | A5    | A4    | А3         | A2     | A1    | A0           |
|    | +       | +      | +     | +     | +          | +      | +     | +            |
|    | 127 112 | 111 96 | 95 80 | 79 64 | 63 48      | 47 32  | 31 16 | 15 0         |
| rt | B7      | B6     | B5    | B4    | В3         | B2     | B1    | В0           |
|    |         |        |       |       | Saturation | ın ——— |       |              |
|    |         |        |       | Ą     | Logidiano  | ·11    |       |              |
|    | 127 112 | 111 96 | 95 80 | 79 64 | 63 48      | 47 32  | 31 16 | <u> 15 0</u> |
| rd | A7+B7   | A6+B6  | A5+B5 | A4+B4 | A3+B3      | A2+B2  | A1+B1 | A0+B0        |

# **PADDSW**: Parallel Add with Signed Saturation Word

128-bit MMI

To add 4 pairs of 32-bit signed integers with saturation in parallel.

### **Operation Code**

| 31 |        | 26 | 25 | 21 | 20 | 16 | 15 |    | 11 | 10     | 6 | 5      | 0 |
|----|--------|----|----|----|----|----|----|----|----|--------|---|--------|---|
|    | MMI    |    |    | rs |    | rt |    | rd |    | PADDSW |   | MMI0   |   |
| (  | 011100 |    |    |    |    |    |    |    |    | 10000  |   | 001000 |   |
|    | 6      |    |    | 5  |    | 5  |    | 5  |    | 5      |   | 6      |   |

#### **Format**

PADDSW rd, rs, rt

### Description

 $GPR[rd] \leftarrow GPR[rs] + GPR[rt]$ 

Splits the 128-bit values in GPR[rs] and GPR[rt] into four 32-bit signed integers, adds the data in GPR[rs] to the corresponding data in GPR[rt] and stores them in the corresponding words in GPR[rd].

Arithmetic results beyond the range of a signed 32-bit integer are saturated as follows:

Overflow :  $\rightarrow$  0x7FFFFFFF Underflow :  $\rightarrow$  0x80000000

### **Exceptions**

None

```
if ((GPR[rs]_{31..0} + GPR[rt]_{31..0}) > 0x7FFFFFFF) then
     GPR[rd]<sub>31..0</sub>
                              ← 0x7FFFFFFF
else if (0x1000000000 \le (GPR[rs]_{31..0} + GPR[rt]_{31..0}) \le 0x80000000) then
                               \leftarrow 0x80000000
     GPR[rd]<sub>31..0</sub>
else
     GPR[rd]<sub>31..0</sub>
                               \leftarrow (GPR[rs]<sub>31..0</sub> + GPR[rt]<sub>31..0</sub>)<sub>31..0</sub>
endif
if ((GPR[rs]_{63..32} + GPR[rt]_{63..32}) > 0x7FFFFFFF) then
     GPR[rd]<sub>63..32</sub>
                          ← 0x7FFFFFF
else if (0x1000000000 \le (GPR[rs]_{63..32} + GPR[rt]_{63..32}) \le 0x80000000) then
                               \leftarrow 0x80000000
     GPR[rd]<sub>63..32</sub>
else
     GPR[rd]<sub>63..32</sub>
                               \leftarrow (GPR[rs]<sub>63..32</sub> + GPR[rt]<sub>63..32</sub>)<sub>31..0</sub>
endif
if ((GPR[rs]_{95...64} + GPR[rt]_{95...64}) > 0x7FFFFFFF) then
                         ← 0x7FFFFFFF
     GPR[rd]<sub>95..64</sub>
else if (0x1000000000 \le (GPR[rs]_{95..64} + GPR[rt]_{95..64}) \le 0x800000000) then
     GPR[rd]<sub>95..64</sub>
                               \leftarrow 0x800000000
else
     GPR[rd]<sub>95..64</sub>
                               \leftarrow (GPR[rs]<sub>95..64</sub> + GPR[rt]<sub>95..64</sub>)<sub>31..0</sub>
endif
if ((GPR[rs]_{127..96} + GPR[rt]_{127..96}) > 0x7FFFFFFF) then
                              ← 0x7FFFFFFF
     GPR[rd]<sub>127..96</sub>
else if (0x1000000000 \le (GPR[rs]_{127..96} + GPR[rt]_{127..96}) \le 0x80000000) then
     GPR[rd]<sub>127..96</sub>
                               \leftarrow 0x80000000
```



# **PADDUB**: Parallel Add with Unsigned Saturation Byte

128-bit MMI

To add 16 pairs of 8-bit unsigned integers with saturation in parallel.

### **Operation Code**

| 31     | 26 | 25 | 21 | 20 | 16 | 15 | 11 | 10 6   | 5      | 0 |
|--------|----|----|----|----|----|----|----|--------|--------|---|
| MMI    |    | r  | S  |    | rt | ro | ł  | PADDUB | MMI1   |   |
| 011100 |    |    |    |    |    |    |    | 11000  | 101000 |   |
| 6      |    |    | 5  |    | 5  | .5 |    | 5      | 6      |   |

#### **Format**

PADDUB rd, rs, rt

### **Description**

 $GPR[rd] \leftarrow GPR[rs] + GPR[rt]$ 

Splits the 128-bit values in GPR[rs] and GPR[rt] into sixteen 8-bit unsigned integers, adds the data in GPR[rs] to the corresponding data in GPR[rt] and stores them in the corresponding bytes in GPR[rd].

Arithmetic results beyond the range of an unsigned 8-bit integer are saturated as follows:

Overflow 
$$: \rightarrow 0xFF$$

### **Exceptions**

None

```
if ((GPR[rs]_{7..0} + GPR[rt]_{7..0}) > 0xFF) then
     GPR[rd]<sub>7..0</sub>
                         \leftarrow 0xFF
else
     GPR[rd]<sub>7..0</sub>
                                 \leftarrow (GPR[rs]<sub>7..0</sub> + GPR[rt]<sub>7..0</sub>)<sub>7..0</sub>
endif
if ((GPR[rs]_{15..8} + GPR[rt]_{15..8}) > 0xFF) then
     GPR[rd]<sub>15..8</sub>
                                \leftarrow 0xFF
else
     GPR[rd]<sub>15..8</sub>
                                   \leftarrow (GPR[rs]<sub>15..8</sub> + GPR[rt]<sub>15..8</sub>)<sub>7..0</sub>
endif
 (The same operations follow every 8 bits)
if ((GPR[rs]_{127..120} + GPR[rt]_{127..120}) > 0xFF) then
     GPR[rd]<sub>127..120</sub>
                                 \leftarrow 0xFF
else
     GPR[rd]<sub>127..120</sub>
                             \leftarrow (GPR[rs]_{127..120} + GPR[rt]_{127..120})_{7..0}
endif
```

| 1   | 27 1201  | 19 112                        | 111 104 | 103 96                 | 95 88      | 87 80 °                | 79 72          | 71 64         | 63 56          | 55 48         | 47 40          | 39 32                     | 31 24              | 23 16                     | 15 8          | 7 0                            |
|-----|----------|-------------------------------|---------|------------------------|------------|------------------------|----------------|---------------|----------------|---------------|----------------|---------------------------|--------------------|---------------------------|---------------|--------------------------------|
| rs  | A15      | A14                           | A13     | A12                    | A11        | A10                    | A9             | A8            | A7             | A6            | A5             | A4                        | A3                 | A2                        | A1            | A0                             |
| 1   | +        | +                             | +       | +                      | +<br>95 88 | +<br>87 80             | +              | +<br>71 64    | +<br>63 56     | +<br>55 48 4  | +<br>47 40     | +                         | +                  | +<br>23 16                | +<br>15 8     | 7 0                            |
| 1   | <u> </u> | 119 112                       | 111 104 | 105                    |            |                        | 19 12          |               |                |               |                | 39 32.                    |                    | <u> </u>                  | 13 8          |                                |
| rt  | B15      | B14                           | B13     | B12                    | B11        | B10                    | В9             | B8            | B7             | B6            | B5             | B4                        | B3                 | B2                        | B1            | B0                             |
|     |          |                               |         |                        |            |                        |                |               | Sat            | turation      | ı —            |                           |                    |                           |               |                                |
|     |          |                               |         |                        |            |                        |                | 7             |                |               | •              |                           |                    |                           |               |                                |
| - 1 | 27 1201  | 19 112                        | 111 104 | 103 96                 | 95 88      | 87 80                  | 79 72          | 71 64         | 63 56          | 55 48         | 47 40          | 39 32                     | 31 24              | 23 16                     | 15 8          | 7 0                            |
| rd  | A15      | A14                           | Ąj3     | A 2                    | A11        | <b>A</b> 10            | A9<br>+<br>B9  | A8<br>+<br>B8 | A7<br>+<br>B7  | A6<br>+<br>16 | 45<br>+<br>186 | A <del>1</del><br>+<br>P4 | ₽3<br>₽3           | A2                        | Al<br>H<br>Bl | A0<br>F0                       |
|     | BĪ5      | $\overrightarrow{\text{Bi}4}$ | B13     | $\overrightarrow{B12}$ | RI1        | $\overrightarrow{B10}$ | <del>1</del> 0 | F88           | ₽ <del>7</del> | P6            | PS             | P4                        | $\vec{\mathbf{B}}$ | $\stackrel{+}{\text{R0}}$ | Ŗ<br>I        | $\overrightarrow{\mathbf{R0}}$ |

# **PADDUH**: Parallel Add with Unsigned Saturation Halfword

128-bit MMI

To add 8 pairs of 16-bit unsigned integers with saturation in parallel.

### **Operation Code**

| 31     | 26 | 25 | 21 | 20 | 16 | 15 | 11 | 10 6   | 5      | 0 |
|--------|----|----|----|----|----|----|----|--------|--------|---|
| MMI    |    | r  | s  |    | rt | rd |    | PADDUH | MMI1   |   |
| 011100 |    |    |    |    |    |    |    | 10100  | 101000 |   |
| 6      |    | F  | 5  |    | 5  | 5  |    | 5      | 6      |   |

#### **Format**

PADDUH rd, rs, rt

# **Description**

$$GPR[rd] \leftarrow GPR[rs] + GPR[rt]$$

Splits the 128-bit values in GPR[rs] and GPR[rt] into eight 16-bit unsigned integers, adds the data in GPR[rs] to the corresponding data in GPR[rt] and stores them in the corresponding bytes in GPR[rd].

Arithmetic results beyond the range of an unsigned 16-bit integer are saturated as follows;

Overflow :  $\rightarrow$  0xFFFF

### **Exceptions**

None

```
if ((GPR[rs]_{15..0} + GPR[rt]_{15..0}) > 0xFFFF) then
                        \leftarrow 0xFFFF
     GPR[rd]<sub>15..0</sub>
else
     GPR[rd]<sub>15..0</sub>
                                \leftarrow (GPR[rs]_{15..0} + GPR[rt]_{15..0})_{15..0}
endif
if ((GPR[rs]_{31..16} + GPR[rt]_{31..16}) > 0xFFFF) then
     GPR[rd]31..16
                               \leftarrow 0xFFFF
else
                                \leftarrow (GPR[rs]<sub>31..16</sub> + GPR[rt]<sub>31..16</sub>)<sub>15..0</sub>
     GPR[rd]<sub>31..16</sub>
endif
 (The same operations follow every 16 bits)
if ((GPR[rs]_{127..112} + GPR[rt]_{127..112}) > 0xFFFF) then
     GPR[rd]<sub>127..112</sub>
                               \leftarrow 0xFFFF
else
     GPR[rd]<sub>127..112</sub>
                           \leftarrow (GPR[rs]_{127..112} + GPR[rt]_{127..112})_{15..0}
endif
```

|    | 127 11      | 2 . | 111  | 96 | 95      | 80 | 79      | 64 | 63   | 48    | 47      | 32 | 31      | 16 | 15 | 0   |
|----|-------------|-----|------|----|---------|----|---------|----|------|-------|---------|----|---------|----|----|-----|
| rs | A7          |     | A6   |    | A5      |    | A4      |    | A3   |       | A2      |    | A1      |    | A  | A0  |
|    | +<br>127 11 | 2 - | +    | 96 | +<br>95 | 80 | +<br>79 | 64 | + 63 | 48    | +<br>47 | 32 | +<br>31 | 16 |    | + 0 |
| rt | В7          |     | В6   |    | В5      |    | B4      |    | В3   |       | B2      |    | B1      |    | F  | 30  |
|    |             |     |      |    |         |    |         | Į  | Satu | ratio | n ——    |    |         |    |    |     |
|    | 127 11      | 2   | 111  | 96 | 95      | 80 | 79      | 64 | 63   | 48    | 47      | 32 | 31      | 16 | 15 | 0   |
| rd | A7+B7       |     | A6+B | 6  | A5+E    | 5  | A4+I    | 34 | A3+] | В3    | A2+E    | 32 | A1+]    | В1 | A0 | +B0 |

# **PADDUW**: Parallel Add with Unsigned Saturation Word

128-bit MMI

To add 4 pairs of 32-bit unsigned integers with saturation in parallel.

### **Operation Code**

| 31 |        | 26 | 25 | 21  | 20 | 16 | 15 |    | 11 | 10     | 6 | 5    | 0           |
|----|--------|----|----|-----|----|----|----|----|----|--------|---|------|-------------|
|    | MMI    |    | 1  | rs. |    | rt |    | rd |    | PADDUW | 7 | MN   | <b>1</b> 11 |
|    | 011100 |    |    |     |    |    |    |    |    | 10000  |   | 1010 | 000         |
|    | 6      |    |    | 5   |    | 5  |    | 5  |    | 5      |   | 6    |             |

#### **Format**

PADDUW rd, rs, rt

### **Description**

 $GPR[rd] \leftarrow GPR[rs] + GPR[rt]$ 

Splits the 128-bit values in GPR[rs] and GPR[rt] into four 32-bit unsigned integers, adds the data in GPR[rs] to the corresponding data in GPR[rt] and stores them in the corresponding words in GPR[rd].

Arithmetic results beyond the range of an unsigned 32-bit integer are saturated as follows:

Overflow :  $\rightarrow$  0xFFFFFFF

### **Exceptions**

None

```
if ((GPR[rs]_{31..0} + GPR[rt]_{31..0}) > 0xFFFFFFFF) then
                         ← 0xFFFFFFF
     GPR[rd]<sub>31..0</sub>
else
     GPR[rd]<sub>31..0</sub>
                                 \leftarrow (GPR[rs]<sub>31..0</sub> + GPR[rt]<sub>31..0</sub>)<sub>31..0</sub>
endif
if ((GPR[rs]_{63..32} + GPR[rt]_{63..32}) > 0xFFFFFFFF) then
     GPR[rd]<sub>63..32</sub>
                              ← 0xFFFFFFF
else
     GPR[rd]<sub>63..32</sub>
                                 \leftarrow (GPR[rs]<sub>63..32</sub> + GPR[rt]<sub>63..32</sub>)<sub>31..0</sub>
if ((GPR[rs]_{95..64} + GPR[rt]_{95..64}) > 0xFFFFFFFF) then
     GPR[rd]<sub>95..64</sub>
                            ← 0xFFFFFFF
else
                         \leftarrow (GPR[rs]<sub>95..64</sub> + GPR[rt]<sub>95..64</sub>)<sub>31..0</sub>
     GPR[rd]<sub>95..64</sub>
endif
if ((GPR[rs]_{127..96} + GPR[rt]_{127..96}) > 0xFFFFFFFF) then
                               ← 0xFFFFFFFF
     GPR[rd]<sub>127..96</sub>
else
     GPR[rd]<sub>127..96</sub>
                                \leftarrow (GPR[rs]<sub>127..96</sub> + GPR[rt]<sub>127..96</sub>)<sub>31..0</sub>
endif
```

|    | 127 |       | 96 | 95      | 64 | 63           | 32 | 31    | 0 |
|----|-----|-------|----|---------|----|--------------|----|-------|---|
| rs |     | A3    |    | A2      |    | A1           |    | A0    |   |
|    | 127 | +     | 96 | +<br>95 | 64 | + 63         | 32 | +     | 0 |
| rt |     | В3    |    | В2      |    | B1           |    | В0    |   |
|    |     |       |    |         | [  | Saturation — |    |       |   |
|    | 127 |       | 96 | 95      | 64 | 63           | 32 | 31    | 0 |
| rd |     | A3+B3 |    | A2+B2   |    | A1+B1        |    | A0+B0 |   |

# **PADDW**: Parallel Add Word

128-bit MMI

To add 4 pairs of 32-bit integers in parallel.

# **Operation Code**

| 31 | 26    | 25 | 21 | 20 | 16 | 15 | 11 | 10 6  | 5      | 0 |
|----|-------|----|----|----|----|----|----|-------|--------|---|
| 1  | MMI   | rs |    | rt |    | rd |    | PADDW | MMI0   |   |
| 03 | 11100 |    |    |    |    |    |    | 00000 | 001000 |   |
|    | 6     | 5  |    | 5  |    | 5  |    | 5     | 6      |   |

#### **Format**

PADDW rd, rs, rt

# **Description**

 $GPR[rd] \leftarrow GPR[rs] + GPR[rt]$ 

Splits the 128-bit values in GPR[rs] and GPR[rt] into four 32-bit integers, adds the data in GPR[rs] to the corresponding data in GPR[rt] and stores them in the corresponding words in GPR[rd].

# **Exceptions**

None

# Operation

 $\begin{array}{lll} GPR[rd]_{31..0} & \leftarrow (GPR[rs]_{31..0} + GPR[rt]_{31..0})_{31..0} \\ GPR[rd]_{63..32} & \leftarrow (GPR[rs]_{63..32} + GPR[rt]_{63..32})_{31..0} \\ GPR[rd]_{95..64} & \leftarrow (GPR[rs]_{95..64} + GPR[rt]_{95..64})_{31..0} \\ GPR[rd]_{127..96} & \leftarrow (GPR[rs]_{127..96} + GPR[rt]_{127..96})_{31..0} \end{array}$ 



# PADSBH: Parallel Add/Subtract Halfword

128-bit MMI

To add/subtract 8 pairs of 16-bit integers in parallel.

### **Operation Code**

| 31 | 26     |    | 21 20 | 16 | 15 11 | 10 6   | 5 0    |
|----|--------|----|-------|----|-------|--------|--------|
|    | MMI    | rs |       | rt | rd    | PADSBH | MMI1   |
|    | 011100 |    |       |    |       | 00100  | 101000 |
|    | 6      | 5  |       | 5  | 5     | 5      | 6      |

#### **Format**

PADSBH rd, rs, rt

### **Description**

 $GPR[rd] \leftarrow GPR[rs] + /- GPR[rt]$ 

Splits the 128-bit values in GPR[rs] and GPR[rt] into eight 16-bit integers, adds the high-order four pairs and subtracts the low-order four pairs, and stores them in the corresponding halfwords in GPR[rd].

### **Exceptions**

None. When it overflows or underflows, simply ignored and an exception do not occur.

$$\begin{array}{lll} GPR[rd]_{15..0} & \leftarrow (GPR[rs]_{15..0} - GPR[rt]_{15..0})_{15..0} \\ GPR[rd]_{31..16} & \leftarrow (GPR[rs]_{31..16} - GPR[rt]_{31..16})_{15..0} \\ GPR[rd]_{47..32} & \leftarrow (GPR[rs]_{47..32} - GPR[rt]_{47..32})_{15..0} \\ GPR[rd]_{63..48} & \leftarrow (GPR[rs]_{63..48} - GPR[rt]_{63..48})_{15..0} \\ GPR[rd]_{79..64} & \leftarrow (GPR[rs]_{79..64} + GPR[rt]_{79..64})_{15..0} \\ GPR[rd]_{95..80} & \leftarrow (GPR[rs]_{95..80} + GPR[rt]_{95..80})_{15..0} \\ GPR[rd]_{111..96} & \leftarrow (GPR[rs]_{111..96} + GPR[rt]_{111..96})_{15..0} \\ GPR[rd]_{127..112} & \leftarrow (GPR[rs]_{127..112} + GPR[rt]_{127..112})_{15..0} \end{array}$$



# **PAND**: Parallel And

128-bit MMI

To calculate a bitwise logical AND.

# **Operation Code**

| 31     | 26 | 25 | 21 | 20 | 16 | 15 | 11 | 10    | 6 | 5      | 0 |
|--------|----|----|----|----|----|----|----|-------|---|--------|---|
| MMI    |    | r  | S  |    | rt | rd |    | PAND  |   | MMI2   |   |
| 011100 |    |    |    |    |    |    |    | 10010 |   | 001001 |   |
| 6      |    | 5  | ,  |    | 5  | 5  |    | 5     |   | 6      |   |

# **Format**

PAND rd, rs, rt

# Description

 $GPR[rd] \leftarrow GPR[rs] AND GPR[rt]$ 

Calculates a bitwise logical AND between the 128-bit values of GPR[rs] and GPR[rt]. The result is stored in GPR[rd].

The truth table values for AND are as follows:

| X | Y | X AND Y |
|---|---|---------|
| 0 | 0 | 0       |
| 0 | 1 | 0       |
| 1 | 0 | 0       |
| 1 | 1 | 1       |

# **Exceptions**

None

# Operation

 $GPR[rd]_{127..0} \hspace{1.5cm} \leftarrow GPR[rs]_{127..0} \hspace{0.1cm} AND \hspace{0.1cm} GPR[rt]_{127..0}$ 

# **PCEQB**: Parallel Compare for Equal Byte

128-bit MMI

To compare 16 pairs of byte data in parallel.

# **Operation Code**

| 31 | 26     | 25 | 21 | 20 | 16 | 15 | 11 | 10 6  | 5      | 0 |
|----|--------|----|----|----|----|----|----|-------|--------|---|
|    | MMI    | rs |    | rt |    | r  | d  | PCEQB | MMI1   |   |
|    | 011100 |    |    |    |    |    |    | 01010 | 101000 | ) |
|    | 6      | 5  |    | 5  |    |    | 5  | 5     | 6      |   |

#### **Format**

PCEQB rd, rs, rt

# **Description**

$$GPR[rd] \leftarrow (GPR[rs] = GPR[rt])$$

Splits the 128-bit values in GPR[rs] and GPR[rt] into sixteen bytes and compares the data in GPR[rs] with the corresponding data in GPR[rt]. If the results are equal, stores 0xFF and if not equal, stores 0x00 in the corresponding bytes in GPR[rd].

### **Exceptions**

None

```
if (GPR[rs]_{7..0} = GPR[rt]_{7..0}) then
     GPR[rd]_{7..0} \leftarrow 1^8
else
     GPR[rd]_{7..0} \leftarrow 0^8
endif
if (GPR[rs]_{15..8} = GPR[rt]_{15..8}) then
     GPR[rd]_{15..8} \leftarrow 1^8
else
     GPR[rd]_{15..8} \leftarrow 0^8
endif
(The same operations follow every 8 bits)
if (GPR[rs]_{127..120} = GPR[rt]_{127..120}) then
     GPR[rd]_{127..120} \leftarrow 1^8
else
     GPR[rd]_{127..120} \leftarrow 0^8
endif
```



# **PCEQH**: Parallel Compare for Equal Halfword

128-bit MMI

To compare 8 pairs of halfword data in parallel.

# **Operation Code**

| 31 | 26     | 25 | 21 | 20 | 16 | 15 | 11 | 10 6  | 5     | 0  |
|----|--------|----|----|----|----|----|----|-------|-------|----|
|    | MMI    | rs | ;  | rt |    | rd |    | PCEQH | MMI   | 1  |
|    | 011100 |    |    |    |    |    |    | 00110 | 10100 | 00 |
|    | 6      | 5  |    | 5  |    | 5  |    | 5     | 6     |    |

#### **Format**

PCEQH rd, rs, rt

# **Description**

$$GPR[rd] \leftarrow (GPR[rs] = GPR[rt])$$

Splits the 128-bit values in GPR[rs] and GPR[rt] into eight halfwords and compares the data in GPR[rs] with the corresponding data in GPR[rt]. If the results are equal, stores 0xFFFF and if not equal, stores 0x0000 in the corresponding halfwords in GPR[rd].

### **Exceptions**

None

```
if (GPR[rs]_{15..0} = GPR[rt]_{15..0}) then
     \text{GPR[rd]}_{15..0} \leftarrow 1^{16}
else
     GPR[rd]_{15..0} \leftarrow 0^{16}
endif
if (GPR[rs]_{31..16} = GPR[rt]_{31..16}) then
     \text{GPR}[\text{rd}]_{31..16} \leftarrow 1^{16}
else
     \text{GPR}[\text{rd}]_{31..16} \leftarrow 0^{16}
endif
(The same operations follow every 16 bits)
if (GPR[rs]_{127..112} = GPR[rt]_{127..112}) then
     \text{GPR}[\text{rd}]_{127..112} \leftarrow 1^{16}
else
     GPR[rd]_{127..112} \leftarrow 0^{16}
endif
```

|    | 127 | 112      | 111 | 96      | 95 |                 | 80 | 79 | 6               | 4 ( | 63 |                 | 48 | 47 |                 | 32 | 31 |                 | 16 | 15 |                 | 0 |
|----|-----|----------|-----|---------|----|-----------------|----|----|-----------------|-----|----|-----------------|----|----|-----------------|----|----|-----------------|----|----|-----------------|---|
| rs | А   | 7        | A   | 6       |    | A5              |    | A  | ۸4              |     |    | А3              |    |    | A2              |    |    | A1              |    |    | A0              |   |
|    | 127 | =<br>112 | 111 | =<br>96 | 95 | =               | 80 | 79 | = 6             | 4 ( | 63 | =               | 48 | 47 | =               | 32 | 31 | =               | 16 | 15 | =               | 0 |
| rt | В   | 7        | В   | 6       |    | B5              |    | E  | 34              |     |    | ВЗ              |    |    | B2              |    |    | B1              |    |    | B0              |   |
|    |     |          |     |         |    | I               |    |    | I               |     |    | I               |    |    |                 |    |    | ı               |    |    | I               |   |
|    | •   | <b>↓</b> | •   | ,       |    | <b>+</b>        |    | ,  | <b>↓</b>        |     |    | <b>\</b>        |    |    | <b>\</b>        |    |    | <b>\</b>        |    |    | <b>\</b>        |   |
|    | 127 | 112      | 111 | 96      | 95 |                 | 80 | 79 | 6               | 4 ( | 63 |                 | 48 | 47 |                 | 32 | 31 |                 | 16 | 15 |                 | 0 |
| rd | c   | 16       | C   | 16      |    | c <sup>16</sup> |    | c  | ; <sup>16</sup> |     |    | c <sup>16</sup> |    |    | c <sup>16</sup> |    |    | c <sup>16</sup> |    |    | c <sup>16</sup> |   |

# **PCEQW**: Parallel Compare for Equal Word

128-bit MMI

To compare 4 pairs of word data in parallel.

# **Operation Code**

| 31     | 26 | 25 | 21 | 20 | 16 | 15 | 11 | 10 6  | 5    | 0   |
|--------|----|----|----|----|----|----|----|-------|------|-----|
| MMI    |    | rs |    |    | rt | r  | d  | PCEQW | MM   | II1 |
| 011100 | )  |    |    |    |    |    |    | 00010 | 1010 | 000 |
| 6      |    | 5  |    |    | 5  |    | 5  | 5     | 6    |     |

#### **Format**

PCEQW rd, rs, rt

# **Description**

$$GPR[rd] \leftarrow (GPR[rs] = GPR[rt])$$

Splits the 128-bit values in GPR[rs] and GPR[rt] into four words and compares the data in GPR[rs] with the corresponding data in GPR[rt]. If the results are equal, stores 0xFFFFFFFF and if not equal, stores 0x000000000 in the corresponding words in GPR[rd].

#### **Exceptions**

None

```
if (GPR[rs]_{31..0} = GPR[rt]_{31..0}) then
     GPR[rd]_{31..0} \leftarrow 1^{32}
else
     GPR[rd]_{31..0} \leftarrow 0^{32}
endif
if (GPR[rs]_{63..32} = GPR[rt]_{63..32}) then
     GPR[rd]_{63..32} \leftarrow 1^{32}
else
     \text{GPR}[\text{rd}]_{63..32} \leftarrow 0^{32}
endif
if (GPR[rs]_{95..64} = GPR[rt]_{95..64}) then
     GPR[rd]_{95..64} \leftarrow 1^{32}
else
     GPR[rd]_{95..64} \leftarrow 0^{32}
endif
if (GPR[rs]_{127..96} = GPR[rt]_{127..96}) then
     GPR[rd]_{127..96} \leftarrow 1^{32}
else
     GPR[rd]_{127..96} \leftarrow 0^{32}
endif
```

|    | 127 | 96              | 95   | 64        | 63                       | 32 | 31   | 0             |
|----|-----|-----------------|------|-----------|--------------------------|----|------|---------------|
| rs |     | A3              |      | A2        | A1                       |    | A0   |               |
|    | 127 | =               | 95   | =         | <b>=</b> 63              | 32 | = 31 | 0             |
|    | 121 | 30              | T 95 | 04        | 1                        |    | J I  | $\overline{}$ |
| rt |     | В3              |      | B2        | B1                       |    | В0   |               |
|    |     |                 | •    |           |                          |    |      |               |
|    |     | $\triangledown$ |      | $\forall$ | $\stackrel{\wedge}{\Pi}$ |    | A    |               |
|    | 127 | 96              | 95   | 64        | 63                       | 32 | 31   | 0             |
| rd |     | c32             |      | c32       | c32                      | 2  | c32  |               |

# **PCGTB**: Parallel Compare for Greater Than Byte

128-bit MMI

To compare 16 pairs of byte data in parallel.

# **Operation Code**

| 31    | 26 | 25 | 21 | 20 | 16 | 15 | 11 | 10    | 5 |        | 0 |
|-------|----|----|----|----|----|----|----|-------|---|--------|---|
| MM    | [  | rs |    |    | rt | rc | l  | PCGTB |   | MMI0   |   |
| 01110 | 00 |    |    |    |    |    |    | 01010 |   | 001000 |   |
| 6     |    | .5 |    |    | 5  | 5  |    | 5     |   | 6      |   |

#### **Format**

PCGTB rd, rs, rt

# **Description**

 $GPR[rd] \leftarrow (GPR[rs] > GPR[rt])$ 

Splits the 128-bit values in GPR[rs] and GPR[rt] into sixteen 8-bit signed integers and compares the data in GPR[rs] with the corresponding data in GPR[rt]. If GPR[rs] is greater than GPR[rt], stores 0xFF and otherwise, stores 0x00 in the corresponding bytes in GPR[rd].

#### **Exceptions**

None

```
if (GPR[rs]_{7..0} > GPR[rt]_{7..0}) then
    GPR[rd]_{7..0} \leftarrow 1^8
else
    GPR[rd]_{7..0} \leftarrow 0^8
endif
if (GPR[rs]_{15..8} > GPR[rt]_{15..8}) then
    GPR[rd]_{15..8} \leftarrow 1^8
else
    GPR[rd]_{15..8} \leftarrow 0^8
endif
(The same operations follow every 8 bits)
if (GPR[rs]_{127..120} > GPR[rt]_{127..120}) then
    GPR[rd]_{127..120} \leftarrow 1^8
else
    GPR[rd]_{127..120} \leftarrow 0^8
endif
```



# **PCGTH**: Parallel Compare for Greater Than Halfword

128-bit MMI

To compare 8 pairs of halfword data in parallel.

# **Operation Code**

| 31 | 26     | 25 21 | 20 16 | 15 11 | 10 6  | 5 0    |
|----|--------|-------|-------|-------|-------|--------|
|    | MMI    | rs    | rt    | rd    | PCGTH | MMI0   |
|    | 011100 |       |       |       | 00110 | 001000 |
|    | 6      | 5     | 5     | 5     | 5     | 6      |

#### **Format**

PCGTH rd, rs, rt

# **Description**

 $GPR[rd] \leftarrow (GPR[rs] > GPR[rt])$ 

Splits the 128-bit values in GPR[rs] and GPR[rt] into eight 16-bit signed integers and compares the data in GPR[rs] with the corresponding data in GPR[rt]. If GPR[rs] is greater than GPR[rt], stores 0xFFFF and otherwise, stores 0x0000 in the corresponding halfwords in GPR[rd].

#### **Exceptions**

None

```
if (GPR[rs]_{15..0} > GPR[rt]_{15..0}) then
     \text{GPR[rd]}_{15..0} \leftarrow 1^{16}
else
     GPR[rd]_{15..0} \leftarrow 0^{16}
endif
if (GPR[rs]_{31..16} > GPR[rt]_{31..16}) then
     \text{GPR}[\text{rd}]_{31..16} \leftarrow 1^{16}
else
     GPR[rd]_{31..16} \leftarrow 0^{16}
endif
(The same operations follow every 16 bits)
if (GPR[rs]_{127..112} > GPR[rt]_{127..112}) then
     GPR[rd]_{127..112} \leftarrow 1^{16}
else
     GPR[rd]_{127..112} \leftarrow 0^{16}
endif
```

|    | 127 112         | 111 96          | 95 80           | 79 64           | 63 48           | 47 32           | 31 16           | 15 0            |
|----|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|
| rs | A7              | A6              | A5              | A4              | A3              | A2              | A1              | A0              |
|    | > 1127 × 112    | )<br>111 > 96   | 95 80           | 79 64           | 63 48           | 47 > 32         | 31 > 16         | > 0             |
| rt | B7              | В6              | B5              | B4              | В3              | B2              | B1              | В0              |
|    |                 |                 |                 |                 |                 |                 |                 |                 |
|    | +               | +               | +               | +               | +               | +               | +               | +               |
|    | 127 112         | 111 96          | 95 80           | 79 64           | 63 48           | 47 32           | 31 16           | <u> 15 0</u>    |
| rd | c <sup>16</sup> |

# **PCGTW**: Parallel Compare for Greater Than Word

128-bit MMI

To compare 4 pairs of word data in parallel.

# **Operation Code**

| 31    | 26 | 25 | 21 | 20 | 16 | 15 | 11 | 10 6  | 5      | 0 |
|-------|----|----|----|----|----|----|----|-------|--------|---|
| MMI   | -  | r  |    |    | rt | ro | 1  | PCGTW | MMI0   |   |
| 01110 | 0  |    |    |    |    |    |    | 00010 | 001000 |   |
| 6     |    |    | 5  |    | 5  | 5  |    | 5     | 6      |   |

#### **Format**

PCGTW rd, rs, rt

# **Description**

 $GPR[rd] \leftarrow (GPR[rs] > GPR[rt])$ 

Splits the 128-bit values in GPR[rs] and GPR[rt] into four 32-bit signed integers and compares the data in GPR[rs] with the corresponding data in GPR[rt]. If GPR[rs] is greater than GPR[rt], stores 0xFFFFFFFF, and otherwise stores 0x000000000 in the corresponding words in GPR[rd].

#### **Exceptions**

None

```
if (GPR[rs]_{31..0} > GPR[rt]_{31..0}) then
     GPR[rd]_{31..0} \leftarrow 1^{32}
else
     GPR[rd]_{31..0} \leftarrow 0^{32}
endif
if (GPR[rs]_{63..32} > GPR[rt]_{63..32}) then
     GPR[rd]_{63..32} \leftarrow 1^{32}
else
     GPR[rd]_{63..32} \leftarrow 0^{32}
endif
if (GPR[rs]_{95..64} > GPR[rt]_{95..64}) then
     GPR[rd]_{95..64} \leftarrow 1^{32}
else
     GPR[rd]_{95..64} \leftarrow 0^{32}
endif
if (GPR[rs]_{127..96} > GPR[rt]_{127..96}) then
     GPR[rd]_{127..96} \leftarrow 1^{32}
else
     GPR[rd]_{127..96} \leftarrow 0^{32}
endif
```

|    | 127 |                          | 96 | 95                   | 64 | 63 | 32   | 31   | 0 |
|----|-----|--------------------------|----|----------------------|----|----|------|------|---|
| rs |     | A3                       |    | A2                   |    | A1 |      | A0   |   |
|    | 127 | >                        | 96 | <b>&gt;</b> 95       | 64 | 63 | . 32 | > 31 | 0 |
| rt |     | В3                       |    | B2                   |    | B1 | -    | В0   |   |
|    |     |                          |    |                      |    |    |      |      |   |
|    |     | $\stackrel{\wedge}{\Pi}$ |    | $\frac{\wedge}{\Pi}$ |    |    |      | ₩    |   |
|    | 127 |                          | 96 | 95                   | 64 | 63 | 32   | 31   | 0 |
| rd |     | c32                      |    | c32                  |    | c3 | 2    | c32  |   |

# **PCPYH**: Parallel Copy Halfword

128-bit MMI

To copy halfword data in parallel.

# **Operation Code**

| 31     | 26 | 25 | 21   | 20 | 10 | 5 15 |    | 11 | 10    | 6 | 5 |        | 0 |
|--------|----|----|------|----|----|------|----|----|-------|---|---|--------|---|
| MMI    |    |    | 0    |    | rt |      | rd |    | PCPYH |   |   | MMI3   |   |
| 011100 |    | 0  | 0000 |    |    |      |    |    | 11011 |   |   | 101001 |   |
| 6      |    |    | 5    |    | 5  |      | 5  |    | 5     |   |   | 6      |   |

#### **Format**

PCPYH rd, rt

# **Description**

 $GPR[rd] \leftarrow GPR[rt]$ 

Splits GPR[rt] into the high-order and low-order 64 bits. Copies each of the least-significant halfwords into each of the halfwords of the two doublewords of GPR[rd].

# **Exceptions**

None

```
GPR[rd]_{15..0}
                                          \leftarrow \text{GPR}[\text{rt}]_{15..0}
GPR[rd]_{31..16}
                                         \leftarrow GPR[rt]<sub>15..0</sub>
                                         \leftarrow GPR[rt]<sub>15..0</sub>
GPR[rd]<sub>47..32</sub>
GPR[rd]<sub>63..48</sub>
                                          \leftarrow GPR[rt]<sub>15..0</sub>
GPR[rd]79..64
                                          \leftarrow \text{GPR}[\text{rt}]_{79..64}
                                          \leftarrow GPR[rt]<sub>79..64</sub>
GPR[rd]<sub>95..80</sub>
                                          \leftarrow GPR[rt]<sub>79..64</sub>
GPR[rd]_{111..96}
GPR[rd]<sub>127..112</sub>
                                          \leftarrow GPR[rt]<sub>79..64</sub>
```



# **PCPYLD**: Parallel Copy Lower Doubleword

128-bit MMI

To combine 2 doublewords.

# **Operation Code**

| 31 | 26    | 25 | 21 | 20 | 16 | 15 | 11 | 10 6   | 5      | 0 |
|----|-------|----|----|----|----|----|----|--------|--------|---|
| 1  | MMI   | rs |    | r  | t  | ro | 1  | PCPYLD | MMI2   |   |
| 03 | 11100 |    |    |    |    |    |    | 01110  | 001001 |   |
|    | 6     | 5  |    | .5 | 1  | .5 |    | 5      | 6      |   |

# **Format**

PCPYLD rd, rs, rt

# **Description**

 $GPR[rd] \leftarrow copy(GPR[rs], GPR[rt])$ 

To calculate a 128-bit value, in which the high-order and low-order 64 bits correspond to the low-order 64 bits of GPR[rs] and low-order 64 bits in GPR[rt] respectively, and stores it in GPR[rd].

# **Exceptions**

None

#### Operation

 $GPR[rd]_{127..0} \leftarrow GPR[rs]_{63..0} \mid \mid GPR[rt]_{63..0}$ 



# **PCPYUD**: Parallel Copy Upper Doubleword

128-bit MMI

To combine 2 doublewords.

# **Operation Code**

| 31     | 26 | 25 | 21 | 20 | 16 | 15 | 11 | 10 6   | 5 | 0      |
|--------|----|----|----|----|----|----|----|--------|---|--------|
| MMI    |    |    | rs | 1  | t  |    | rd | PCPYUD |   | MMI3   |
| 011100 | )  |    |    |    |    |    |    | 01110  | 1 | 101001 |
| 6      |    |    | 5  |    | 5  |    | 5  | 5      |   | 6      |

# **Format**

PCPYUD rd, rs, rt

# **Description**

 $GPR[rd] \leftarrow copy(GPR[rs], GPR[rt])$ 

To calculate a 128-bit value, in which the low-order and high-order 64 bits correspond to the high-order 64 bits of GPR[rs] and high-order 64 bits of GPR[rt] respectively, and stores it in GPR[rd].

# **Exceptions**

None

#### Operation

 $GPR[rd]_{127..64} \hspace{0.2cm} \leftarrow GPR[rt]_{127..64} \hspace{0.2cm} |\hspace{0.1cm}| \hspace{0.1cm} GPR[rs]_{127..64}$ 



# **PDIVBW**: Parallel Divide Broadcast Word

128-bit MMI

To divide four 32-bit signed integers by a 16-bit signed integer in parallel.

#### **Operation Code**

| 31 | 26   | 25 | 21 | 20 | 16 | 15    | 11 | 10     | 6 5 |        | 0 |
|----|------|----|----|----|----|-------|----|--------|-----|--------|---|
| N  | IMI  | rs |    | r  | t  | 0     |    | PDIVBW |     | MMI2   |   |
| 01 | 1100 |    |    |    |    | 00000 |    | 11101  |     | 001001 |   |
|    | 6    | 5  |    | .5 | 1  | 5     |    | 5      |     | 6      |   |

#### **Format**

PDIVBW rs, rt

#### **Description**

 $(LO, HI) \leftarrow GPR[rs] / GPR[rt]$ 

Splits GPR[rs] into four signed 32-bit integers and divides each of them by the least-significant halfword of GPR[rt]. The resulting four quotients (32-bit integers) are stored in the words corresponding to GPR[rs] in the LO register and the four remainders (16-bit integers) are zero-extended and stored in the words corresponding to GPR[rs] in the HI register.

#### Restrictions

If the least-significant halfword in GPR[rt] is zero, the arithmetic result is undefined. (An exception does not occur.)

#### **Exceptions**

None. If the divisor is 0, an exception does not occur on overflow.

#### Operation

 $\leftarrow$  GPR[rs]<sub>31..0</sub> DIV GPR[rt]<sub>15..0</sub> q0**r**0  $\leftarrow$  GPR[rs]<sub>31..0</sub> MOD GPR[rt]<sub>15..0</sub>  $\mathrm{LO}_{31..0}$ ←  $q0_{31..0}$  $\leftarrow$   $(r0_{15})^{16} \mid \mid r0_{15..0}$  $HI_{31..0}$  $\leftarrow$  GPR[rs]<sub>63..32</sub> DIV GPR[rt]<sub>15..0</sub> q1  $\leftarrow$  GPR[rs]<sub>63..32</sub> MOD GPR[rt]<sub>15..0</sub>  $LO_{63..32}$ ←  $q1_{31..0}$  $HI_{63..32}$  $\leftarrow$   $(r1_{15})^{16} \mid \mid r1_{15..0}$  $\leftarrow$  GPR[rs]<sub>95..64</sub> div GPR[rt]<sub>15..0</sub> q2r2  $\leftarrow$  GPR[rs]<sub>95..64</sub> mod GPR[rt]<sub>15..0</sub>  $\mathrm{LO}_{95..64}$  $\leftarrow$  q2<sub>31..0</sub>  $HI_{95..64}$  $\leftarrow$   $(r2_{15})^{16} \mid \mid r2_{15..0}$  $\leftarrow$  GPR[rs]<sub>127..96</sub> div GPR[rt]<sub>15..0</sub> q3  $\leftarrow$  GPR[rs]<sub>127..96</sub> mod GPR[rt]<sub>15..0</sub> r3  $LO_{127..96}$  $\leftarrow$  q3<sub>31..0</sub>  $\leftarrow$  (r3<sub>15</sub>)<sup>16</sup> | | r3<sub>15..0</sub>  $HI_{127..96}$ 



#### **Programming Notes**

In the EE Core, the integer divide operation proceeds asynchronously. An attempt to read the contents of the LO or HI register before the divide operation finishes will result in interlock. Other CPU instructions can execute without delay. Therefore, scheduling the divide operation appropriately can improve performance.

When 0x80000000(-2147483648), the signed minimum value, is divided by 0xFFFF(-1), the operation will result in an overflow. However, in this instruction an overflow exception does not occur and the following results will be returned.

Quotient: 0x80000000(-2147483648), Remainder: 0x00000000(0)

If an overflow or divide-by-zero is required to be detected, then add an instruction that detects these conditions following the divide instruction. Since the divide instruction is asynchronous, the divide operation and check can be executed in parallel. If an overflow or divide-by-zero is detected, then the system software can be informed of the problem by generating an exception using an appropriate code value with a BREAK instruction.

# **PDIVUW**: Parallel Divide Unsigned Word

128-bit MMI

To divide 2 pairs of 32-bit unsigned integers in parallel.

#### **Operation Code**

| 31 | 26     | 25 | 21 | 20 | 16 | 15    | 11 | 10     | 5 |        | 0 |
|----|--------|----|----|----|----|-------|----|--------|---|--------|---|
|    | MMI    | r  |    |    | rt | 0     |    | PDIVUW |   | MMI3   |   |
|    | 011100 |    |    |    |    | 00000 |    | 01101  |   | 101001 |   |
|    | 6      | -  | 5  |    | 5  | 5     |    | 5      |   | 6      |   |

#### **Format**

PDIVUW rs, rt

#### **Description**

 $(LO, HI) \leftarrow GPR[rs] / GPR[rt]$ 

Divides bits 31..0 of GPR[rs] by bits 31..0 of GPR[rt]. Both are treated as 32-bit unsigned integers. The resulting quotients and remainders are sign-extended and stored in bits 63..0 of the LO and HI registers respectively. Similarly, divides bits 95..64 of GPR[rs] by bits 95..64 of GPR[rt] and stores the results in bits 127..64 of LO and HI respectively.

#### Restrictions

If GPR[rt] and GPR[rs] are not sign-extended 32-bit values (bits 127..95 equal and bits 63..31 equal), then the result is undefined.

If the divisor is 0, an exception does not occur on overflow.

#### **Exceptions**

None. Even if the divisor is zero, a divide-by-zero exception does not occur.

#### Operation

if (NotWordValue(GPR[rs]) or NotWordValue(GPR[rt])) then UndefinedResult() endif

```
\begin{array}{lll} q0 & \leftarrow (0 \mid \mid GPR[rs]_{31..0}) \; DIV \; (0 \mid \mid GPR[rt]_{31..0}) \\ r0 & \leftarrow (0 \mid \mid GPR[rs]_{31..0}) \; MOD \; (0 \mid \mid GPR[rt]_{31..0}) \\ LO_{63..0} & \leftarrow (q0_{31})^{32} \mid \mid q0_{31..0} \\ HI_{63..0} & \leftarrow (r0_{31})^{32} \mid \mid r0_{31..0} \\ \end{array} \begin{array}{ll} q1 & \leftarrow (0 \mid \mid GPR[rs]_{95..64}) \; DIV \; (0 \mid \mid GPR[rt]_{95..64}) \\ r1 & \leftarrow (0 \mid \mid GPR[rs]_{95..64}) \; MOD \; (0 \mid \mid GPR[rt]_{95..64}) \\ LO_{127..64} & \leftarrow (q1_{31})^{32} \mid \mid q1_{31..0} \\ & \leftarrow (r1_{31})^{32} \mid \mid r1_{31..0} \end{array}
```

|    | 127 |          | 96 | 95            | 64          | 63 |          | 32 | 31            | 0           |
|----|-----|----------|----|---------------|-------------|----|----------|----|---------------|-------------|
| rs |     |          |    | Al            |             |    |          |    | A0            |             |
|    | 127 |          | 96 | 95            | 64          | 63 |          | 32 | 31            | 0           |
| rt |     |          |    | B1            |             |    |          |    | В0            |             |
|    |     |          |    |               |             | 1  |          |    |               |             |
|    |     |          |    |               | ٦           | لح |          |    |               |             |
|    | 127 |          | 96 | 95            | 64          | 63 |          | 32 | 31            | 0           |
| Ш  |     | sign ext |    | (0    A1) MOD | 0 (0    B1) |    | sign ext |    | (0    A0) MOE | 0 (0    B0) |
|    | 127 |          | 96 | 95            | 64          | 63 |          | 32 | 31            | 0           |
| LO |     | sign ext |    | (0    A1) DIV | (0    B1)   |    | sign ext |    | (0    A0) DIV | (0    B0)   |

# **Programming Notes**

In the EE Core, the integer divide operation proceeds asynchronously. An attempt to read the contents of the LO or HI register before the divide operation finishes will result in interlock. Other CPU instructions can execute without delay. Therefore, scheduling the divide operation appropriately can improve performance.

If divide-by-zero is required to be detected, then add an instruction that detects this condition following the divide instruction. Since the divide instruction is asynchronous, the divide operation and check can be executed in parallel. If divide-by-zero is detected, then the system software can be informed of the problem by generating an exception using an appropriate code value with a BREAK instruction.

# **PDIVW**: Parallel Divide Word

128-bit MMI

To divide 2 pairs of 32-bit signed integers in parallel.

#### **Operation Code**

| 31     | 26 | 25 | 21 | 20 | 16 | 15    | 11 | 10    | 6 | 5      | 0 |
|--------|----|----|----|----|----|-------|----|-------|---|--------|---|
| MMI    |    | 1  | rs |    | rt | 0     |    | PDIVW |   | MMI2   |   |
| 011100 |    |    |    |    |    | 00000 |    | 01101 |   | 001001 |   |
| 6      |    |    | 5  |    | 5  | 5     |    | 5     |   | 6      |   |

#### **Format**

PDIVW rs, rt

#### **Description**

 $(LO, HI) \leftarrow GPR[rs] / GPR[rt]$ 

Divides bits 31..0 of GPR[rs] by bits 31..0 of GPR[rt]. Both are treated as 32-bit signed integers. The resulting quotients and remainders are sign-extended and stored in bits 63..0 of the LO and HI registers respectively. Similarly, divides bits 95..64 of GPR[rs] by bits 95..64 of GPR[rt] and stores the results in bits 127..64 of LO and HI, respectively.

#### Restrictions

If GPR[rt] and GPR[rs] are not sign-extended 32-bit values (bits 127..95 equal and bits 63..31 equal), then the result is undefined.

If the divisor is 0, an exception does not occur on overflow. (An exception does not occur.)

#### **Exceptions**

None. If the divisor is zero, an exception does not occur when the arithmetic result overflows.

#### Operation

if (NotWordValue(GPR[rs]) or NotWordValue(GPR[rt])) then UndefinedResult() endif

 $\begin{array}{lll} q0 & \leftarrow GPR[rs]_{31..0} \ DIV \ GPR[rt]_{31..0} \\ r0 & \leftarrow GPR[rs]_{31..0} \ MOD \ GPR[rt]_{31..0} \\ q1 & \leftarrow GPR[rs]_{95..64} \ DIV \ GPR[rt]_{95..64} \end{array}$ 

r1  $\leftarrow$  GPR[rs]<sub>95..64</sub> MOD GPR[rt]<sub>95..64</sub>

 $\begin{array}{lll} & \leftarrow & \text{CFA[15]93..04 AIC} \\ \text{LO}_{63..0} & \leftarrow & (q0_{31})^{32} \mid \mid q0_{31..0} \\ \text{HI}_{63..0} & \leftarrow & (r0_{31})^{32} \mid \mid r0_{31..0} \\ \text{LO}_{127..64} & \leftarrow & (q1_{31})^{32} \mid \mid q1_{31..0} \\ \text{HI}_{127..64} & \leftarrow & (r1_{31})^{32} \mid \mid r1_{31..0} \end{array}$ 



#### **Programming Notes**

In the EE Core, the integer divide operation proceeds asynchronously. An attempt to read the contents of the LO or HI register before the divide operation finishes will result in interlock. Other CPU instructions can execute without delay. Therefore, scheduling the divide operation appropriately can improve performance.

When 0x80000000(-2147483648), the signed minimum value, is divided by 0xFFFFFFF(-1), the operation will result in an overflow. However, in this instruction an overflow exception does not occur and the following results will be returned:

Quotient: 0x80000000(-2147483648), Remainder: 0x00000000(0)

If an overflow or divide-by-zero is required to be detected, then add an instruction that detects these conditions following the divide instruction. Since the divide instruction is asynchronous, the divide operation and check can be executed in parallel. If an overflow or divide-by-zero is detected, then the system software can be informed of the problem by generating an exception using an appropriate code value with a BREAK instruction.

# **PEXCH**: Parallel Exchange Center Halfword

128-bit MMI

To exchange the position of halfwords in 128-bit data.

# **Operation Code**

| 31    | 26 | 25 | 21   | 20 | 16 | 15 | 11 | 10    | 6 | 5      | 0 |
|-------|----|----|------|----|----|----|----|-------|---|--------|---|
| MM    | I  |    | 0    |    | rt | rd |    | PEXCH |   | MMI3   |   |
| 01110 | 00 | 00 | 0000 |    |    |    |    | 11010 |   | 101001 |   |
| 6     |    |    | 5    |    | 5  | 5  |    | 5     |   | 6      |   |

#### **Format**

PEXCH rd, rt

# **Description**

 $GPR[rd] \leftarrow exchange(GPR[rt])$ 

Splits the 128-bit data in GPR[rt] into eight halfwords, exchanges the central halfwords of each doubleword, and stores them in GPR[rd]. See "Operation" about the details of the exchange.

# **Exceptions**

None

```
GPR[rd]_{15..0}
                                         \leftarrow \text{GPR}[\text{rt}]_{15..0}
GPR[rd]31..16
                                         \leftarrow GPR[rt]<sub>47..32</sub>
GPR[rd]<sub>47..32</sub>
                                        \leftarrow GPR[rt]<sub>31..16</sub>
GPR[rd]<sub>63..48</sub>
                                         \leftarrow GPR[rt]<sub>63..48</sub>
GPR[rd]79..64
                                         \leftarrow GPR[rt]<sub>79..64</sub>
GPR[rd]_{95..80}
                                         \leftarrow GPR[rt]<sub>111..96</sub>
GPR[rd]_{111..96}
                                         \leftarrow \text{GPR}[\text{rt}]_{95..80}
GPR[rd]<sub>127..112</sub>
                                         \leftarrow GPR[rt]<sub>127..112</sub>
```



# **PEXCW**: Parallel Exchange Center Word

128-bit MMI

To exchange the position of words in 128-bit data.

# **Operation Code**

| 31 | 26     | 25 21 | 20 | 16 | 15 | 11 | 10 6  | 5      | 0 |
|----|--------|-------|----|----|----|----|-------|--------|---|
|    | MMI    | 0     | 1  | t  | rd |    | PEXCW | MMI3   |   |
|    | 011100 | 00000 |    |    |    |    | 11110 | 101001 |   |
|    | 6      | 5     | 1  | 5  | 5  |    | 5     | 6      |   |

# **Format**

PEXCW rd, rt

# **Description**

 $GPR[rd] \leftarrow exchange(GPR[rt])$ 

Splits a 128-bit value in GPR[rt] into four words, exchanges the two central words, and stores the result in GPR[rd]. See "Operation" about the details of the exchange.

# **Exceptions**

None

$$\begin{array}{lll} GPR[rd]_{31..0} & \leftarrow GPR[rt]_{31..0} \\ GPR[rd]_{63..32} & \leftarrow GPR[rt]_{95..64} \\ GPR[rd]_{95..64} & \leftarrow GPR[rt]_{63..32} \\ GPR[rd]_{127..96} & \leftarrow GPR[rt]_{127..96} \end{array}$$



# **PEXEH**: Parallel Exchange Even Halfword

128-bit MMI

To exchange the position of halfwords in 128-bit data.

# **Operation Code**

| 31   | 26 | 25 | 21   | 20 | 16 | 15 | 11 | 10    | 5 5 |        | 0 |
|------|----|----|------|----|----|----|----|-------|-----|--------|---|
| MN   | II |    | 0    |    | rt | r  | d  | PEXEH |     | MMI2   |   |
| 0111 | 00 | 0  | 0000 |    |    |    |    | 11010 |     | 001001 |   |
| 6    |    |    | 5    |    | 5  | ļ  | 5  | 5     |     | 6      |   |

#### **Format**

PEXEH rd, rt

# **Description**

 $GPR[rd] \leftarrow exchange(GPR[rt])$ 

Splits a 128-bit value in GPR[rt] into eight halfwords, exchanges the sequence partially and stores the result in GPR[rd]. See "Operation" about the details of the exchange.

# **Exceptions**

None

$$\begin{array}{lll} GPR[rd]_{15..0} & \leftarrow GPR[rt]_{47..32} \\ GPR[rd]_{31..16} & \leftarrow GPR[rt]_{31..16} \\ GPR[rd]_{47..32} & \leftarrow GPR[rt]_{15..0} \\ GPR[rd]_{63..48} & \leftarrow GPR[rt]_{63..48} \\ GPR[rd]_{79..64} & \leftarrow GPR[rt]_{111..96} \\ GPR[rd]_{111..96} & \leftarrow GPR[rt]_{79..64} \\ GPR[rd]_{127..112} & \leftarrow GPR[rt]_{127..112} \end{array}$$



# **PEXEW**: Parallel Exchange Even Word

128-bit MMI

To exchange the position of words in 128-bit data.

# **Operation Code**

| 31 | 26     |       | 21 | 20 | 16 | 15 | 11 | 10 6  | 5      | 0 |
|----|--------|-------|----|----|----|----|----|-------|--------|---|
|    | MMI    | 0     |    | rt |    | rd |    | PEXEW | MMI2   |   |
|    | 011100 | 00000 |    |    |    |    |    | 11110 | 001001 |   |
|    | 6      | 5     |    | 5  |    | 5  |    | 5     | 6      |   |

# **Format**

PEXEW rd, rt

# **Description**

 $GPR[rd] \leftarrow exchange(GPR[rt])$ 

Splits a 128-bit value in GPR[rt] into four words, exchanges the two low-order words of each doubleword, and stores the result in GPR[rd]. See "Operation" about the details of the exchange.

# **Exceptions**

None

$$\begin{array}{lll} GPR[rd]_{31..0} & \leftarrow GPR[rt]_{95..64} \\ GPR[rd]_{63..32} & \leftarrow GPR[rt]_{63..32} \\ GPR[rd]_{95..64} & \leftarrow GPR[rt]_{31..0} \\ GPR[rd]_{127..96} & \leftarrow GPR[rt]_{127..96} \end{array}$$



# PEXT5: Parallel Extend from 5 bits

128-bit MMI

To extend 4 bytes in the 1-5-5-5 bit format to the 8-8-8-8 bit format.

#### **Operation Code**

| 31     | 26 | 25 | 21    | 20 | 16 | 15 |    | 11 | 10    | 6 | 5      | 0 |
|--------|----|----|-------|----|----|----|----|----|-------|---|--------|---|
| MMI    |    |    | 0     |    | rt |    | rd |    | PEXT5 |   | MMI0   |   |
| 011100 |    |    | 00000 |    |    |    |    |    | 11110 |   | 001000 |   |
| 6      |    |    | 5     |    | 5  |    | 5  |    | 5     |   | 6      |   |

#### **Format**

PEXT5 rd, rt

# **Description**

 $GPR[rd] \leftarrow extend(GPR[rt])$ 

Splits the 128-bit data in GPR[rt] into four words. Each of the low-order 16 bits are considered to be in the 1-5-5-5 bit data format, and they are extended to four words in the to 8-8-8-8 bit data format, as illustrated in "Operation". The resulting value is stored in GPR[rd].

#### **Exceptions**

None

### Operation





# **PEXTLB**: Parallel Extend Lower from Byte

128-bit MMI

To combine two doublewords interleaving by bytes.

# **Operation Code**

| 31 | 26     | 25 21 | 20 | 16 | 15 | 11 | 10 6   | 5      | 0 |
|----|--------|-------|----|----|----|----|--------|--------|---|
|    | MMI    | rs    | rt |    | rd |    | PEXTLB | MMI0   |   |
|    | 011100 |       |    |    |    |    | 11010  | 001000 |   |
|    | 6      | 5     | 5  |    | 5  |    | 5      | 6      |   |

#### **Format**

PEXTLB rd, rs, rt

# **Description**

 $GPR[rd] \leftarrow combine(GPR[rs], GPR[rt])$ 

Splits the low-order 64 bits of GPR[rs] and GPR[rt] into byte data and stores them in GPR[rd] in an interleaved manner.

# **Exceptions**

None

#### Operation

 $\begin{array}{ll} GPR[rd]_{15..0} & \leftarrow GPR[rs]_{7..0} \mid \mid GPR[rt]_{7..0} \\ GPR[rd]_{31..16} & \leftarrow GPR[rs]_{15..8} \mid \mid GPR[rt]_{15..8} \end{array}$ 

(The same operations follow every 16 bits)

 $GPR[rd]_{127..112} \qquad \leftarrow GPR[rs]_{63..56} \mid \mid GPR[rt]_{63..56}$ 



# **PEXTLH**: Parallel Extend Lower from Halfword

128-bit MMI

To combine two doublewords interleaving by halfwords.

# **Operation Code**

| 31 | 26     | 25 | 21 | 20 | 16 | 15 | 11 | 10 6   | 5      | 0 |
|----|--------|----|----|----|----|----|----|--------|--------|---|
|    | MMI    | rs |    | rt |    | rd |    | PEXTLH | MMI0   |   |
|    | 011100 |    |    |    |    |    |    | 10110  | 001000 |   |
|    | 6      | 5  |    | 5  |    | 5  |    | 5      | 6      |   |

#### **Format**

PEXTLH rd, rs, rt

# **Description**

 $GPR[rd] \leftarrow combine(GPR[rs], GPR[rt])$ 

Splits the low-order 64 bits of GPR[rs] and GPR[rt] into halfwords and stores them in GPR[rd] in an interleaved manner.

# **Exceptions**

None

### Operation

 $\begin{array}{ll} GPR[rd]_{31..0} & \leftarrow GPR[rs]_{15..0} \mid \mid GPR[rt]_{15..0} \\ GPR[rd]_{63..32} & \leftarrow GPR[rs]_{31..16} \mid \mid GPR[rt]_{31..16} \end{array}$ 

(The same operations follow every 32 bits)

 $GPR[rd]_{127..112} \qquad \leftarrow GPR[rs]_{63..48} \mid \mid GPR[rt]_{63..48}$ 



# **PEXTLW**: Parallel Extend Lower from Word

128-bit MMI

To combine two doublewords interleaving by words.

# **Operation Code**

| 31 |        | 26 | 25 | 21 | 20 | 16 | 15 |    | 11 | 10     | 6 5 |        | 0 |
|----|--------|----|----|----|----|----|----|----|----|--------|-----|--------|---|
|    | MMI    |    | rs |    | 1  | rt |    | rd |    | PEXTLW |     | MMI0   |   |
|    | 011100 |    |    |    |    |    |    |    |    | 10010  |     | 001000 |   |
|    | 6      |    | 5  |    |    | 5  |    | 5  |    | 5      |     | 6      |   |

# **Format**

PEXTLW rd, rs, rt

# **Description**

 $GPR[rd] \leftarrow combine(GPR[rs], GPR[rt])$ 

Splits the low-order 64 bits of GPR[rs] and GPR[rt] into words and stores them in GPR[rd] in an interleaved manner.

# **Exceptions**

None

#### Operation

 $\begin{array}{ll} GPR[rd]_{63..0} & \leftarrow GPR[rs]_{31..0} \mid \mid GPR[rt]_{31..0} \\ GPR[rd]_{127..64} & \leftarrow GPR[rs]_{63..32} \mid \mid GPR[rt]_{63..32} \end{array}$ 



# **PEXTUB**: Parallel Extend Upper from Byte

128-bit MMI

To combine two doublewords interleaving by bytes.

# **Operation Code**

| 31 | 20    | 6 2 | 5 71 | 20 | 16 | 15 | 11 | 10 6   | 5      | 0 |
|----|-------|-----|------|----|----|----|----|--------|--------|---|
|    | MMI   |     | rs   |    | rt | rd |    | PEXTUB | MMI1   |   |
| 0  | 11100 |     |      |    |    |    |    | 11010  | 101000 |   |
|    | 6     |     | 5    |    | 5  | 5  |    | 5      | 6      |   |

#### **Format**

PEXTUB rd, rs, rt

# **Description**

 $GPR[rd] \leftarrow combine(GPR[rs], GPR[rt])$ 

Splits the high-order 64 bits of GPR[rs] and GPR[rt] into bytes and stores them in GPR[rd] in an interleaved manner.

# **Exceptions**

None

### Operation

 $\begin{array}{ll} GPR[rd]_{15..0} & \leftarrow GPR[rs]_{71..64} \mid \mid GPR[rt]_{71..64} \\ GPR[rd]_{31..16} & \leftarrow GPR[rs]_{79..72} \mid \mid GPR[rt]_{79..72} \end{array}$ 

(The same operations follow every 16 bits)

 $GPR[rd]_{127..112} \qquad \leftarrow GPR[rs]_{127..120} \mid \mid GPR[rt]_{127..120}$ 



# **PEXTUH:** Parallel Extend Upper from Halfword

128-bit MMI

To combine two doublewords interleaving by halfwords.

# **Operation Code**

| 31 | 26     |    | 21 20 | 16 | 15 1 | 1 10 6 | 5 0    |
|----|--------|----|-------|----|------|--------|--------|
|    | MMI    | rs |       | rt | rd   | PEXTUH | MMI1   |
|    | 011100 |    |       |    |      | 10110  | 101000 |
|    | 6      | 5  |       | 5  | 5    | 5      | 6      |

#### **Format**

PEXTUH rd, rs, rt

# **Description**

 $GPR[rd] \leftarrow combine(GPR[rs], GPR[rt])$ 

Splits the high-order 64 bits of GPR[rs] and GPR[rt] into halfwords and stores them in GPR[rd] in an interleaved manner.

# **Exceptions**

None

#### Operation

 $\begin{array}{lll} GPR[rd]_{31..0} & \leftarrow GPR[rs]_{79.64} \mid | GPR[rt]_{79..64} \\ GPR[rd]_{63..32} & \leftarrow GPR[rs]_{95..80} \mid | GPR[rt]_{95..80} \\ GPR[rd]_{95..64} & \leftarrow GPR[rs]_{111..96} \mid | GPR[rt]_{111..96} \\ GPR[rd]_{127..96} & \leftarrow GPR[rs]_{127..112} \mid | GPR[rt]_{127..112} \end{array}$ 



# **PEXTUW:** Parallel Extend Upper from Word

128-bit MMI

To combine two doublewords interleaving by words.

#### **Operation Code**

| 31     | 26 | 25 | 21 | 20 | 16 | 15 |    | 11 | 10     | 6 | 5      | 0 |
|--------|----|----|----|----|----|----|----|----|--------|---|--------|---|
| MMI    |    |    | rs |    | rt |    | rd |    | PEXTUW |   | MMI1   |   |
| 011100 |    |    |    |    |    |    |    |    | 10010  |   | 101000 |   |
| 6      |    |    | 5  |    | 5  |    | 5  |    | 5      |   | 6      |   |

# **Format**

PEXTUW rd, rs, rt

# **Description**

 $GPR[rd] \leftarrow combine(GPR[rs], GPR[rt])$ 

Splits the high-order 64 bits of GPR[rs] and GPR[rt] into words and stores them in GPR[rd] in an interleaved manner.

# **Exceptions**

None

#### Operation

 $\begin{array}{ll} GPR[rd]_{63..0} & \leftarrow GPR[rs]_{95.64} \mid \mid GPR[rt]_{95..64} \\ GPR[rd]_{127..64} & \leftarrow GPR[rs]_{127..96} \mid \mid GPR[rt]_{127..96} \end{array}$ 



# PHMADH: Parallel Horizontal Multiply-Add Halfword

128-bit MMI

To multiply 8 pairs of 16-bit signed integers and horizontally add.

#### **Operation Code**

| 31    | 26 | 25 | 21 | 20 | 16 | 15 | 11 | 10 6   | 5      | 0 |
|-------|----|----|----|----|----|----|----|--------|--------|---|
| MMI   |    | r  |    |    | rt | rd |    | PHMADH | MMI2   |   |
| 01110 | 0  |    |    |    |    |    |    | 10001  | 001001 |   |
| 6     |    | F  |    |    | 5  | 5  |    | 5      | 6      |   |

#### **Format**

PHMADH rd, rs, rt

#### **Description**

$$(GPR[rd], HI, LO) \leftarrow GPR[rs] \times GPR[rt] + GPR[rs] \times GPR[rt]$$

Splits the 128-bit data in GPR[rs] and GPR[rt] into eight 16-bit signed integers. Multiplies the halfwords in GPR[rs] by the corresponding halfwords in GPR[rt], then adds the result of adjacent multiplications and stores them in the GPR[rd], HI and LO registers, as described in "Operation".

#### Exceptions

None. Even when the result of the arithmetic operation overflows, an overflow exception does not occur.



### **Programming Notes**

In the EE Core, the integer multiply operation proceeds asynchronously. An attempt to read the contents of the LO/HI/GPR[rd] registers before the multiply operation finishes will result in interlock. Other CPU instructions can execute without delay. Therefore, scheduling the multiply operation appropriately can improve performance.

Even when the result of a multiply operation overflows, an overflow exception does not occur. If an overflow is required to be detected, an explicit check is necessary.

# PHMSBH: Parallel Horizontal Multiply-Subtract Halfword

128-bit MMI

To multiply 8 pairs of 16-bit signed integers and horizontally subtract.

#### **Operation Code**

| 31    | 26 | 25 | 21 | 20 | 16 | 15 | 11 | 10 6   | 5      | 0 |
|-------|----|----|----|----|----|----|----|--------|--------|---|
| MMI   |    |    | :s | 1  | rt |    | rd | PHMSBH | MMI2   |   |
| 01110 | 0  |    |    |    |    |    |    | 10101  | 001001 |   |
| 6     |    |    | 5  |    | 5  |    | 5  | 5      | 6      |   |

#### **Format**

PHMSBH rd, rs, rt

#### **Description**

 $(GPR[rd], HI, LO) \leftarrow GPR[rs] \times GPR[rt] - GPR[rs] \times GPR[rt]$ 

Splits the 128-bit data in GPR[rs] and GPR[rt] into eight 16-bit signed integers. Multiplies the halfwords in GPR[rs] by the corresponding halfwords in GPR[rt], then subtracts the results of adjacent multiplications and stores them in the GPR[rd], HI and LO registers, as described in "Operation".

#### **Exceptions**

None

# Operation

 $\leftarrow \mathsf{GPR}[\mathsf{rs}]_{31..16} \times \mathsf{GPR}[\mathsf{rt}]_{31..16} - \mathsf{GPR}[\mathsf{rs}]_{15..0} \times \mathsf{GPR}[\mathsf{rt}]_{15..0}$ prod0  $\mathrm{LO}_{31..0}$  $\leftarrow prod0_{31..0}$  $\leftarrow prod0_{31..0}$ GPR[rd]<sub>31..0</sub>  $\leftarrow$  GPR[rs]<sub>63.48</sub> × GPR[rt]<sub>63.48</sub> – GPR[rs]<sub>47.32</sub> × GPR[rt]<sub>47.32</sub> prod1  $\leftarrow prod1_{31..0}$  $HI_{31..0}$  $GPR[rd]_{63..32}$  $\leftarrow prod1_{31..0}$ prod2  $\leftarrow$  GPR[rs]<sub>95..80</sub> × GPR[rt]<sub>95..80</sub> – GPR[rs]<sub>79..64</sub> × GPR[rt]<sub>79..64</sub>  $LO_{95..64}$  $\leftarrow \text{prod2}_{31..0}$ GPR[rd]<sub>95..64</sub>  $\leftarrow prod2_{31..0}$ prod3  $\leftarrow \mathsf{GPR}[\mathsf{rs}]_{127..112} \times \mathsf{GPR}[\mathsf{rt}]_{127..112} - \mathsf{GPR}[\mathsf{rs}]_{111..96} \times \mathsf{GPR}[\mathsf{rt}]_{111..96}$  $\leftarrow prod3_{31..0}$ HI<sub>95..64</sub> GPR[rd]<sub>127..96</sub>  $\leftarrow \text{prod3}_{31..0}$ 



### **Programming Notes**

In the EE Core, the integer multiply operation proceeds asynchronously. An attempt to read the contents of the LO/HI/GPR[rd] registers before the multiply operation finishes will result in interlock. Other CPU instructions can execute without delay. Therefore, scheduling the multiply operation appropriately can improve performance.

Even when the result of the multiply operation overflows, an overflow exception does not occur. If an overflow is required to be detected, an explicit check is necessary.

# **PINTEH:** Parallel Interleave Even Halfword

128-bit MMI

To combine 2 doublewords in a halfword wide interleaved operation.

# **Operation Code**

| 31 | 26     | 25 | 21 | 20 | 16 | 15 | 11 | 10 6   | 5      | 0 |
|----|--------|----|----|----|----|----|----|--------|--------|---|
|    | MMI    | rs |    | rt |    | rd |    | PINTEH | MMI3   |   |
|    | 011100 |    |    |    |    |    |    | 01010  | 101001 |   |
|    | 6      | 5  |    | 5  |    | 5  |    | 5      | 6      |   |

#### **Format**

PINTEH rd, rs, rt

# **Description**

 $GPR[rd] \leftarrow interleave(GPR[rs], GPR[rt])$ 

Splits the GPR[rs] and GPR[rt] into words, and stores each of the low-order halfwords in GPR[rd] in an interleaved manner.

# **Exceptions**

None

#### Operation

 $\begin{array}{lll} GPR[rd]_{31..0} & \leftarrow GPR[rs]_{15..0} \mid | GPR[rt]_{15..0} \\ GPR[rd]_{63..32} & \leftarrow GPR[rs]_{47..32} \mid | GPR[rt]_{47..32} \\ GPR[rd]_{95..64} & \leftarrow GPR[rs]_{79..64} \mid | GPR[rt]_{79..64} \\ GPR[rd]_{127..96} & \leftarrow GPR[rs]_{111..96} \mid | GPR[rt]_{111..96} \end{array}$ 



# **PINTH:** Parallel Interleave Halfword

128-bit MMI

To combine 2 doublewords in a halfword wide interleaved operation.

# **Operation Code**

| 3 | 1 20   | 6 25 | 21 | 20 | 16 | 15 | 11 | 10    | 6 | 5      | 0 |
|---|--------|------|----|----|----|----|----|-------|---|--------|---|
|   | MMI    |      | rs |    | rt | rd |    | PINTH |   | MMI2   |   |
|   | 011100 |      |    |    |    |    |    | 01010 |   | 001001 |   |
|   | 6      |      | 5  |    | 5  | 5  |    | 5     |   | 6      |   |

#### **Format**

PINTH rd, rs, rt

# **Description**

 $GPR[rd] \leftarrow interleave(GPR[rs], GPR[rt])$ 

Splits the high-order 64 bits of GPR[rs] and the low-order 64 bits of GPR[rt] into halfwords and stores them in GPR[rd] in an interleaved manner.

# **Exceptions**

None

### Operation

 $\begin{array}{lll} GPR[rd]_{31..0} & \leftarrow GPR[rs]_{79..64} \mid \mid GPR[rt]_{15..0} \\ GPR[rd]_{63..32} & \leftarrow GPR[rs]_{95..80} \mid \mid GPR[rt]_{31..16} \\ GPR[rd]_{95..64} & \leftarrow GPR[rs]_{111..96} \mid \mid GPR[rt]_{47..32} \\ GPR[rd]_{127..96} & \leftarrow GPR[rs]_{127..112} \mid \mid GPR[rt]_{63..48} \end{array}$ 



# **PLZCW**: Parallel Leading Zero or one Count Word

**EE Core** 

To count leading zeros or ones.

# **Operation Code**

| 31   | 26  | 25 | 21 | 20 | 16   | 15 | 11 | 10   | 6  | 5 |        | 0 |
|------|-----|----|----|----|------|----|----|------|----|---|--------|---|
| MN   | ΛI  | rs |    |    | 0    | r  | d  | 0    |    |   | PLZCW  |   |
| 0111 | 100 |    |    | 00 | 0000 |    |    | 0000 | 00 |   | 000100 |   |
| 6    |     | 5  |    |    | 5    |    | 5  | 5    |    |   | 6      |   |

#### **Format**

PLZCW rd, rs

# **Description**

 $GPR[rd] \leftarrow LZC(GPR[rs]) - 1$ 

Splits the 64-bit value in GPR[rs] into two words and counts the number of leading bits that have the same value as the highest-order bit (either zero or one) in both words. The result minus 1 is stored in the corresponding words in GPR[rd].

#### **Exceptions**

None

#### Operation

$$\begin{aligned} GPR[rd]_{31..0} & \leftarrow LZC(GPR[rs]_{31..0}) - 1 \\ GPR[rd]_{63..32} & \leftarrow LZC(GPR[rs]_{63..32}) - 1 \end{aligned}$$

If GPR[1] == 0x000F:FF0F:FF0F:F00F

Then

PLZCW 1, 1

GPR[1] == 0x0000:000B:0000:0007



# **PMADDH**: Parallel Multiply-Add Halfword

128-bit MMI

To multiply 8 pairs of 16-bit signed integers and accumulate in parallel.

#### **Operation Code**

| 31 |       | 26 | 25 | 21   | 20 | 10 | 5 | 15 | 11 | 10 6   | 5 |        | 0 |
|----|-------|----|----|------|----|----|---|----|----|--------|---|--------|---|
|    | MMI   |    | 1  | rs . |    | rt |   | rd |    | PMADDH | 1 | MMI2   |   |
| C  | 11100 |    |    |      |    |    |   |    |    | 10000  | 0 | 001001 |   |
|    | 6     |    |    | 5    |    | 5  |   | 5  |    | 5      |   | 6      |   |

#### **Format**

PMADDH rd, rs, rt

#### **Description**

$$(GPR[rd], HI, LO) \leftarrow (HI, LO) + GPR[rs] \times GPR[rt]$$

Splits GPR[rs] and GPR[rt] into eight 16-bit signed integers, multiplies each halfword in GPR[rs] by the corresponding halfword in GPR[rt], and adds the results to the corresponding words in the HI and LO registers. The result are stored in HI, LO, and GPR[rd].

#### Exceptions

None. Even when the result of the arithmetic operation overflows, an exception does not occur.

#### Operation

 $\leftarrow LO_{31..0} + GPR[rs]_{15..0} \times GPR[rt]_{15..0}$ prod0  $LO_{31..0}$  $\leftarrow prod0_{31..0}$ GPR[rd]<sub>31..0</sub>  $\leftarrow prod0_{31..0}$  $\leftarrow LO_{63..32} + GPR[rs]_{31..16} \times GPR[rt]_{31..16}$ prod1  $LO_{63..32}$  $\leftarrow \text{prod1}_{31..0}$ prod2  $\leftarrow$  HI<sub>31..0</sub> + GPR[rs]<sub>47..32</sub> × GPR[rt]<sub>47..32</sub>  $\leftarrow prod2_{31..0}$  $HI_{31..0}$ GPR[rd]<sub>63..32</sub>  $\leftarrow prod2_{31..0}$ prod3  $\leftarrow \text{HI}_{63..32} + \text{GPR}[\text{rs}]_{63..48} \times \text{GPR}[\text{rt}]_{63..48}$  $HI_{63..32}$  $\leftarrow$  prod3<sub>31..0</sub> prod4  $\leftarrow$  LO<sub>95..64</sub> + GPR[rs]<sub>79..64</sub> × GPR[rt]<sub>79..64</sub>  $LO_{95..64}$  $\leftarrow \text{prod4}_{31..0}$ GPR[rd]<sub>95..64</sub>  $\leftarrow \text{prod4}_{31..0}$  $\leftarrow$  LO<sub>127..96</sub> + GPR[rs]<sub>95..80</sub> × GPR[rt]<sub>95..80</sub> prod5 LO<sub>127..96</sub>  $\leftarrow \text{prod5}_{31..0}$ prod6  $\leftarrow$  HI<sub>95..64</sub> + GPR[rs]<sub>111..96</sub> × GPR[rt]<sub>111..96</sub>  $\leftarrow \text{prod6}_{31..0}$  $HI_{95..64}$  $\leftarrow prod6_{31..0}$ GPR[rd]<sub>127..96</sub>



In the EE Core, the integer multiply operation proceeds asynchronously. An attempt to read the contents of the LO/HI/GPR[rd] registers before the multiply operation finishes will result in interlock. Other CPU instructions can execute without delay. Therefore, scheduling the multiply operation appropriately can improve performance.

Even when the result of the multiply operation overflows, an overflow exception does not occur. If an overflow is required to be detected, an explicit check is necessary.

# **PMADDUW**: Parallel Multiply-Add Unsigned Word

128-bit MMI

To multiply 2 pairs of 32-bit unsigned integers and accumulate in parallel.

#### **Operation Code**

| 31 | 2     | 26 | 25 | 21 | 20 | 16 | 15 |    | 11 | 10      | 5 5 |        | 0 |
|----|-------|----|----|----|----|----|----|----|----|---------|-----|--------|---|
|    | MMI   |    | rs |    |    | rt |    | rd |    | PMADDUW |     | MMI3   |   |
| 0  | 11100 |    |    |    |    |    |    |    |    | 00000   |     | 101001 |   |
|    | 6     |    | 5  |    |    | 5  |    | 5  |    | 5       |     | 6      |   |

#### **Format**

PMADDUW rd, rs, rt

#### **Description**

$$(GPR[rd], HI, LO) \leftarrow (HI, LO) + GPR[rs] \times GPR[rt]$$

Multiplies bits 95..64 of GPR[rs] by bits 95..64 of GPR[rt] and bits 31..0 of GPR[rs] by bits 31..0 of GPR[rt] as unsigned 32-bit integers and adds the resulting 64-bit values to the corresponding words in the HI and LO registers. A part of the result is stored in GPR[rd]. See "Operation" for details.

#### Restrictions

If the contents of GPR[rt] and GPR[rs] are not sign-extended 32-bit values (bits 127..95 equal and bits 63..31 equal), then the result is undefined.

## **Exceptions**

None. Even when the result of the arithmetic operation overflows, an exception does not occur.

#### Operation

if (NotWordValue(GPR[rs]) or NotWordValue(GPR[rt])) then UndefinedResult() endif

```
prod0 \leftarrow (HI_{31..0} \mid \mid LO_{31..0}) + (0 \mid \mid GPR[rs]_{31..0}) \times (0 \mid \mid GPR[rt]_{31..0})
```

 $\begin{array}{lll} LO_{63..0} & \longleftarrow (prod0_{31})^{32} \mid \mid prod0_{31..0} \\ HI_{63..0} & \longleftarrow (prod0_{63})^{32} \mid \mid prod0_{63..32} \end{array}$ 

 $GPR[rd]_{63..0} \leftarrow prod0_{63..0}$ 

prod1 
$$\leftarrow$$
 (HI<sub>95..64</sub> | | LO<sub>95..64</sub>) + (0 | | GPR[rs]<sub>95..64</sub>) × (0 | | GPR[rt]<sub>95..64</sub>)

 $GPR[rd]_{127..64} \leftarrow prod1_{63..0}$ 



In the EE Core, the integer multiply operation proceeds asynchronously. An attempt to read the contents of the LO/HI/GPR[rd] registers before the multiply operation finishes will result in interlock. Other CPU instructions can execute without delay. Therefore, scheduling the multiply operation appropriately can improve performance.

Even when the result of the multiply operation overflows, an overflow exception does not occur. If an overflow is required to be detected, an explicit check is necessary.

# **PMADDW**: Parallel Multiply-Add Word

128-bit MMI

To multiply 2 pairs of 32-bit signed integers and accumulate in parallel.

### **Operation Code**

| 31 |        | 26 | 25 | 21 | 20 | 10 | ó | 15 | 11 | 10 6   | 5   | 0        |
|----|--------|----|----|----|----|----|---|----|----|--------|-----|----------|
|    | MMI    |    |    | rs |    | rt |   | rc | 1  | PMADDW | MN  | MI2      |
| (  | 011100 |    |    |    |    |    |   |    |    | 00000  | 001 | 001      |
|    | 6      |    |    | 5  |    | 5  |   | 5  |    | 5      | (   | <u> </u> |

#### **Format**

PMADDW rd, rs, rt

## **Description**

$$(GPR[rd], HI, LO) \leftarrow (HI, LO) + GPR[rs] \times GPR[rt]$$

Multiplies bits 95..64 of GPR[rs] by bits 95..64 of GPR[rt] and bits 31..0 of GPR[rs] by bits 31..0 of GPR[rt] as signed 32-bit integers and adds the resulting 64-bit value to the corresponding word positions in the HI and LO registers. A part of the result is stored in GPR[rd]. See "Operation" for details.

## Restrictions

If the contents of GPR[rt] and GPR[rs] are not sign-extended 32-bit values (bits 127..95 equal and bits 63..31 equal), then the result is undefined.

#### **Exceptions**

None

#### Operation

if (NotWordValue(GPR[rs]) or NotWordValue(GPR[rt])) then UndefinedResult() endif

 $prod0 \hspace{1cm} \leftarrow (HI_{31..0} \mid \mid LO_{31..0}) + GPR[rs]_{31..0} \times GPR[rt]_{31..0}$ 

 $GPR[rd]_{63..0} \qquad \leftarrow prod0_{63..0}$ 

prod1  $\leftarrow$  (HI<sub>95..64</sub> | | LO<sub>95..64</sub>) + GPR[rs]<sub>95..64</sub> × GPR[rt]<sub>95..64</sub>

LO<sub>127..64</sub>  $\leftarrow$  (prod1<sub>31</sub>)<sup>32</sup> || prod1<sub>31..0</sub> HI<sub>127..64</sub>  $\leftarrow$  (prod1<sub>63</sub>)<sup>32</sup> || prod1<sub>63..32</sub>

 $GPR[rd]_{127..64} \leftarrow prod1_{63..0}$ 



In the EE Core, the integer multiply operation proceeds asynchronously. An attempt to read the contents of the LO/HI/GPR[rd] registers before the multiply operation finishes will result in interlock. Other CPU instructions can execute without delay. Therefore, scheduling the multiply operation appropriately can improve performance.

Even when the result of the multiply operation overflows, an overflow exception does not occur. If an overflow is required to be detected, an explicit check is necessary.

## **PMAXH**: Parallel Maximize Halfword

128-bit MMI

To compare 16-bit signed integers and calculate the maximum value (8 parallel operations).

## **Operation Code**

| 31 | 26     | 75 | 21 20 | 16 | 15 1 | 1 10 | 6     | 5      | 0 |
|----|--------|----|-------|----|------|------|-------|--------|---|
|    | MMI    | rs |       | rt | rd   | P    | MAXH  | MMI0   |   |
|    | 011100 |    |       |    |      |      | 00111 | 001000 |   |
|    | 6      | 5  |       | 5  | 5    |      | 5     | 6      |   |

#### **Format**

PMAXH rd, rs, rt

## **Description**

 $GPR[rd] \leftarrow max(GPR[rs], GPR[rt])$ 

Splits the 128-bit value in GPR[rs] and GPR[rt] into eight 16-bit signed integers and compares the data in GPR[rs] with the corresponding data in GPR[rt] and stores the maximum value in the corresponding halfwords in GPR[rd].

#### **Exceptions**

None

```
if ((GPR[rs]_{15..0} > GPR[rt]_{15..0}) then
     GPR[rd]<sub>15..0</sub>
                              \leftarrow GPR[rs]<sub>15..0</sub>
else
     GPR[rd]<sub>15..0</sub>
                                  \leftarrow GPR[rt]<sub>15..0</sub>
endif
if ((GPR[rs]_{31..16} > GPR[rt]_{31..16}) then
     GPR[rd]_{31..16}
                               \leftarrow GPR[rs]<sub>31..16</sub>
else
     GPR[rd]<sub>31..16</sub>
                                   \leftarrow GPR[rt]<sub>31..16</sub>
endif
 (The same operations follow every 16 bits)
if ((GPR[rs]_{127..112} > GPR[rt]_{127..112}) then
     GPR[rd]_{127..112} \qquad \leftarrow GPR[rs]_{127..112}
else
     GPR[rd]_{127..112} \leftarrow GPR[rt]_{127..112}
endif
```

|    | 127 | 112     | 111    | 96    | 95  | 80      | 79  | 64          | 63  |          | 48  | 47  | 32          | 31   | 16          | 15  |       | 0   |
|----|-----|---------|--------|-------|-----|---------|-----|-------------|-----|----------|-----|-----|-------------|------|-------------|-----|-------|-----|
| rs |     | A7      | A6     |       |     | A5      |     | A4          |     | A3       |     |     | A2          |      | A1          |     | A0    |     |
|    | 127 | 112     | 111    | 96    | 95  | 80      | 79  | 64          | 63  |          | 48  | 47  | 32          | 31   | 16          | 15  |       | 0   |
| rt |     | В7      | В6     |       |     | B5      |     | B4          |     | В3       |     | ]   | B2          | F    | 31          |     | В0    |     |
| _  |     |         |        |       |     |         |     | Ī           |     |          |     |     |             |      |             |     |       |     |
|    | 127 | 112     | 111    | 96    | 95  | ₩ 80    | 79  | <b>♦</b> 64 | 63  | <b>\</b> | 48  | 47  | <b>♦</b> 32 | 31   | <b>♦</b> 16 | 15  | •     | 0   |
| rd | max | (A7,B7) | max(At | 6,B6) | max | (A5,B5) | max | (A4,B4)     | max | x(A3,1   | B3) | max | (A2,B2)     | max( | (Al,Bl)     | max | x(A0, | B0) |

# **PMAXW**: Parallel Maximize Word

128-bit MMI

To compare 32-bit signed integers and calculate the maximum value (4 parallel operations).

## **Operation Code**

| 31 | 2      | 26 | 25 | 21 | 20 | 16 | 15 | 1  | 1 | 10    | 6 | 5      | 0 |
|----|--------|----|----|----|----|----|----|----|---|-------|---|--------|---|
|    | MMI    |    | rs |    |    | rt |    | rd |   | PMAXW |   | MMI0   |   |
| (  | 011100 |    |    |    |    |    |    |    |   | 00011 |   | 001000 |   |
|    | 6      |    | 5  |    |    | 5  |    | 5  |   | 5     |   | 6      |   |

#### **Format**

PMAXW rd, rs, rt

## **Description**

 $GPR[rd] \leftarrow max(GPR[rs], GPR[rt])$ 

Splits the 128-bit value in GPR[rs] and GPR[rt] into four 32-bit signed integers and compares the data in GPR[rs] with the corresponding data in GPR[rt] and stores the maximum value in the corresponding words in GPR[rd].

## **Exceptions**

None

```
if ((GPR[rs]_{31..0} > GPR[rt]_{31..0}) then
      GPR[rd]31..0
                                      \leftarrow GPR[rs]<sub>31..0</sub>
else
      GPR[rd]<sub>31..0</sub>
                                       \leftarrow GPR[rt]<sub>31..0</sub>
endif
if ((GPR[rs]_{63..32} > GPR[rt]_{63..32}) then
      GPR[rd]<sub>63..32</sub>
                                   \leftarrow GPR[rs]<sub>63..32</sub>
else
                                       \leftarrow GPR[rt]<sub>63..32</sub>
      GPR[rd]<sub>63..32</sub>
endif
if ((GPR[rs]_{95..64} > GPR[rt]_{95..64}) then
      GPR[rd]<sub>95..64</sub>
                                    \leftarrow GPR[rs]<sub>95..64</sub>
else
                                      \leftarrow GPR[rt]<sub>95..64</sub>
      GPR[rd]<sub>95..64</sub>
endif
if ((GPR[rs]_{127..96} > GPR[rt]_{127..96}) then
      GPR[rd]<sub>127..96</sub>
                                   ← GPR[rs]<sub>127..96</sub>
else
      GPR[rd]<sub>127..96</sub>
                                   \leftarrow GPR[rt]<sub>127..96</sub>
endif
```

|    | 127       | 96 | 95          | 64     | 63    | 32     | 31         | 0 |
|----|-----------|----|-------------|--------|-------|--------|------------|---|
| rs | A3        |    | A           | 2      | A     | 1      | A0         |   |
|    | 127       | 96 | 95          | 64     | 63    | 32     | 31         | 0 |
| rt | В3        |    | B           | 2      | В     | 1      | В0         |   |
| _  |           |    |             |        |       |        |            |   |
|    | 127       | 96 | <b>▼</b> 95 | 64     | 63    | 32     | 31         | 0 |
| rd | max(A3,B3 | )  | max(A       | (2,B2) | max(A | .1,B1) | max(A0,B0) |   |

# **PMFHI**: Parallel Move From HI Register

128-bit MMI

To copy the 128-bit value in the HI register to a GPR.

# **Operation Code**

| 31     | 26 | 25           | 16 | 15 | 11 | 10    | 6 | 5      | 0 |
|--------|----|--------------|----|----|----|-------|---|--------|---|
| MMI    |    | 0            |    | rd |    | PMFHI |   | MMI2   |   |
| 011100 |    | 00 0000 0000 |    |    |    | 01000 |   | 001001 |   |
| 6      |    | 10           |    | 5  |    | 5     |   | 6      |   |

## **Format**

PMFHI rd

# Description

 $GPR[rd] \leftarrow HI$ 

Stores the 128-bit value in the HI register into GPR[rd].

# **Exceptions**

None

# Operation

 $GPR[rd]_{127..0} \leftarrow HI_{127..0}$ 

# PMFHL.LH: Parallel Move From HI/LO Register

128-bit MMI

To copy the contents of the HI and LO registers to a GPR in halfword units.

## **Operation Code**

| 31     | 26 | 25          | 16 | 15 | 11 | 10    | 5 5 |        | 0 |
|--------|----|-------------|----|----|----|-------|-----|--------|---|
| MMI    |    | 0           |    | rd |    | fmt   |     | PMFHL  |   |
| 011100 |    | 00 0000 000 | 00 |    |    | 00011 |     | 110000 |   |
| 6      |    | 10          |    | 5  |    | 5     |     | 6      |   |

## **Format**

PMFHL.LH rd

## **Description**

 $GPR[rd] \leftarrow HI / LO$ 

Splits the contents of the HI and LO registers into halfwords, rearranges them as shown in "Operation", and stores them in GPR[rd].

## **Exceptions**

None

$$\begin{array}{lll} GPR[rd]_{15..0} & \leftarrow LO_{15..0} \\ GPR[rd]_{31..16} & \leftarrow LO_{47..32} \\ GPR[rd]_{47..32} & \leftarrow HI_{15..0} \\ GPR[rd]_{63..48} & \leftarrow HI_{47..32} \\ GPR[rd]_{79..64} & \leftarrow LO_{79..64} \\ GPR[rd]_{95..80} & \leftarrow LO_{111..96} \\ GPR[rd]_{111..96} & \leftarrow HI_{79..64} \\ GPR[rd]_{127..112} & \leftarrow HI_{111..96} \end{array}$$



# PMFHL.LW: Parallel Move From HI/LO Register

128-bit MMI

To copy the contents of the HI and LO registers to a GPR in word units.

## **Operation Code**

| 31     | 26 | 25           | 16 | 15 | 11 | 10    | 6 5 |        | 0 |
|--------|----|--------------|----|----|----|-------|-----|--------|---|
| MMI    |    | 0            |    | rd |    | fmt   |     | PMFHL  |   |
| 011100 |    | 00 0000 0000 |    |    |    | 00000 |     | 110000 |   |
| 6      |    | 10           |    | 5  |    | 5     |     | 6      |   |

## **Format**

PMFHL.LW rd

## **Description**

 $GPR[rd] \leftarrow HI / LO$ 

Splits the contents of the HI and LO registers into words, rearranges them as shown in "Operation", and stores them in GPR[rd].

## **Exceptions**

None

$$GPR[rd]_{31..0}$$
  $\leftarrow LO_{31..0}$   
 $GPR[rd]_{63..32}$   $\leftarrow HI_{31..0}$   
 $GPR[rd]_{95..64}$   $\leftarrow LO_{95..64}$   
 $GPR[rd]_{127..96}$   $\leftarrow HI_{95..64}$ 



# PMFHL.SH: Parallel Move From HI/LO Register

128-bit MMI

To saturate the contents of HI/LO register to signed halfwords and copy to a GPR.

## **Operation Code**

| 31     | 26 | 25         | 16 | 15 | 11 | 10 6  | 5    | 0        |
|--------|----|------------|----|----|----|-------|------|----------|
| MMI    |    | 0          |    | rd |    | fmt   | PMF  | HL       |
| 011100 |    | 00 0000 00 | 00 |    |    | 00100 | 1100 | 000      |
| 6      |    | 10         |    | 5  |    | 5     | 6    | <u> </u> |

## **Format**

PMFHL.SH rd

## **Description**

```
GPR[rd] \leftarrow HI / LO
```

Splits the contents of HI/LO registers into words, saturates them to 16-bit signed integers, rearranges them as shown in "Operation", and stores them in GPR[rd].

## **Exceptions**

None

```
GPR[rd]_{15..0}
                                \leftarrow clamp(LO<sub>31..0</sub>)
GPR[rd]_{31..16}
                                \leftarrow clamp(LO<sub>63..32</sub>)
GPR[rd]<sub>47..32</sub>
                                \leftarrow clamp(HI<sub>31..0</sub>)
GPR[rd]<sub>63..48</sub>
                                \leftarrow clamp(HI<sub>63..32</sub>)
GPR[rd]79..64
                                \leftarrow clamp(LO<sub>95..64</sub>)
GPR[rd]<sub>95..80</sub>
                                \leftarrow clamp(LO<sub>127..96</sub>)
GPR[rd]<sub>111..96</sub>
                                \leftarrow clamp(HI<sub>95..64</sub>)
                                \leftarrow clamp(HI<sub>127..96</sub>)
GPR[rd]<sub>127..112</sub>
clamp(X)
begin
  if (X > 0x00007FFF) then
     clamp := 0x7FFF
  else if (X < 0xFFFF8000) then
     clamp := 0x8000
      clamp := X
  endif
end
```



# PMFHL.SLW: Parallel Move From HI/LO Register

128-bit MMI

To copy the contents of HI/LO register to a GPR in word units.

## **Operation Code**

| 31     | 26 | 25      | 16     | 15 | 11 | 10 6  | 5 |        | 0 |
|--------|----|---------|--------|----|----|-------|---|--------|---|
| MMI    |    | 0       |        | rd |    | fmt   |   | PMFHL  |   |
| 011100 |    | 00 0000 | 0000 C |    |    | 00010 |   | 110000 |   |
| 6      |    | 1(      | )      | 5  |    | 5     |   | 6      |   |

#### **Format**

PMFHL.SLW rd

## **Description**

 $GPR[rd] \leftarrow HI / LO$ 

Splits the contents of the HI and LO registers into word data and combines them. Then saturates to 32-bit signed integers and stores them in GPR[rd].

## **Exceptions**

None

```
if ( (HI_{31..0} \mid \mid LO_{31..0}) \ge 0x000000007FFFFFFF ) then
                     \leftarrow 0x000000007FFFFFFF
    GPR[rd]<sub>63..0</sub>
else if ( (HI_{31..0} | | LO_{31..0}) <= 0xFFFFFFF80000000 ) then
    GPR[rd]_{63..0} \leftarrow 0xFFFFFFFF80000000
else
    GPR[rd]<sub>63..0</sub>
                     \leftarrow (LO_{31})^{32} \mid \mid LO_{31..0}
endif
if ( (HI_{95..64} \mid \mid LO_{95..64}) \ge 0x000000007FFFFFFF ) then
    GPR[rd]_{127...64} \qquad \leftarrow 0x000000007FFFFFFF
else if ( (HI_{95..64} | LO_{95..64}) \le 0xFFFFFFF80000000 ) then
    GPR[rd]<sub>127.. 64</sub>
                          \leftarrow 0xFFFFFFFF800000000
else
    GPR[rd]<sub>127.. 64</sub>
                          \leftarrow (LO_{95})^{32} \mid \mid LO_{95..64}
endif
```





# PMFHL.UW: Parallel Move From HI/LO Register

128-bit MMI

To copy the contents of the HI/LO registers to a GPR in word units.

# **Operation Code**

| 31     | 26 | 25           | 16 | 15 | 11 | 10    | 5 |        | 0 |
|--------|----|--------------|----|----|----|-------|---|--------|---|
| MMI    |    | 0            |    | rd |    | fmt   |   | PMFHL  |   |
| 011100 | )  | 00 0000 0000 |    |    |    | 00001 |   | 110000 |   |
| 6      |    | 10           |    | 5  |    | 5     |   | 6      |   |

## **Format**

PMFHL.UW rd

## **Description**

 $GPR[rd] \leftarrow HI / LO$ 

Splits the contents of HI/LO registers into word data, rearranges them as shown in "Operation", and stores them in GPR[rd].

## **Exceptions**

None

$$\begin{array}{lll} GPR[rd]_{31..0} & \leftarrow LO_{63..32} \\ GPR[rd]_{63..32} & \leftarrow HI_{63..32} \\ GPR[rd]_{95..64} & \leftarrow LO_{127..96} \\ GPR[rd]_{127..96} & \leftarrow HI_{127..96} \end{array}$$



# **PMFLO**: Parallel Move From LO Register

128-bit MMI

To copy the 128-bit value in the LO register to a GPR.

# **Operation Code**

| 31     | 26 | 25           | 16 | 15 | 11 | 10    | 5 5 |        | 0 |
|--------|----|--------------|----|----|----|-------|-----|--------|---|
| MMI    |    | 0            |    | rd |    | PMFLO |     | MMI2   |   |
| 011100 |    | 00 0000 0000 |    |    |    | 01001 |     | 001001 |   |
| 6      |    | 10           |    | 5  |    | 5     |     | 6      |   |

## **Format**

PMFLO rd

# Description

 $GPR[rd] \leftarrow LO$ 

Stores the 128-bit value in the LO register into GPR[rd].

# **Exceptions**

None

# Operation

 $GPR[rd]_{127..0} \leftarrow LO_{127..0}$ 

## **PMINH**: Parallel Minimize Halfword

128-bit MMI

To compare 16-bit signed integers and calculate minimum value (8 parallel operations).

## **Operation Code**

| 31 | 2      | 26 | 75 | 21 | 20 10 | 5 | 15 | 11 | 10    | 6 5 | 0      |
|----|--------|----|----|----|-------|---|----|----|-------|-----|--------|
|    | MMI    |    | rs |    | rt    |   | rd |    | PMINH |     | MMI1   |
|    | 011100 |    |    |    |       |   |    |    | 00111 |     | 101000 |
|    | 6      |    | 5  |    | 5     |   | 5  |    | 5     |     | 6      |

#### **Format**

PMINH rd, rs, rt

## **Description**

 $GPR[rd] \leftarrow min(GPR[rs], GPR[rt])$ 

Splits the 128-bit value in GPR[rs] and GPR[rt] into eight 16-bit signed integers, compares the data in GPR[rs] with the corresponding data in GPR[rt], and stores the minimum value in the corresponding halfwords in GPR[rd].

## **Exceptions**

None

```
if ((GPR[rs]_{15..0} > GPR[rt]_{15..0}) then
                                    \leftarrow GPR[rt]<sub>15..0</sub>
     GPR[rd]<sub>15..0</sub>
else
     GPR[rd]<sub>15..0</sub>
                                    \leftarrow GPR[rs]<sub>15..0</sub>
endif
if ((GPR[rs]_{31..16} > GPR[rt]_{31..16}) then
     GPR[rd]<sub>31..16</sub>
                                    \leftarrow GPR[rt]<sub>31..16</sub>
else
     GPR[rd]<sub>31..16</sub>
                                    \leftarrow GPR[rs]<sub>31..16</sub>
endif
(The same operations follow every 16 bits)
if ((GPR[rs]_{127..112} > GPR[rt]_{127..112}) then
     GPR[rd]_{127..112} \qquad \leftarrow GPR[rt]_{127..112}
else
     GPR[rd]<sub>127..112</sub>
                                    \leftarrow GPR[rs]<sub>127..112</sub>
endif
```



## **PMINW**: Parallel Minimize Word

128-bit MMI

To compare 32-bit signed integers and calculate minimum value (4 parallel operations).

## **Operation Code**

| 31     | 26 | 25 | 21 | 20 | 16 | 15 | 11 | 10    | 6 5 |        | 0 |
|--------|----|----|----|----|----|----|----|-------|-----|--------|---|
| MMI    |    |    | rs |    | rt |    | rd | PMINW |     | MMI1   |   |
| 011100 |    |    |    |    |    |    |    | 00011 |     | 101000 |   |
| 6      |    |    | 5  |    | 5  |    | 5  | 5     |     | 6      |   |

#### **Format**

PMINW rd, rs, rt

## **Description**

 $GPR[rd] \leftarrow min(GPR[rs], GPR[rt])$ 

Splits the 128-bit value in GPR[rs] and GPR[rt] into four 32-bit signed integers and compares the data in GPR[rs] with the corresponding data in GPR[rt] and stores the minimum value in the corresponding words in GPR[rd].

## **Exceptions**

None

```
if ((GPR[rs]_{31..0} > GPR[rt]_{31..0}) then
      GPR[rd]<sub>31..0</sub>
                                     \leftarrow GPR[rt]<sub>31..0</sub>
else
      GPR[rd]<sub>31..0</sub>
                                       \leftarrow GPR[rs]<sub>31..0</sub>
endif
if ((GPR[rs]_{63..32} > GPR[rt]_{63..32}) then
      GPR[rd]<sub>63..32</sub>
                                    \leftarrow GPR[rt]<sub>63..32</sub>
else
      GPR[rd]<sub>63..32</sub>
                                       \leftarrow GPR[rs]<sub>63..32</sub>
endif
if ((GPR[rs]_{95..64} > GPR[rt]_{95..64}) then
      GPR[rd]<sub>95..64</sub>
                                     \leftarrow GPR[rt]<sub>95..64</sub>
else
      GPR[rd]<sub>95..64</sub>
                                       \leftarrow GPR[rs]<sub>95..64</sub>
endif
if ((GPR[rs]_{127..96} > GPR[rt]_{127..96}) then
      GPR[rd]<sub>127..96</sub>
                                    \leftarrow GPR[rt]<sub>127..96</sub>
else
      GPR[rd]<sub>127..96</sub>
                                    \leftarrow GPR[rs]<sub>127..96</sub>
endif
```



# **PMSUBH**: Parallel Multiply-Subtract Halfword

128-bit MMI

To multiply 8 pairs of 16-bit signed integers and subtract in parallel.

### **Operation Code**

| 31     | 26 | 25 | 21 | 20 | 16 | 15 | 11 | 10 6   | 5 | 0     |
|--------|----|----|----|----|----|----|----|--------|---|-------|
| MMI    |    |    | rs |    | rt |    | rd | PMSUBH | N | MMI2  |
| 011100 | )  |    |    |    |    |    |    | 10100  | 0 | 01001 |
| 6      |    |    | 5  |    | 5  |    | 5  | 5      |   | 6     |

#### **Format**

PMSUBH rd, rs, rt

#### **Description**

$$(GPR[rd], HI, LO) \leftarrow (HI, LO) - GPR[rs] \times GPR[rt]$$

Splits GPR[rs] and GPR[rt] into eight 16-bit signed integers and multiplies each halfword in GPR[rs] by the corresponding halfword in GPR[rt] and subtracts the resulting 32-bit value from the corresponding word in the HI/LO registers. The results of the subtraction are written back to HI/LO registers and a part of them are stored in GPR[rd].

## **Exceptions**

None. Even when the result of the arithmetic operation overflows, an exception does not occur.

## Operation

prod0  $\leftarrow \text{LO}_{31..0} - \text{GPR}[rs]_{15..0} \times \text{GPR}[rt]_{15..0}$  $\leftarrow prod0_{31..0}$  $LO_{31..0}$ GPR[rd]<sub>31..0</sub>  $\leftarrow prod0_{31..0}$  $\leftarrow LO_{63..32} - GPR[rs]_{31..16} \times GPR[rt]_{31..16}$ prod1 LO<sub>63..32</sub>  $\leftarrow prod1_{31..0}$  $\leftarrow$  HI<sub>31..0</sub> – GPR[rs]<sub>47..32</sub> × GPR[rt]<sub>47..32</sub> prod2  $HI_{31..0}$  $\leftarrow \text{prod2}_{31..0}$ GPR[rd]<sub>63..32</sub>  $\leftarrow \text{prod2}_{31..0}$ prod3  $\leftarrow$  HI<sub>63..32</sub> – GPR[rs]<sub>63..48</sub> × GPR[rt]<sub>63..48</sub>  $HI_{63..32}$  $\leftarrow prod3_{31..0}$ prod4  $\leftarrow LO_{95..64} - GPR[rs]_{79..64} \times GPR[rt]_{79..64}$  $LO_{95..64}$  $\leftarrow \text{prod4}_{31..0}$ GPR[rd]<sub>95..64</sub>  $\leftarrow \text{prod4}_{31..0}$  $\leftarrow$  LO<sub>127..96</sub> - GPR[rs]<sub>95..80</sub> × GPR[rt]<sub>95..80</sub> prod5  $\leftarrow prod5_{31..0}$ LO<sub>127..96</sub> prod6  $\leftarrow$  HI<sub>95..64</sub> – GPR[rs]<sub>111..96</sub> × GPR[rt]<sub>111..96</sub>  $\leftarrow prod6_{31..0}$  $HI_{95..64}$ GPR[rd]<sub>127..96</sub>  $\leftarrow prod6_{31..0}$ 



In the EE Core, the integer multiply operation proceeds asynchronously. An attempt to read the contents of the LO/HI/GPR[rd] registers before the multiply operation finishes will result in interlock. Other CPU instructions can execute without delay. Therefore, scheduling the multiply operation appropriately can improve performance.

Even when the result of the multiply operation overflows, an overflow exception does not occur. If an overflow is required to be detected, an explicit check is necessary.

# **PMSUBW**: Parallel Multiply-Subtract Word

128-bit MMI

To multiply 2 pairs of 32-bit signed integers and subtract in parallel.

### **Operation Code**

| 31    | 26 | 25 | 21 | 20 | 16 | 15 | 11 | 10 6   | 5      | 0 |
|-------|----|----|----|----|----|----|----|--------|--------|---|
| MMI   |    | r  |    |    | rt | rd |    | PMSUBW | MMI2   |   |
| 01110 | 0  |    |    |    |    |    |    | 00100  | 001001 |   |
| 6     |    | 5  | 5  |    | 5  | 5  |    | 5      | 6      |   |

#### **Format**

PMSUBW rd, rs, rt

#### **Description**

$$(GPR[rd], HI, LO) \leftarrow (HI, LO) - GPR[rs] \times GPR[rt]$$

Multiplies bits 95..64 of GPR[rs] by bits 95..64 of GPR[rt] and bits 31..0 of GPR[rs] by bits 31..0 of GPR[rt] as signed 32-bit integers and subtracts the resulting 64-bit value from the value that combines the corresponding word data in the HI and LO registers. A part of the result of subtraction is stored in GPR[rd]. See "Operation" for details.

#### Restrictions

If the contents of GPR[rt] and GPR[rs] are not sign-extended 32-bit values (bits 127..95 equal and bits 63..31 equal), then the result is undefined.

#### **Exceptions**

None. Even when the result of the arithmetic operation overflows, an exception does not occur.

#### Operation

if (NotWordValue(GPR[rs]) or NotWordValue(GPR[rt])) then UndefinedResult() endif

```
\leftarrow (HI<sub>31..0</sub> | | LO<sub>31..0</sub>) - GPR[rs]<sub>31..0</sub> × GPR[rt]<sub>31..0</sub>
prod0
LO_{63..0}
                                            \leftarrow (\text{prod}0_{31})^{32} \mid | \text{prod}0_{31..0}
                                            \leftarrow (\text{prod}0_{63})^{32} \mid | \text{prod}0_{63..32}
HI_{63..0}
GPR[rd]<sub>63..0</sub>
                                            \leftarrow \text{prod}0_{63..0}
prod1
                                            \leftarrow (HI<sub>95..64</sub> | | LO<sub>95..64</sub>) - GPR[rs]<sub>95..64</sub> × GPR[rt]<sub>95..64</sub>
LO<sub>127..64</sub>
                                            \leftarrow (\text{prod1}_{31})^{32} \mid | \text{prod1}_{31..0}
                                            \leftarrow (\text{prod1}_{63})^{32} \mid | \text{prod1}_{63..32}
HI_{127..64}
GPR[rd]<sub>127..64</sub>
                                            \leftarrow prod1<sub>63..0</sub>
```



In the EE Core, the integer multiply operation proceeds asynchronously. An attempt to read the contents of the LO/HI/GPR[rd] registers before the multiply operation finishes will result in interlock. Other CPU instructions can execute without delay. Therefore, scheduling the multiply operation appropriately can improve performance.

Even when the result of the multiply operation overflows, an overflow exception does not occur. If an overflow is required to be detected, an explicit check is necessary.

# **PMTHI:** Parallel Move To HI Register

128-bit MMI

To copy the value of a GPR to the HI register.

# **Operation Code**

| _ | 31     | 26 | 25 | 21 | 20 | 11           | l 1 | 0 6   | 5   | 0    |
|---|--------|----|----|----|----|--------------|-----|-------|-----|------|
|   | MMI    |    | r  | s  |    | 0            |     | PMTHI | M   | MI3  |
|   | 011100 | )  |    |    |    | 00 0000 0000 |     | 01000 | 101 | 1001 |
|   | 6      |    | ŗ  | 5  |    | 10           |     | 5     |     | 6    |

## **Format**

PMTHI rs

# **Description**

 $HI \leftarrow GPR[rs]$ 

To store the contents of GPR[rs] in the HI register.

# **Exceptions**

None

# Operation

 $\text{HI}_{127..0} \leftarrow \text{GPR}[\text{rs}]_{127..0}$ 

# PMTHL.LW: Parallel Move To HI/LO Register

128-bit MMI

To copy the value of a GPR to the HI/LO registers in word units.

## **Operation Code**

| 31     | 26 | 25 | 21 | 20 | 1            | 1 | 10    | 6 | 5 |        | 0 |
|--------|----|----|----|----|--------------|---|-------|---|---|--------|---|
| MMI    |    | rs |    |    | 0            |   | fmt   |   |   | PMTHL  |   |
| 011100 |    |    |    |    | 00 0000 0000 |   | 00000 |   |   | 110001 |   |
| 6      |    | 5  |    |    | 10           |   | 5     |   |   | 6      |   |

## **Format**

PMTHL.LW rs

## **Description**

 $HI / LO \leftarrow GPR[rs]$ 

Splits the 128-bit value in GPR[rs] into four words and stores them in the HI and LO registers, as shown in "Operation".

## **Exceptions**

None

## Operation

 $\mathrm{LO}_{31..0}$  $\leftarrow$  GPR[rs]<sub>31..0</sub>  $LO_{63..32}$  $\leftarrow$  LO<sub>63..32</sub>  $\mathrm{HI}_{31..0}$  $\leftarrow$  GPR[rs]<sub>63..32</sub>  $HI_{63..32}$  $\leftarrow$  HI<sub>63..32</sub>  $\leftarrow \text{GPR}[rs]_{95..64}$  $LO_{95..64}$ LO<sub>127..96</sub>  $\leftarrow$  LO<sub>127..96</sub>  $HI_{95..64}$  $\leftarrow \text{GPR}[rs]_{127..96}$  $HI_{127..96}$  $\leftarrow \text{HI}_{127..96}$ 



# **PMTLO:** Parallel Move To LO Register

128-bit MMI

To copy the value of a GPR to LO register.

# **Operation Code**

| _ | 31     | 26 | 25 | 21       | 20 | 11           | 1 | 10 6  | 5      | 0 |
|---|--------|----|----|----------|----|--------------|---|-------|--------|---|
|   | MMI    |    | r  | S        |    | 0            |   | PMTLO | MMI3   |   |
|   | 011100 | )  |    |          |    | 00 0000 0000 |   | 01001 | 101001 |   |
|   | 6      |    | ı  | <u>.</u> |    | 10           |   | 5     | 6      |   |

## **Format**

PMTLO rs

# **Description**

 $LO \leftarrow GPR[rs]$ 

Stores the contents of GPR[rs] in the LO register.

# **Exceptions**

None

# Operation

 $\mathrm{LO}_{127..0} \leftarrow \mathrm{GPR}[\mathrm{rs}]_{127..0}$ 

# **PMULTH:** Parallel Multiply Halfword

128-bit MMI

To multiply 8 pairs of 16-bit signed integers in parallel.

#### **Operation Code**

| 31 | 26   | 25 | 21 | 20 | 16 | 15 | 11 | 10 6   | 5      | 0 |
|----|------|----|----|----|----|----|----|--------|--------|---|
| N  | ſМІ  | rs |    | rt |    | rd |    | PMULTH | MMI2   |   |
| 01 | 1100 |    |    |    |    |    |    | 11100  | 001001 |   |
|    | 6    | 5  |    | 5  |    | 5  |    | 5      | 6      |   |

#### **Format**

PMULTH rd, rs, rt

## **Description**

 $(GPR[rd], LO, HI) \leftarrow GPR[rs] \times GPR[rt]$ 

Splits the 128-bit value in GPR[rs] and GPR[rt] into eight 16-bit signed integers and multiplies the data in GPR[rs] by the corresponding data in GPR[rt] and stores the resulting 32-bit signed integers into the HI/LO registers and GPR[rd], as shown in "Operation".

## **Exceptions**

None

## Operation

prod0  $\leftarrow$  GPR[rs]<sub>15..0</sub>  $\times$  GPR[rt]<sub>15..0</sub>

 $\begin{array}{ll} LO_{31..0} & \leftarrow prod0_{31..0} \\ GPR[rd]_{31..0} & \leftarrow prod0_{31..0} \end{array}$ 

prod1  $\leftarrow$  GPR[rs]<sub>31..16</sub>  $\times$  GPR[rt]<sub>31..16</sub>

 $LO_{63..32} \leftarrow prod1_{31..0}$ 

prod2  $\leftarrow$  GPR[rs]<sub>47..32</sub>  $\times$  GPR[rt]<sub>47..32</sub>

 $\begin{array}{ll} HI_{31..0} & \longleftarrow prod2_{31..0} \\ GPR[rd]_{63..32} & \longleftarrow prod2_{31..0} \end{array}$ 

prod3  $\leftarrow$  GPR[rs]<sub>63.48</sub>  $\times$  GPR[rt]<sub>63.48</sub>

 $HI_{63..32} \leftarrow prod3_{31..0}$ 

prod4  $\leftarrow$  GPR[rs]<sub>79..64</sub>  $\times$  GPR[rt]<sub>79..64</sub>

 $\begin{array}{ll} LO_{95..64} & \leftarrow prod4_{31..0} \\ GPR[rd]_{95..64} & \leftarrow prod4_{31..0} \end{array}$ 

prod5  $\leftarrow$  GPR[rs]<sub>95..80</sub>  $\times$  GPR[rt]<sub>95..80</sub>

 $LO_{127..96} \leftarrow prod5_{31..0}$ 

prod6  $\leftarrow$  GPR[rs]<sub>111.96</sub>  $\times$  GPR[rt]<sub>111.96</sub>

 $\begin{array}{ll} HI_{95..64} & \leftarrow prod6_{31..0} \\ GPR[rd]_{127..96} & \leftarrow prod6_{31..0} \end{array}$ 

prod7  $\leftarrow$  GPR[rs]<sub>127..112</sub>  $\times$  GPR[rt]<sub>127..112</sub>

 $HI_{127..96} \leftarrow prod7_{31..0}$ 



In the EE Core, the integer multiply operation proceeds asynchronously. An attempt to read the contents of the LO/HI/GPR[rd] registers before the multiply operation finishes will result in interlock. Other CPU instructions can execute without delay. Therefore, scheduling the multiply operation appropriately can improve performance.

# **PMULTUW**: Parallel Multiply Unsigned Word

128-bit MMI

To multiply 2 pairs of 32-bit unsigned integers in parallel.

## **Operation Code**

| 31 | :      | 26 | 25 | 21 | 20 | 16 | 15 | 11 | 10 6    | 5      | 0 |
|----|--------|----|----|----|----|----|----|----|---------|--------|---|
|    | MMI    |    | r  | 'S |    | rt | rd |    | PMULTUW | MMI3   |   |
|    | 011100 |    |    |    |    |    |    |    | 01100   | 101001 |   |
|    | 6      |    |    | 5  |    | 5  | 5  |    | 5       | 6      |   |

#### **Format**

PMULTUW rd, rs, rt

## **Description**

Multiplies bits 95-64 of GPR[rs] by bits 95-64 of GPR[rt] and bits 31-0 of GPR[rs] by bits 31-0 of GPR[rt] as unsigned 32-bit integers. The resulting 64-bit value is stored in GPR[rd] and also in the corresponding words in the HI and LO registers, as shown in "Operation".

#### Restrictions

If the contents of GPR[rt] and GPR[rs] are not sign-extended 32-bit values (bits 127-95 equal and bits 63-31 equal), then the result is undefined.

## **Exceptions**

None

## Operation

if (NotWordValue(GPR[rs]) or NotWordValue(GPR[rt])) then UndefinedResult() endif

prod0  $\leftarrow$  (0 | | GPR[rs]<sub>31..0</sub>) × (0 | | GPR[rt]<sub>31..0</sub>)

LO<sub>63..0</sub>  $\leftarrow (\text{prod0}_{31})^{32} \mid \mid \text{prod0}_{31..0}$  $+ \text{HI}_{63..0}$   $\leftarrow (\text{prod0}_{63})^{32} \mid \mid \text{prod0}_{63..32}$ 

 $GPR[rd]_{63..0} \qquad \qquad \leftarrow prod0_{63..0}$ 

prod1  $\leftarrow (0 \mid | GPR[rs]_{95..64}) \times (0 \mid | GPR[rt]_{95..64})$ 

 $GPR[rd]_{127..64} \qquad \leftarrow prod1_{63..0}$ 



In the EE Core, the integer multiply operation proceeds asynchronously. An attempt to read the contents of the LO/HI/GPR[rd] registers before the multiply operation finishes will result in interlock. Other CPU instructions can execute without delay. Therefore, scheduling the multiply operation appropriately can improve performance.

# **PMULTW**: Parallel Multiply Word

128-bit MMI

To multiply 2 pairs of 32-bit signed integers in parallel.

## **Operation Code**

| 31 |        | 26 | 25 | 21     | 20 | 16 | 15 |    | 11 | 10     | 6 | 5      | 0 |
|----|--------|----|----|--------|----|----|----|----|----|--------|---|--------|---|
|    | MMI    |    | rs | S      |    | rt |    | rd |    | PMULTW |   | MMI2   |   |
| (  | 011100 |    |    |        |    |    |    |    |    | 01100  |   | 001001 |   |
|    | 6      |    | 5  | ,<br>) |    | 5  |    | 5  |    | 5      |   | 6      |   |

#### **Format**

PMULTW rd, rs, rt

## **Description**

Multiplies bits 95-.64 of GPR[rs] by bits 95-64 of GPR[rt] and bits 31-0 of GPR[rs] by bits 31-0 of GPR[rt] as signed 32-bit integers and the resulting 64-bit value is stored into GPR[rd] and the corresponding words in the HI and LO registers, as shown in "Operation".

#### Restrictions

If the contents of GPR[rt] and GPR[rs] are not sign-extended 32-bit values (bits 127..95 equal and bits 63..31 equal), then the result is undefined.

## **Exceptions**

None

## Operation

if (NotWordValue(GPR[rs]) or NotWordValue(GPR[rt])) then UndefinedResult() endif

 $\begin{array}{lll} prod0 & \leftarrow GPR[rs]_{31..0} \times GPR[rt]_{31..0} \\ LO_{63..0} & \leftarrow (prod0_{31})^{32} \mid \mid prod0_{31..0} \\ HI_{63..0} & \leftarrow (prod0_{63})^{32} \mid \mid prod0_{63..32} \end{array}$ 

 $GPR[rd]_{63..0} \leftarrow prod0_{63..0}$ 

 $\begin{array}{lll} & \text{prod1} & \leftarrow \text{GPR[rs]}_{95..64} \times \text{GPR[rt]}_{95..64} \\ & \text{LO}_{127..64} & \leftarrow (\text{prod1}_{31})^{32} \mid \mid \text{prod1}_{31..0} \\ & \text{HI}_{127..64} & \leftarrow (\text{prod1}_{63})^{32} \mid \mid \text{prod1}_{63..32} \end{array}$ 

 $GPR[rd]_{127..64} \qquad \leftarrow prod1_{63..0}$ 



In the EE Core, the integer multiply operation proceeds asynchronously. An attempt to read the contents of the LO/HI/GPR[rd] registers before the multiply operation finishes will result in interlock. Other CPU instructions can execute without delay. Therefore, scheduling the multiply operation appropriately can improve performance.

# **PNOR**: Parallel Not Or

128-bit MMI

To calculate a bitwise logical NOT OR.

## **Operation Code**

| _ | 31   | 26  | 25 | 21 | 20 | 16 | 15 | 11 | 10    | 6 | 5      | 0 |
|---|------|-----|----|----|----|----|----|----|-------|---|--------|---|
|   | MN   | MΙ  | rs |    | r  | t  | rd |    | PNOR  |   | MMI3   |   |
|   | 0113 | 100 |    |    |    |    |    |    | 10011 |   | 101001 |   |
|   | 6    |     | 5  |    | 5  |    | 5  |    | 5     |   | 6      |   |

## **Format**

PNOR rd, rs, rt

## **Description**

 $GPR[rd] \leftarrow GPR[rs] NOR GPR[rt]$ 

Calculates a bitwise logical NOR between the contents of GPR[rs] and GPR[rt]. The result is stored in GPR[rd].

The truth table values for NOR are as follows:

| X | $\mathbf{Y}$ | X NOR Y |
|---|--------------|---------|
| 0 | 0            | 1       |
| 0 | 1            | 0       |
| 1 | 0            | 0       |
| 1 | 1            | 0       |

# **Exceptions**

None

## Operation

 $GPR[rd]_{127..0} \leftarrow GPR[rs]_{127..0} \; NOR \; GPR[rt]_{127..0}$ 

# POR: Parallel Or

128-bit MMI

To calculate a bitwise logical OR.

# **Operation Code**

| 31     | 26 | 25 | 21 | 20 | 16 | 15 | 11 | 10    | 6 5 |        | 0 |
|--------|----|----|----|----|----|----|----|-------|-----|--------|---|
| MMI    |    |    | :S | r  | t  | rc |    | POR   |     | MMI3   |   |
| 011100 | )  |    |    |    |    |    |    | 10010 |     | 101001 |   |
| 6      |    | Į. | 5  | ļ  | 5  | 5  |    | 5     |     | 6      |   |

# **Format**

POR rd, rs, rt

# Description

 $GPR[rd] \leftarrow GPR[rs] OR GPR[rt]$ 

Calculates a bitwise logical OR between the contents of GPR[rs] and GPR[rt]. The result is stored into GPR[rd].

The truth table values for OR are as follows:

| X | Y | X OR Y |
|---|---|--------|
| 0 | 0 | 0      |
| 0 | 1 | 1      |
| 1 | 0 | 1      |
| 1 | 1 | 1      |

# **Exceptions**

None

# Operation

 $\mathsf{GPR}[\mathsf{rd}]_{127..0} \leftarrow \mathsf{GPR}[\mathsf{rs}]_{127..0} \; \mathsf{OR} \; \mathsf{GPR}[\mathsf{rt}]_{127..0}$ 

# PPAC5: Parallel Pack to 5 bits

128-bit MMI

To pack 4 words in the 8-8-8-8 bit format into 4 halfwords in the 1-5-5-5 bit format.

### **Operation Code**

|   | 31     | 26 | 25 | 21  | 20 | 10 | 6 | 15 | 11 | 10    | 6 | 5 |       | 0 |
|---|--------|----|----|-----|----|----|---|----|----|-------|---|---|-------|---|
|   | MMI    |    |    | 0   |    | rt |   | rd |    | PPAC5 |   | N | MMI0  |   |
|   | 011100 |    | 00 | 000 |    |    |   |    |    | 11111 |   | 0 | 01000 |   |
| _ | 6      |    |    | 5   |    | 5  |   | 5  |    | 5     |   |   | 6     |   |

#### **Format**

PPAC5 rd, rt

# **Description**

 $GPR[rd] \leftarrow pack(GPR[rt])$ 

Splits the 128-bit data in GPR[rt] into four words in the 8-8-8-8 bit format. Each of the low-order bits are truncated and packed into four halfwords in the 1-5-5-5 bit format. The result is stored in GPR[rd].

# **Exceptions**

None





# **PPACB**: Parallel Pack to Byte

128-bit MMI

To pack the data in two GPRs into consecutive bytes.

# **Operation Code**

| 31 | . 26   | 25 | 21 | 20 | 16 | 15 | 11 | 10    | 6 | 5      | 0 |
|----|--------|----|----|----|----|----|----|-------|---|--------|---|
|    | MMI    |    | rs |    | rt | rd |    | PPACB |   | MMI0   |   |
|    | 011100 |    |    |    |    |    |    | 11011 |   | 001000 |   |
|    | 6      |    | 5  |    | 5  | 5  |    | 5     |   | 6      |   |

#### **Format**

PPACB rd, rs, rt

# **Description**

 $GPR[rd] \leftarrow pack(GPR[rs], GPR[rt])$ 

Splits the 128-bit data in GPR[rs] into eight halfwords, takes the low-order bytes of each of the halfwords and stores them in the high-order 64 bits of GPR[rd]. Likewise, takes the low-order bytes of each of the halfwords of GPR[rt] and stores them in the low-order 64 bits of GPR[rd].

#### **Exceptions**

None

### Operation

 $\begin{aligned} GPR[rd]_{7..0} & \leftarrow GPR[rt]_{7..0} \\ GPR[rd]_{15..8} & \leftarrow GPR[rt]_{23..16} \end{aligned}$ 

(The same operations follow every 8 bits)

 $GPR[rd]_{63..56} \qquad \leftarrow GPR[rt]_{119..112}$ 

 $\begin{aligned} GPR[rd]_{71..64} & \leftarrow GPR[rs]_{7..0} \\ GPR[rd]_{79..72} & \leftarrow GPR[rs]_{23..16} \end{aligned}$ 

(The same operations follow every 8 bits)

 $GPR[rd]_{127..120} \leftarrow GPR[rs]_{119..112}$ 



# **PPACH**: Parallel Pack to Halfword

128-bit MMI

To pack the data in two GPRs into consecutive halfwords.

# **Operation Code**

| 31    | 26 | 25 | 21 | 20 | 16 | 15 | 11 | 10    | 6 | 5      | 0 |
|-------|----|----|----|----|----|----|----|-------|---|--------|---|
| MM    | I  | 1  | rs | 1  | t  |    | rd | PPACH |   | MMI0   |   |
| 01110 | 00 |    |    |    |    |    |    | 10111 |   | 001000 |   |
| 6     |    |    | 5  |    | 5  |    | 5  | 5     |   | 6      |   |

### **Format**

PPACH rd, rs, rt

# **Description**

 $GPR[rd] \leftarrow pack(GPR[rs], GPR[rt])$ 

Splits the 128-bit data in GPR[rs] into four words, takes the low-order halfword of each of the words and stores them in the high-order 64 bits of GPR[rd]. Likewise, takes the low-order halfwords of each of the words in GPR[rt] and stores them in the low-order 64 bits of GPR[rd].

### **Exceptions**

None





# **PPACW**: Parallel Pack to Word

128-bit MMI

To pack the data in two GPRs into consecutive words.

### **Operation Code**

| 31     | 26 | 25 | 21 | 20 | 16 | 15 |    | 11 | 10    | 6 | 5      | 0 |
|--------|----|----|----|----|----|----|----|----|-------|---|--------|---|
| MMI    |    |    | rs |    | rt |    | rd |    | PPACW |   | MMI0   |   |
| 011100 |    |    |    |    |    |    |    |    | 10011 |   | 001000 |   |
| 6      |    |    | 5  |    | 5  |    | 5  |    | 5     |   | 6      |   |

### **Format**

PPACW rd, rs, rt

# **Description**

 $GPR[rd] \leftarrow pack(GPR[rs], GPR[rt])$ 

Splits the 128-bit data in GPR[rs] into two doublewords, takes the low-order word of each of the doublewords and stores them in the high-order 64 bits of GPR[rd]. Likewise, takes the low-order word of each of the doublewords of GPR[rt] and stores them in the low-order 64-bit in GPR[rd].

# **Exceptions**

None

### Operation

 $\begin{array}{lll} GPR[rd]_{31..0} & \leftarrow GPR[rt]_{31..0} \\ GPR[rd]_{63..32} & \leftarrow GPR[rt]_{95..64} \\ GPR[rd]_{95..64} & \leftarrow GPR[rs]_{31..0} \\ GPR[rd]_{127..96} & \leftarrow GPR[rs]_{95..64} \end{array}$ 



# **PREVH**: Parallel Reverse Halfword

128-bit MMI

To exchange the position of halfwords.

# **Operation Code**

| 31     | 26 | 25 | 21   | 20 | 16 | 15 | 11 | 10    | 6 | 5      | 0 |
|--------|----|----|------|----|----|----|----|-------|---|--------|---|
| MMI    |    |    | 0    |    | rt |    | rd | PREVH |   | MMI2   |   |
| 011100 |    | 00 | 0000 |    |    |    |    | 11011 |   | 001001 |   |
| 6      |    |    | 5    |    | 5  |    | 5  | 5     |   | 6      |   |

### **Format**

PREVH rd, rt

# **Description**

 $GPR[rd] \leftarrow exchange(GPR[rt])$ 

Splits the 128-bit data in GPR[rt] into eight halfwords, exchanges their sequence and stores them in GPR[rd]. See "Operation" about the details of the exchange.

# **Exceptions**

None

$$\begin{array}{lll} GPR[rd]_{15..0} & \leftarrow GPR[rt]_{63..48} \\ GPR[rd]_{31..16} & \leftarrow GPR[rt]_{47..32} \\ GPR[rd]_{47..32} & \leftarrow GPR[rt]_{31..16} \\ GPR[rd]_{63..48} & \leftarrow GPR[rt]_{15..0} \\ GPR[rd]_{79..64} & \leftarrow GPR[rt]_{127..112} \\ GPR[rd]_{111..96} & \leftarrow GPR[rt]_{111..96} \\ GPR[rd]_{111..96} & \leftarrow GPR[rt]_{79..64} \\ GPR[rd]_{127..112} & \leftarrow GPR[rt]_{79..64} \end{array}$$



# **PROT3W**: Parallel Rotate 3 Words Left

128-bit MMI

To exchange the sequence of 3 words in 128-bit data.

# **Operation Code**

| 31     | 26 | 25  | 21  | 20 |    | 16 | 15 |    | 11 | 10     | 6 | 5 |        | 0 |
|--------|----|-----|-----|----|----|----|----|----|----|--------|---|---|--------|---|
| MMI    |    | (   | )   |    | rt |    |    | rd |    | PROT3W |   |   | MMI2   |   |
| 011100 |    | 000 | 000 |    |    |    |    |    |    | 11111  |   |   | 001001 |   |
| 6      |    |     | 5   |    | 5  |    |    | 5  |    | 5      |   |   | 6      |   |

# **Format**

PROT3W rd, rt

# **Description**

 $GPR[rd] \leftarrow rotate(GPR[rt])$ 

Splits the 128-bit data in GPR[rt] into four words, rotates the positions of the low-order three words, and stores them in GPR[rd].

# **Exceptions**

None





# **PSLLH**: Parallel Shift Left Logical Halfword

128-bit MMI

To logical shift left halfwords in 128-bit data. The shift amount is a fixed value (0-15 bits) specified by sa.

# **Operation Code**

| 31 | 26     |       | 20 | 16 | 15 11 | 10 6 | 5 0    |
|----|--------|-------|----|----|-------|------|--------|
|    | MMI    | 0     |    | rt | rd    | sa   | PSLLH  |
|    | 011100 | 00000 |    |    |       |      | 110100 |
|    | 6      | 5     |    | 5  | 5     | 5    | 6      |

### **Format**

PSLLH rd, rt, sa

# **Description**

$$GPR[rd] \leftarrow GPR[rt] \le sa$$
 (logical)

Splits the 128-bit data in GPR[rt] into eight halfwords, shifts them left by the number of bits specified by the low-order 4 bits of sa and inserts zeros in the emptied bits. The resulting value is stored in the corresponding halfwords in GPR[rd].

### **Exceptions**

None

$$\begin{array}{lll} s & \leftarrow sa_{3..0} \\ & GPR[rd]_{15..0} & \leftarrow GPR[rt]_{15\text{-s..0}} \mid \mid 0^s \\ & GPR[rd]_{31..16} & \leftarrow GPR[rt]_{31\text{-s..16}} \mid \mid 0^s \\ & GPR[rd]_{47..32} & \leftarrow GPR[rt]_{47\text{-s..32}} \mid \mid 0^s \\ & GPR[rd]_{63..48} & \leftarrow GPR[rt]_{63\text{-s..48}} \mid \mid 0^s \\ & GPR[rd]_{79..64} & \leftarrow GPR[rt]_{79\text{-s..64}} \mid \mid 0^s \\ & GPR[rd]_{95..80} & \leftarrow GPR[rt]_{95\text{-s..80}} \mid \mid 0^s \\ & GPR[rd]_{111..96} & \leftarrow GPR[rt]_{111\text{-s..96}} \mid \mid 0^s \\ & GPR[rd]_{127..112} & \leftarrow GPR[rt]_{127\text{-s..112}} \mid \mid 0^s \end{array}$$



# **PSLLVW**: Parallel Shift Left Logical Variable Word

128-bit MMI

To shift left 2 words in 128-bit data. The shift amount is specified by a GPR.

# **Operation Code**

| 31 |       | 26 | 25 | 21 | 20 | 16 | 15 |    | 11 | 10     | 6 | 5     | 0 |
|----|-------|----|----|----|----|----|----|----|----|--------|---|-------|---|
|    | MMI   |    |    | rs |    | rt |    | rd |    | PSLLVW |   | MMI   | 2 |
| C  | 11100 |    |    |    |    |    |    |    |    | 00010  |   | 00100 | 1 |
|    | 6     |    |    | 5  |    | 5  |    | 5  |    | 5      |   | 6     |   |

#### **Format**

PSLLVW rd, rt, rs

# **Description**

$$GPR[rd] \leftarrow GPR[rt] \le GPR[rs]$$
 (logical)

Splits the 128-bit data in GPR[rt] into two doublewords and shifts each of the low-order words left. The shift amount is specified by the low-order 5 bits of the corresponding word in GPR[rs]. Inserts zeros in the emptied bits. The resulting two 32-bit values are sign-extended and stored in GPR[rd].

### **Exceptions**

None

### Operation

 $\begin{array}{lll} s & \leftarrow GPR[rs]_{4.0} \\ t & \leftarrow GPR[rs]_{68..64} \\ GPR[rd]_{63..0} & \leftarrow (GPR[rt]_{31-s})^{32} \mid \mid GPR[rt]_{31-s..0} \mid \mid 0^{s} \\ GPR[rd]_{127..64} & \leftarrow (GPR[rt]_{95-t})^{32} \mid \mid GPR[rt]_{95-t..64} \mid \mid 0^{t} \end{array}$ 





# **PSLLW**: Parallel Shift Left Logical Word

128-bit MMI

To logically shift left four words in 128-bit data. The shift amount is a fixed value specified by sa.

# **Operation Code**

| 31     | 26 | 25  | 21 | 20 | 16 | 15 | 11 | 10 | 6 | 5 |        | 0 |
|--------|----|-----|----|----|----|----|----|----|---|---|--------|---|
| MMI    |    | 0   |    |    | rt | rd |    | sa |   |   | PSLLW  |   |
| 011100 | )  | 000 | 00 |    |    |    |    |    |   |   | 111100 |   |
| 6      |    | 5   |    |    | 5  | 5  |    | 5  |   |   | 6      |   |

### **Format**

PSLLW rd, rt, sa

# **Description**

$$GPR[rd] \leftarrow GPR[rt] \le sa$$
 (logical)

Splits the 128-bit data in GPR[rt] into four words, shifts left by the number of bits specified by sa and inserts zeros in the emptied bits. The resulting value is stored in the corresponding words in GPR[rd].

# **Exceptions**

None

$$\begin{array}{lll} GPR[rd]_{31..0} & \leftarrow GPR[rt]_{31-sa..0} \mid \mid 0^{sa} \\ GPR[rd]_{63..32} & \leftarrow GPR[rt]_{63-sa..32} \mid \mid 0^{sa} \\ GPR[rd]_{95..64} & \leftarrow GPR[rt]_{95-sa..64} \mid \mid 0^{sa} \\ GPR[rd]_{127..96} & \leftarrow GPR[rt]_{127-sa..96} \mid \mid 0^{sa} \end{array}$$



# **PSRAH**: Parallel Shift Right Arithmetic Halfword

128-bit MMI

To arithmetically shift right 8 halfwords in 128-bit data. The shift amount is a fixed value (0-15 bits) specified by sa.

### **Operation Code**

| 31 | 20     | 2 | 5 71  | 20 | 16 | 15 | 11 | 10 | 6  | 5 |        | 0 |
|----|--------|---|-------|----|----|----|----|----|----|---|--------|---|
|    | MMI    |   | 0     |    | rt |    | rd |    | sa |   | PSRAH  |   |
|    | 011100 |   | 00000 |    |    |    |    |    |    |   | 110111 |   |
|    | 6      |   | 5     |    | 5  |    | 5  |    | 5  |   | 6      |   |

#### **Format**

PSRAH rd, rt, sa

### **Description**

 $GPR[rd] \leftarrow GPR[rt] >> sa$  (arithmetic)

Splits the 128-bit data in GPR[rt] into eight halfword data, shifts right by the bit number specified by the low-order 4 bits of sa and duplicates the sign bits in the emptied bits. The resulting values are stored in the corresponding halfwords in GPR[rd].

### Restrictions

The value of sa must be within the range from 0 to 15. Otherwise, the result is undefined.

#### **Exceptions**

None

```
s ← sa<sub>3..0</sub>
                                        \leftarrow (GPR[rt]<sub>15</sub>)<sup>s</sup> | | GPR[rt]<sub>15..s</sub>
GPR[rd]<sub>15..0</sub>
GPR[rd]31..16
                                        \leftarrow (GPR[rt]<sub>31</sub>)<sup>s</sup> | | GPR[rt]<sub>31..16+s</sub>
GPR[rd]<sub>47..32</sub>
                                        \leftarrow (GPR[rt]<sub>47</sub>)<sup>s</sup> | | GPR[rt]<sub>47..32+s</sub>
GPR[rd]<sub>63..48</sub>
                                        \leftarrow (GPR[rt]<sub>63</sub>)<sup>s</sup> | | GPR[rt]<sub>63..48+s</sub>
GPR[rd]79..64
                                        \leftarrow (GPR[rt]<sub>79</sub>)<sup>s</sup> | | GPR[rt]<sub>79..64+s</sub>
GPR[rd]95..80
                                        \leftarrow (GPR[rt]95)<sup>s</sup> | | GPR[rt]95..80+s
GPR[rd]<sub>111..96</sub>
                                        \leftarrow (GPR[rt]_{111})^s \mid | GPR[rt]_{111..96+s}
GPR[rd]_{127..112}
                                        \leftarrow (GPR[rt]_{127})^s \mid | GPR[rt]_{127..112+s}
```



# **PSRAVW**: Parallel Shift Right Arithmetic Variable Word

128-bit MMI

To arithmetically shift right 2 words in a 128-bit data. The shift amount is specified by a GPR.

# **Operation Code**

| 31 | 26     | 25 | 21 | 20 | 16 | 15 | 11 | 10 6   | 5      | 0 |
|----|--------|----|----|----|----|----|----|--------|--------|---|
|    | MMI    | rs |    | rt |    | rd |    | PSRAVW | MMI3   |   |
|    | 011100 |    |    |    |    |    |    | 00011  | 101001 |   |
|    | 6      | 5  |    | 5  |    | 5  |    | 5      | 6      |   |

#### **Format**

PSRAVW rd, rt, rs

# **Description**

$$GPR[rd] \leftarrow GPR[rt] >> GPR[rs]$$
 (arithmetic)

Splits the 128-bit data in GPR[rt] into two doublewords and shifts each of the low-order words right. The shift amount is specified by the low-order 5 bits of the corresponding word in GPR[rs]. Duplicates the sign bits into the emptied bits. The resulting two 32-bit values are sign-extended and stored in GPR[rd].

### **Exceptions**

None



# **PSRAW**: Parallel Shift Right Arithmetic Word

128-bit MMI

To arithmetically shift right 4 words in 128-bit data. The shift amount is a fixed value specified by sa.

# **Operation Code**

| 3 | 1 26   | 25 21 | 20 16 | 15 11 | 10 6 | 5 0    |
|---|--------|-------|-------|-------|------|--------|
|   | MMI    | 0     | rt    | rd    | sa   | PSRAW  |
|   | 011100 | 00000 |       |       |      | 111111 |
|   | 6      | 5     | 5     | 5     | 5    | 6      |

#### **Format**

PSRAW rd, rt, sa

# **Description**

 $GPR[rd] \leftarrow GPR[rt] >> sa$  (arithmetic)

Splits the 128-bit data in GPR[rt] into four words, shifts them right by the number of bits specified by sa and duplicates the sign bits in the emptied bits. The resulting value is stored in the corresponding words of GPR[rd].

# **Exceptions**

None

$$\begin{array}{lll} GPR[rd]_{31..0} & \longleftarrow (GPR[rt]_{31})^{sa} \mid \mid GPR[rt]_{31..sa} \\ GPR[rd]_{63..32} & \longleftarrow (GPR[rt]_{63})^{sa} \mid \mid GPR[rt]_{63..32+sa} \\ GPR[rd]_{95..64} & \longleftarrow (GPR[rt]_{95})^{sa} \mid \mid GPR[rt]_{95..64+sa} \\ GPR[rd]_{127..96} & \longleftarrow (GPR[rt]_{127})^{sa} \mid \mid GPR[rt]_{127..96+sa} \end{array}$$



# **PSRLH**: Parallel Shift Right Logical Halfword

128-bit MMI

To logically shift right 8 halfwords in 128-bit data. The shift amount is a fixed value (0-15 bits) specified by sa.

# **Operation Code**

| 31 |        | 26 | 25    | 21 | 20 | 16 | 15 | 11 | 10 | 6  | 5 |        | 0 |
|----|--------|----|-------|----|----|----|----|----|----|----|---|--------|---|
|    | MMI    |    | 0     |    |    | rt |    | rd |    | sa |   | PSRLH  |   |
|    | 011100 |    | 00000 | )  |    |    |    |    |    |    |   | 110110 |   |
|    | 6      |    | 5     |    |    | 5  |    | 5  |    | 5  |   | 6      |   |

#### **Format**

PSRLH rd, rt, sa

### **Description**

$$GPR[rd] \leftarrow GPR[rt] >> sa$$
 (logical)

Splits the 128-bit data in GPR[rt] into eight halfwords, shifts right by the number of bits specified by the low-order 4 bits of sa and inserts zeros into the emptied bits. The resulting value is stored in the corresponding halfwords in GPR[rd].

### Restrictions

The value of sa must be within the range from 0 to 15. Otherwise, the result is undefined.

### **Exceptions**

None



# **PSRLVW**: Parallel Shift Right Logical Variable Word

128-bit MMI

To logically shift right 2 words in 128-bit data. The shift amount is specified by a GPR.

### **Operation Code**

| 31 |        | 26 | 25 | 21 | 20 | 16 | 15 |    | 11 | 10     | 6 | 5      | 0 |
|----|--------|----|----|----|----|----|----|----|----|--------|---|--------|---|
|    | MMI    |    | r  | S  |    | rt |    | rd |    | PSRLVW |   | MMI2   |   |
| (  | 011100 |    |    |    |    |    |    |    |    | 00011  |   | 001001 |   |
|    | 6      |    |    | 5  |    | 5  |    | 5  |    | 5      |   | 6      |   |

#### **Format**

PSRLVW rd, rt, rs

# **Description**

$$GPR[rd] \leftarrow GPR[rt] >> GPR[rs]$$
 (logical)

Splits the 128-bit data in GPR[rt] into two doublewords and shifts each of the low-order words right. The shift amount is specified by the low-order five bits of the corresponding word in GPR[rs]. Inserts zeros into the emptied bits. The resulting two 32-bit values are sign-extended and stored in GPR[rd].

### **Exceptions**

None

```
\begin{split} s &\leftarrow GPR[rs]_{4..0} \\ t &\leftarrow GPR[rs]_{68..64} \\ temp0 &\leftarrow 0^s \mid \mid GPR[rt]_{31..s} \\ temp1 &\leftarrow 0^t \mid \mid GPR[rt]_{95..64+t} \\ GPR[rd]_{63..0} &\leftarrow (temp0_{31})^{32} \mid \mid temp0_{31..0} \\ GPR[rd]_{127..64} &\leftarrow (temp1_{31})^{32} \mid \mid temp1_{31..0} \end{split}
```



# **PSRLW**: Parallel Shift Right Logical Word

128-bit MMI

To arithmetically shift right 4 words in 128-bit data. The shift amount is a fixed value specified by sa.

# **Operation Code**

| 31 | 26     | 25 21 | 20 | 16 | 15 | 11 | 10 | 6 | 5 |        | 0 |
|----|--------|-------|----|----|----|----|----|---|---|--------|---|
|    | MMI    | 0     | rt |    | rd |    | sa |   |   | PSRLW  |   |
|    | 011100 | 00000 |    |    |    |    |    |   |   | 111110 |   |
|    | 6      | 5     | 5  |    | 5  |    | 5  |   |   | 6      |   |

### **Format**

PSRLW rd, rt, sa

# **Description**

$$GPR[rd] \leftarrow GPR[rt] >> sa$$
 (logical)

Splits the 128-bit data in GPR[rt] into four words, shifts them right by the number of bits specified by sa and inserts zeros into the emptied bits. The resulting value is stored in the corresponding words in GPR[rd].

# **Exceptions**

None

$$\begin{array}{lll} GPR[rd]_{31..0} & \longleftarrow 0^{sa} \mid \mid GPR[rt]_{31..sa} \\ GPR[rd]_{63..32} & \longleftarrow 0^{sa} \mid \mid GPR[rt]_{63..32+sa} \\ GPR[rd]_{95..64} & \longleftarrow 0^{sa} \mid \mid GPR[rt]_{95..64+sa} \\ GPR[rd]_{127..96} & \longleftarrow 0^{sa} \mid \mid GPR[rt]_{127..96+sa} \end{array}$$



# **PSUBB:** Parallel Subtract Byte

128-bit MMI

To subtract 16 pairs of 8-bit integers in parallel.

#### **Operation Code**

| 31 |        | 26 | 25 | 21 | 20 | 16 | 15 | 11 | 10    | 6 | 5      | 0 |
|----|--------|----|----|----|----|----|----|----|-------|---|--------|---|
|    | MMI    |    | rs | 3  |    | rt | rd |    | PSUBB |   | MMI0   |   |
|    | 011100 |    |    |    |    |    |    |    | 01001 |   | 001000 |   |
|    | 6      |    | 5  | ,  |    | 5  | 5  |    | 5     |   | 6      |   |

#### **Format**

PSUBB rd, rs, rt

# **Description**

 $GPR[rd] \leftarrow GPR[rs] - GPR[rt]$ 

Splits the 128-bit data in GPR[rs] and GPR[rt] into sixteen 8-bit integers, subtracts the data in GPR[rt] from the corresponding data in GPR[rs] and stores them in the corresponding bytes in GPR[rd]. If an overflow or underflow occurs, the results are just truncated.

#### **Exceptions**

None. Even when the result of the arithmetic operation overflows or underflows, an exception does not occur.

# Operation

$$\begin{aligned} GPR[rd]_{7..0} & \longleftarrow (GPR[rs]_{7..0} - GPR[rt]_{7..0})_{7..0} \\ GPR[rd]_{15..8} & \longleftarrow (GPR[rs]_{15..8} - GPR[rt]_{15..8})_{7..0} \end{aligned}$$

(The same operations follow every 8 bits)



# **PSUBH:** Parallel Subtract Halfword

128-bit MMI

To subtract 8 pairs of 16-bit integers in parallel.

# **Operation Code**

| 31 | 26     | 25 21 | 20 16 | 15 11 | 10 6  | 5 0    |
|----|--------|-------|-------|-------|-------|--------|
|    | MMI    | rs    | rt    | rd    | PSUBH | MMI0   |
|    | 011100 |       |       |       | 00101 | 001000 |
|    | 6      | 5     | 5     | 5     | 5     | 6      |

#### **Format**

PSUBH rd, rs, rt

# **Description**

 $GPR[rd] \leftarrow GPR[rs] - GPR[rt]$ 

Splits the 128-bit data in GPR[rs] and GPR[rt] into eight 16-bit integers, subtracts the data in GPR[rt] from the corresponding data in GPR[rs] and stores them in the corresponding halfwords in GPR[rd]. If an overflow or underflow occurs, the results are just truncated.

### **Exceptions**

None

### Operation

$$\begin{array}{ll} GPR[rd]_{15..0} & \leftarrow (GPR[rs]_{15..0} - GPR[rt]_{15..0})_{15..0} \\ GPR[rd]_{31..16} & \leftarrow (GPR[rs]_{31..16} - GPR[rt]_{31..16})_{15..0} \end{array}$$

(The same operations follow every 16 bits)

$$GPR[rd]_{127..112} \leftarrow (GPR[rs]_{127..112} - GPR[rt]_{127..112})_{15..0}$$



# **PSUBSB**: Parallel Subtract with Signed saturation Byte

128-bit MMI

To subtract 16 pairs of 8-bit signed integers with saturation in parallel.

#### **Operation Code**

| 31 | 26   | 25 | 21 | 20 | 16 | 15 | 11 | 10     | 5 |        | 0 |
|----|------|----|----|----|----|----|----|--------|---|--------|---|
| N  | IMI  | rs |    | rt | :  | ro | d  | PSUBSB |   | MMI0   |   |
| 01 | 1100 |    |    |    |    |    |    | 11001  |   | 001000 |   |
|    | 6    | 5  |    | 5  |    | F  | 5  | 5      |   | 6      |   |

#### **Format**

PSUBSB rd, rs, rt

### **Description**

 $GPR[rd] \leftarrow GPR[rs] - GPR[rt]$ 

Splits GPR[rs] and GPR[rt] into sixteen 8-bit signed integers, subtracts the data in GPR[rt] from the corresponding data in GPR[rs] with saturation and stores them in the corresponding bytes in GPR[rd].

### **Exceptions**

None

```
if ((GPR[rs]_{7..0} - GPR[rt]_{7..0}) \ge 0x7F) then
     GPR[rd]<sub>7.,0</sub>
                           \leftarrow 0x7F
else if (0x100 \le (GPR[rs]_{7..0} - GPR[rt]_{7..0}) \le 0x180) then
     GPR[rd]<sub>7..0</sub>
                         ← 0x80
else
     GPR[rd]<sub>7..0</sub>
                       \leftarrow (GPR[rs]_{7..0} - GPR[rt]_{7..0})_{7..0}
endif
if ((GPR[rs]_{15..8} - GPR[rt]_{15..8}) \ge 0x7F) then
     GPR[rd]<sub>15..8</sub>
                           \leftarrow 0x7F
else if (0x100 \le (GPR[rs]_{15..8} - GPR[rt]_{15..8}) \le 0x180) then
     GPR[rd]<sub>15..8</sub>
                            \leftarrow 0x80
else
                            \leftarrow (GPR[rs]<sub>15..8</sub> – GPR[rt]<sub>15..8</sub>)<sub>7..0</sub>
     GPR[rd]<sub>15..8</sub>
endif
 (The same operations follow every 8 bits)
if ((GPR[rs]_{127..120} - GPR[rt]_{127..120}) \ge 0x7F) then
     GPR[rd]_{127..120} \leftarrow 0x7F
else if (0x100 \le (GPR[rs]_{127..120} - GPR[rt]_{127..120}) \le 0x180) then
     GPR[rd]_{127..120} \leftarrow 0x80
     GPR[rd]_{127..120} \leftarrow (GPR[rs]_{127..120} - GPR[rt]_{127..120})_{7..0}
endif
```

| 1  | 27 120                                                                                              | 119 112 | 111 104 | 103 96 | 95 88 | 87 80 | 79 72 | 71 64 | 63 56 | 55 48 | 47 40 | 39 32 | 31 24 | 23 16 | 15 8 | 7 0 |
|----|-----------------------------------------------------------------------------------------------------|---------|---------|--------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|------|-----|
| rs | A15                                                                                                 | A14     | A13     | A12    | A11   | A10   | A9    | A8    | A7    | A6    | A5    | A4    | A3    | A2    | A1   | A0  |
| •  | _                                                                                                   |         |         |        |       |       |       |       |       |       |       |       |       |       |      |     |
| 1  | 127 120 119 112 111 104 103 96 95 88 87 80 79 72 71 64 63 56 55 48 47 40 39 32 31 24 23 16 15 8 7 0 |         |         |        |       |       |       |       |       |       |       |       |       |       |      |     |
| rt | B15                                                                                                 | B14     | B13     | B12    | B11   | B10   | В9    | B8    | B7    | В6    | B5    | B4    | ВЗ    | B2    | B1   | В0  |
|    | ☐ Clamp to signed byte                                                                              |         |         |        |       |       |       |       |       |       |       |       |       |       |      |     |
|    |                                                                                                     |         |         |        |       |       |       |       |       |       |       |       |       |       |      |     |
| 1  | 127 120 119 112 111 104 103 96 95 88 87 80 79 72 71 64 63 56 55 48 47 40 39 32 31 24 23 16 15 8 7 0 |         |         |        |       |       |       |       |       |       |       |       |       |       |      |     |
| rd | A15                                                                                                 | A14     | A13     | A12    | A11   | A10   | A9    | A8    | A7    | A6    | A5    | A4    | A3    | A2    | A1   | A0  |
| ıu | B15                                                                                                 | B14     | B13     | B12    | B11   | B10   | B9    | B8    | B7    | B6    | B5    | B4    | B3    | B2    | B1   | B0  |

# **PSUBSH:** Parallel Subtract with Signed Saturation Halfword

128-bit MMI

To subtract 8 pairs of 16-bit integers in parallel.

#### **Operation Code**

| 31  | 26   | 25 | 21 | 20 | 16 | 15 | 11 | 10 6   | 5 | (      | ) |
|-----|------|----|----|----|----|----|----|--------|---|--------|---|
| M   | MI   | rs |    | rt |    | rd | 1  | PSUBSH |   | MMI0   |   |
| 013 | 1100 |    |    |    |    |    |    | 10101  |   | 001000 |   |
|     | 6    | 5  |    | 5  |    | 5  |    | 5      |   | 6      | _ |

#### **Format**

PSUBSH rd, rs, rt

#### **Description**

$$GPR[rd] \leftarrow GPR[rs] - GPR[rt]$$

Splits the 128-bit data in GPR[rs] and GPR[rt] into eight 16-bit signed integers, subtracts the data in GPR[rt] from the corresponding data in GPR[rs] and stores them in the corresponding halfwords in GPR[rd]. If an overflow or underflow occurs, the results are just truncated.

#### **Exceptions**

None

```
if ((GPR[rs]_{15..0} - GPR[rt]_{15..0}) \ge 0x7FFF) then
     GPR[rd]<sub>15..0</sub>
                       ← 0x7FFF
else if (0x10000 \le (GPR[rs]_{15..0} - GPR[rt]_{15..0}) \le 0x18000) then
     GPR[rd]<sub>15..0</sub>
                        ← 0x8000
else
     GPR[rd]<sub>15..0</sub>
                        \leftarrow (GPR[rs]<sub>15..0</sub> – GPR[rt]<sub>15..0</sub>)<sub>15..0</sub>
endif
if ((GPR[rs]_{31..16} - GPR[rt]_{31..16}) \ge 0x7FFF) then
                          ← 0x7FFF
     GPR[rd]<sub>31..16</sub>
else if (0x10000 \le (GPR[rs]_{31..16} - GPR[rt]_{31..16}) \le 0x18000) then
     GPR[rd]<sub>31..16</sub>
                           ← 0x8000
else
     GPR[rd]<sub>31..16</sub>
                            \leftarrow (GPR[rs]<sub>31..16</sub> – GPR[rt]<sub>31..16</sub>)<sub>15..0</sub>
endif
 (The same operations follow every 16 bits)
if ((GPR[rs]_{127..112} - GPR[rt]_{127..112}) \ge 0x7FFF) then
     GPR[rd]_{127..112} \leftarrow 0x7FFF
else if (0x10000 \le (GPR[rs]_{127..112} - GPR[rt]_{127..112}) \le 0x18000) then
     GPR[rd]_{127..112} \leftarrow 0x8000
else
     GPR[rd]_{127..112} \leftarrow (GPR[rs]_{127..112} - GPR[rt]_{127..112})_{15..0}
endif
```

|    | 127 112 | 111 96 | 95 80 | 79 64         | 63 48    | 47 32      | 31 16 | <u>15 0</u> |
|----|---------|--------|-------|---------------|----------|------------|-------|-------------|
| rs | A7      | A6     | A5    | A4            | A3       | A2         | A1    | A0          |
|    | _       | _      | _     | _             | _        | _          | _     | _           |
|    | 127 112 | 111 96 | 95 80 | 79 64         | 63 48    | 47 323     | 31 16 | 15 0        |
| rt | В7      | B6     | B5    | B4            | В3       | B2         | B1    | В0          |
|    |         |        |       | Г             | Clamp to | signed hal | fword |             |
|    |         |        |       | $\overline{}$ |          |            |       |             |
|    | 127 112 | 111 96 | 95 80 | 79 64         | 63 48    | 47 32      | 31 16 | 15 0        |
| rd | A7–B7   | A6-B6  | A5-B5 | A4-B4         | A3-B3    | A2-B2      | A1–B1 | A0-B0       |

# **PSUBSW**: Parallel Subtract with Signed Saturation Word

128-bit MMI

To subtract 4 pairs of 32-bit signed integers with saturation in parallel.

#### **Operation Code**

| 31 | 20    | 6 2 | 5 71 | 20 | 16 | 15 | 11 | 10 6   | 5 |        | 0 |
|----|-------|-----|------|----|----|----|----|--------|---|--------|---|
|    | MMI   |     | rs   |    | rt | rd |    | PSUBSW |   | MMI0   |   |
| 0  | 11100 |     |      |    |    |    |    | 10001  |   | 001000 |   |
|    | 6     |     | 5    |    | 5  | 5  |    | 5      |   | 6      |   |

#### **Format**

PSUBSW rd, rs, rt

#### **Description**

 $GPR[rd] \leftarrow GPR[rs] - GPR[rt]$ 

Splits the 128-bit data in GPR[rs] and GPR[rt] into four 32-bit signed integers, subtracts the data in GPR[rt] from the corresponding data in GPR[rs] with saturation and stores them in the corresponding words in GPR[rd].

#### **Exceptions**

None

```
if ((GPR[rs]_{31..0} - GPR[rt]_{31..0}) \ge 0x7FFFFFFF) then
     GPR[rd]<sub>31..0</sub>
                        \leftarrow 0x7FFFFFFF
else if (0x1000000000 \le (GPR[rs]_{31..0} - GPR[rt]_{31..0}) \le 0x180000000) then
     GPR[rd]<sub>31..0</sub>
                        \leftarrow 0x800000000
else
     GPR[rd]<sub>31..0</sub>
                        \leftarrow (GPR[rs]<sub>31..0</sub> – GPR[rt]<sub>31..0</sub>)<sub>31..0</sub>
endif
if ((GPR[rs]_{63..32} - GPR[rt]_{63..32}) \ge 0x7FFFFFFF) then
                        ← 0x7FFFFFFF
     GPR[rd]<sub>63..32</sub>
else if (0x1000000000 \le (GPR[rs]_{63..32} - GPR[rt]_{63..32}) \le 0x180000000) then
     GPR[rd]_{63..32} \leftarrow 0x80000000
else
     GPR[rd]<sub>63..32</sub>
                            \leftarrow (GPR[rs]<sub>63..32</sub> - GPR[rt]<sub>63..32</sub>)<sub>31..0</sub>
endif
if ((GPR[rs]_{95..64} - GPR[rt]_{95..64}) \ge 0x7FFFFFFF) then
     GPR[rd]<sub>95..64</sub>
                         ← 0x7FFFFFFF
else if (0x1000000000 \le (GPR[rs]_{95..64} - GPR[rt]_{95..64}) \le 0x180000000) then
     GPR[rd]<sub>95..64</sub>
                            \leftarrow 0x800000000
else
     GPR[rd]<sub>95..64</sub>
                            \leftarrow (GPR[rs]<sub>95..64</sub> – GPR[rt]<sub>95..64</sub>)<sub>31..0</sub>
endif
if ((GPR[rs]_{127..96} - GPR[rt]_{127..96}) \ge 0x7FFFFFFF) then
     GPR[rd]_{127..96} \leftarrow 0x7FFFFFFF
else if (0x1000000000 \le (GPR[rs]_{127..96} - GPR[rt]_{127..96}) \le 0x180000000) then
                         \leftarrow 0x80000000
     GPR[rd]<sub>127..96</sub>
else
                            \leftarrow (GPR[rs]_{127..96} - GPR[rt]_{127..96})_{31..0}
     GPR[rd]<sub>127..96</sub>
```

endif 127 96 95 64 63 32 31 0 А3 A2 rs Α1 A0 32 31 96 95 64 63 ВЗ rt B2 В1 B0 Clamp to signed word 64 63 127 96 95 32 31 0 A3-B3 rd A2-B2 A1-B1 A0-B0

# **PSUBUB:** Parallel Subtract with Unsigned Saturation Byte

128-bit MMI

To subtract 16 pairs of 8-bit unsigned integers with saturation in parallel.

#### **Operation Code**

| 31 |        | 26 | 25 | 21 | 20 | 16 | 15 | 11 | 10     | 5 5 |        | 0 |
|----|--------|----|----|----|----|----|----|----|--------|-----|--------|---|
|    | MMI    |    |    | rs |    | rt |    | rd | PSUBUB |     | MMI1   |   |
| (  | 011100 |    |    |    |    |    |    |    | 11001  |     | 101000 |   |
|    | 6      |    |    | 5  |    | 5  |    | 5  | 5      |     | 6      |   |

#### **Format**

PSUBUB rd, rs, rt

### **Description**

$$GPR[rd] \leftarrow GPR[rs] - GPR[rt]$$

Splits the 128-bit data in GPR[rs] and GPR[rt] into sixteen unsigned bytes, subtracts the data in GPR[rt] from the corresponding data in GPR[rs] with saturation and stores them in the corresponding bytes in GPR[rd].

# **Exceptions**

None

```
if ((GPR[rs]_{7..0} - GPR[rt]_{7..0}) \le 0x00) then
     GPR[rd]<sub>7..0</sub>
                       ← 0x00
else
                       \leftarrow (GPR[rs]_{7..0} - GPR[rt]_{7..0})_{7..0}
     GPR[rd]<sub>7..0</sub>
endif
if ((GPR[rs]_{15..8} - GPR[rt]_{15..8}) \le 0x00) then
    GPR[rd]<sub>15..8</sub>
                        ← 0x00
else
                            \leftarrow (GPR[rs]<sub>15..8</sub> – GPR[rt]<sub>15..8</sub>)<sub>7..0</sub>
     GPR[rd]<sub>15..8</sub>
endif
 (The same operations follow every 8 bits)
if ((GPR[rs]_{127..120} - GPR[rt]_{127..120}) \le 0x00) then
     GPR[rd]_{127..120} \leftarrow 0x00
else
     GPR[rd]_{127..120} \leftarrow (GPR[rs]_{127..120} - GPR[rt]_{127..120})_{7..0}
endif
```

|    | 127 120                                | 119 112 | 111 104 | 103 96 | 95 88 | 87 80 | 79 72      | 71 64 | 63 56 | 55 48   | 47 40  | 39 32  | 31 24 | 23 16 | 15 8 | 7 0 |
|----|----------------------------------------|---------|---------|--------|-------|-------|------------|-------|-------|---------|--------|--------|-------|-------|------|-----|
| rs | A15                                    | A14     | A13     | A12    | A11   | A10   | <b>A</b> 9 | A8    | A7    | A6      | A5     | A4     | A3    | A2    | A1   | A0  |
|    | —————————————————————————————————————— |         |         |        |       |       |            |       |       |         |        |        |       |       |      |     |
|    | 127 120                                | 119 112 | 111 104 | 103 96 | 95 88 | 87 80 | 79 72      | 71 64 | 63 56 | 55 48   | 47 40  | 39 32  | 31 24 | 23 16 | 15 8 | 7 0 |
| rt | B15                                    | B14     | B13     | B12    | B11   | B10   | В9         | B8    | B7    | B6      | B5     | B4     | ВЗ    | B2    | B1   | ВО  |
|    |                                        |         |         |        |       |       |            |       | Clan  | np to u | nsigne | d byte |       |       |      |     |
|    |                                        |         |         |        |       |       |            | Ź     | ح     |         |        |        |       |       |      |     |
| •  | 127 120                                | 119 112 | 111 104 | 103 96 | 95 88 | 87 80 | 79 72      | 71 64 | 63 56 | 55 48   | 47 40  | 39 32  | 31 24 | 23 16 | 15 8 | 7 0 |
| rd | A15                                    | A14     | A13     | A12    | A11   | A10   | A9         | A8    | A7    | A6      | A5     | A4     | A3    | A2    | A1   | A0  |
| '4 | B15                                    | B14     | B13     | B12    | B11   | B10   | B9         | B8    | B7    | B6      | B5     | B4     | B3    | B2    | B1   | B0  |

# **PSUBUH:** Parallel Subtract with Unsigned Saturation Halfword

128-bit MMI

To subtract 8 pairs of 16-bit unsigned integers with saturation in parallel.

#### **Operation Code**

|   | 31   | 26 | 25 | 21 | 20 | 16 | 15 | 11 | 10 6   | 5      | 0 |
|---|------|----|----|----|----|----|----|----|--------|--------|---|
|   | MM   | [] | rs |    | r  | t  | rd |    | PSUBUH | MMI1   |   |
|   | 0111 | 00 |    |    |    |    |    |    | 10101  | 101000 |   |
| • | 6    |    | 5  |    |    | 5  | 5  |    | 5      | 6      |   |

#### **Format**

PSUBUH rd, rs, rt

### **Description**

$$GPR[rd] \leftarrow GPR[rs] - GPR[rt]$$

Splits the 128-bit data in GPR[rs] and GPR[rt] into eight unsigned halfword data, subtracts the data in GPR[rt] from the corresponding data in GPR[rs] with saturation and stores them in the corresponding halfwords in GPR[rd].

#### **Exceptions**

None

```
if ((GPR[rs]_{15..0} - GPR[rt]_{15..0}) \le 0x0000) then
                        ← 0x0000
     GPR[rd]<sub>15..0</sub>
else
     GPR[rd]<sub>15..0</sub>
                       \leftarrow (GPR[rs]_{15..0} - GPR[rt]_{15..0})_{15..0}
endif
if ((GPR[rs]_{31..16} - GPR[rt]_{31..16}) \le 0x0000) then
    GPR[rd]<sub>31..16</sub>
                           ← 0x0000
else
                            \leftarrow (GPR[rs]<sub>31..16</sub> – GPR[rt]<sub>31..16</sub>)<sub>15..0</sub>
     GPR[rd]<sub>31..16</sub>
endif
 (The same operations follow every 16 bits)
if ((GPR[rs]_{127..112} - GPR[rt]_{127..112}) \le 0x0000) then
     GPR[rd]_{127..112} \leftarrow 0x0000
else
     GPR[rd]_{127..112} \leftarrow (GPR[rs]_{127..112} - GPR[rt]_{127..112})_{15..0}
endif
```

|    | 127 112 | 111 96 | 95 80 | 79 64 | 63 48       | 47 32      | 31 16    | 15 0  |
|----|---------|--------|-------|-------|-------------|------------|----------|-------|
| rs | A7      | A6     | A5    | A4    | A3          | A2         | A1       | A0    |
|    | _       | _      | _     | _     | _           | _          | _        | _     |
|    | 127 112 | 111 96 | 95 80 | 79 64 | 63 48       | 47 32      | 31 16    | 15 0  |
| rt | B7      | В6     | B5    | B4    | В3          | B2         | B1       | В0    |
|    |         |        |       | Г     | Clamp to    | unsigned I | nalfword |       |
|    |         |        |       |       | <del></del> |            |          |       |
|    | 127 112 | 111 96 | 95 80 | 79 64 | 63 48       | 32 32      | 31 16    | 15 0  |
| rd | A7-B7   | A6-B6  | A5–B5 | A4-B4 | A3-B3       | A2-B2      | A1–B1    | A0-B0 |

# **PSUBUW**: Parallel Subtract with Unsigned Saturation Word

128-bit MMI

To subtract 4 pairs of 32-bit unsigned integers with saturation in parallel.

#### **Operation Code**

| 31 | 26   | 25 | 21 | 20 | 16 | 15 | 11 | 10 6   | 5      | 0 |
|----|------|----|----|----|----|----|----|--------|--------|---|
| N  | IMI  | rs | 3  | rt |    | rd |    | PSUBUW | MMI1   |   |
| 01 | 1100 |    |    |    |    |    |    | 10001  | 101000 |   |
|    | 6    | 5  |    | 5  |    | 5  |    | 5      | 6      |   |

#### **Format**

PSUBUW rd, rs, rt

### **Description**

$$GPR[rd] \leftarrow GPR[rs] - GPR[rt]$$

Splits the 128-bit data in GPR[rs] and GPR[rt] into four unsigned words, subtracts the data in GPR[rt] from the corresponding data in GPR[rs] with saturation and stores them in the corresponding words in GPR[rd].

### **Exceptions**

None

```
if ((GPR[rs]_{31..0} - GPR[rt]_{31..0}) \le 0x000000000) then
      GPR[rd]<sub>31..0</sub>
                            \leftarrow 0 \text{x} 0 0 0 0 0 0 0 0 0 0
else
                                 \leftarrow (GPR[rs]_{31..0} - GPR[rt]_{31..0})_{31..0}
      GPR[rd]<sub>31..0</sub>
endif
if ((GPR[rs]_{63..32} - GPR[rt]_{63..32}) \le 0x000000000) then
      GPR[rd]<sub>63..32</sub>
                            \leftarrow 0x000000000
else
      GPR[rd]<sub>63..32</sub>
                                 \leftarrow (GPR[rs]<sub>63..32</sub> – GPR[rt]<sub>63..32</sub>)<sub>31..0</sub>
endif
if ((GPR[rs]_{95..64} - GPR[rt]_{95..64}) \le 0x000000000) then
                               \leftarrow 0x000000000
      GPR[rd]<sub>95..64</sub>
else
                                 \leftarrow (GPR[rs]<sub>95..64</sub> - GPR[rt]<sub>95..64</sub>)<sub>31..0</sub>
      GPR[rd]<sub>95..64</sub>
if ((GPR[rs]_{127..96} - GPR[rt]_{127..96}) \le 0x000000000) then
      GPR[rd]<sub>127..96</sub>
                             \leftarrow 0x000000000
else
      GPR[rd]<sub>127..96</sub>
                                \leftarrow (GPR[rs]<sub>127..96</sub> - GPR[rt]<sub>127..96</sub>)<sub>31..0</sub>
endif
```

|    | 127 |       | 96 95 | 64     | 63              | 32    | 31    | 0 |
|----|-----|-------|-------|--------|-----------------|-------|-------|---|
| rs |     | A3    |       | A2     | A1              |       | A0    |   |
|    |     |       | ·     | -      | _               |       |       |   |
|    | 127 |       | 96 95 | 64     | 63              | 32    | 31    | 0 |
| rt |     | В3    |       | B2     | B1              |       | В0    |   |
|    |     |       | ·     |        | Clamp to unsign | ned v | vord  |   |
|    |     |       |       | ح<br>ح | ل_              |       |       |   |
|    | 127 |       | 96 95 | 64     | 63              | 32    | 31    | 0 |
| rd |     | A3-B3 |       | A2-B2  | A1–B1           |       | A0-B0 |   |

# **PSUBW**: Parallel Subtract Word

128-bit MMI

To subtract 4 pairs of 32-bit integers in parallel.

# **Operation Code**

| 31 | 26   | 25 | 21 | 20 | 16 | 15 | 11 | 10    | 6 5 |        | 0 |
|----|------|----|----|----|----|----|----|-------|-----|--------|---|
| N  | ΙΜΙ  | rs |    | 1  | rt | rd |    | PSUBW |     | MMI0   |   |
| 01 | 1100 |    |    |    |    |    |    | 00001 |     | 001000 |   |
|    | 6    | 5  |    |    | 5  | 5  |    | 5     |     | 6      |   |

#### **Format**

PSUBW rd, rs, rt

# **Description**

 $GPR[rd] \leftarrow GPR[rs] - GPR[rt]$ 

Splits the 128-bit data in GPR[rs] and GPR[rt] into four 32-bit signed integers, subtracts the data in GPR[rt] from the corresponding data in GPR[rs] and stores them in the corresponding words in GPR[rd].

If an overflow or underflow occurs, the results are just truncated.

### **Exceptions**

None

### Operation

 $\begin{array}{lll} GPR[rd]_{31..0} & \leftarrow (GPR[rs]_{31..0} - GPR[rt]_{31..0})_{31..0} \\ GPR[rd]_{63..32} & \leftarrow (GPR[rs]_{63..32} - GPR[rt]_{63..32})_{31..0} \\ GPR[rd]_{95..64} & \leftarrow (GPR[rs]_{95..64} - GPR[rt]_{95..64})_{31..0} \\ GPR[rd]_{127..96} & \leftarrow (GPR[rs]_{127..96} - GPR[rt]_{127..96})_{31..0} \end{array}$ 





# **PXOR**: Parallel Exclusive OR

128-bit MMI

To calculate a bitwise logical EXCLUSIVE OR.

# **Operation Code**

| 31     | 26 | 25 | 21 | 20 | 16 | 15 | 11 | 10    | 6 | 5      | 0 |
|--------|----|----|----|----|----|----|----|-------|---|--------|---|
| MMI    |    | 1  | rs |    | rt |    | rd | PXOR  |   | MMI2   |   |
| 011100 |    |    |    |    |    |    |    | 10011 |   | 001001 |   |
| 6      |    |    | 5  |    | 5  |    | 5  | 5     |   | 6      |   |

# **Format**

PXOR rd, rs, rt

# Description

 $GPR[rd] \leftarrow GPR[rs] XOR GPR[rt]$ 

 $Calculates\ a\ 128-bit\ bitwise\ logical\ XOR\ between\ GPR[rs]\ and\ GPR[rt].\ The\ result\ is\ stored\ in\ GPR[rd].$ 

The truth table values for XOR are as follows:

| $\mathbf{X}$ | Y | X XOR Y |
|--------------|---|---------|
| 0            | 0 | 0       |
| 0            | 1 | 1       |
| 1            | 0 | 1       |
| 1            | 1 | 0       |

# **Exceptions**

None

# Operation

 $\mathsf{GPR}[\mathsf{rd}]_{127..0} \leftarrow \mathsf{GPR}[\mathsf{rs}]_{127..0} \ \mathsf{XOR} \ \mathsf{GPR}[\mathsf{rt}]_{127..0}$ 

# **QFSRV**: Quadword Funnel Shift Right Variable

128-bit MMI

To right shift a 128-bit value. The shift amount is specified by the SA register.

#### **Operation Code**

| <br>31 2 | 76 7 | 25 21 | 20 | 16 | 15 | 11 | 10    | 6 | 5      | 0 |
|----------|------|-------|----|----|----|----|-------|---|--------|---|
| MMI      |      | rs    | rt |    | rd |    | QFSRV |   | MMI1   |   |
| 011100   |      |       |    |    |    |    | 11011 |   | 101000 |   |
| 6        |      | 5     | 5  |    | 5  |    | 5     |   | 6      |   |

#### **Format**

QFSRV rd, rs, rt

#### **Description**

```
GPR[rd] \leftarrow (GPR[rs], GPR[rt]) >> SA
```

Shifts right the 256-bit concatenation of GPR[rs] with GPR[rt] by the number of bits specified by the SA register, and stores the low-order 128 bits of the result in GPR[rd].

Since the value of the SA register is set using the MTSAB or MTSAH instruction, the shift amount with the QFSRV instruction must be a multiple of bytes or halfwords.

### **Exceptions**

None

### Operation

```
\begin{split} & \text{if (SA = 0) then} \\ & & \text{GPR[rd]}_{127..0} \\ & \text{else} \\ & & \text{GPR[rd]}_{127..0} \\ & \text{endif} \\ \end{split} \qquad \leftarrow & \text{GPR[rt]}_{127..0} \\ & \text{else} \\ & \text{GPR[rt]}_{127..SA} \\ & \text{endif} \end{split}
```

### **Programming Notes**

A left funnel shift is made possible by the value set in the SA register. To left shifts s bytes and s halfwords, specify 16-s in the MTSAB instruction and 8-s in the MTSAH instruction respectively (0<s<16). A quick way to perform this computation is as follows:

```
// Register %sal contains the left shift amount subi %samt, %sal, 1 mtsab %samt, -1 // The following QFSRV does a shift left by %sal bytes qfsrv %dst, %src1, %src2
```

The instruction can be used to rotate 128-bit data by specifying the same register in rs and rt. For example, the following code rotates right the contents of GPR[5] by three halfwords (=48-bit) and places the result in GPR[6].

```
mtsah r0, 3
qfsrv r6, r5, r5
```

# **SQ**: Store Quadword

128-bit MMI

To store 128-bit data in memory.

# **Operation Code**

| 31 | 20     | 25 | 21   | 20 | 16 | 15 0   |
|----|--------|----|------|----|----|--------|
|    | SQ     |    | base | 1  | rt | offset |
|    | 011111 |    |      |    |    |        |
|    | 6      |    | 5    |    | 5  | 16     |

#### **Format**

SQ rt, offset (base)

# **Description**

memory  $[GPR[base] + offset] \leftarrow GPR[rt]$ 

Adds the offset as a 16-bit number to the value in GPR[base] to form the effective address. Stores the 128-bit data in GPR[rt] at the address.

The least-significant four bits of the effective address are masked to zero when accessing memory.

Therefore, the effective address does not have to conform to the natural alignment.

### **Exceptions**

TLB Refill, TLB Invalid, Address Error (excluding Address Error due to alignment)

```
\begin{aligned} v A d d r &\leftarrow sign\_extend \ (offset) + GPR[base] \\ v A d d r_{3..0} &= 0^4 \\ (p A d d r, uncached) &\leftarrow A d d ress Translation \ (v A d d r, D A T A, S T O R E) \\ quadword &\leftarrow G P R[rt]_{127..0} \end{aligned}
```

(This page is left blank intentionally)

# 4. System Control Coprocessor (COP0) Instruction Set

This chapter describes the system control coprocessor (COP0) instructions.

COP0 instructions can operate on the system control coprocessor register to perform memory control, cache control, exception handling, and breakpoint operation for the EE Core. A COP0 instruction is valid when either the EE Core is in kernel mode or bit 28 (CU[0]) of the status register is 1. If a COP0 instruction is executed in other cases, a Coprocessor Unusable exception occurs.

# **BC0F**: Branch on Coprocessor 0 False

MIPS I

To branch according to the coprocessor 0's condition signal.

# **Operation Code**

| 31 | 26     | 25 21 | 20 16 | 15 0   |
|----|--------|-------|-------|--------|
|    | COP0   | BC0   | BC0F  | offset |
|    | 010000 | 01000 | 00000 |        |
| -  | 6      | 5     | 5     | 16     |

### **Format**

BC0F offset

# **Description**

Checks the CPCOND0 signal (coprocessor 0's condition signal) when the BC0F instruction is fetched. If the CPCOND0 signal is false, executes the subsequent instruction (branch delay slot instruction), then the program branches to the target address, which is the offset shifted left by 2 bits and added to the address of the instruction in the delay slot.

### **Exceptions**

Coprocessor unusable

### Operation

I: 
$$target \leftarrow (offset_{15})^{46} \mid | offset \mid | 0^2$$
  
 $condition \leftarrow NOT CPCOND0$   
I+1: if condition then  
 $PC \leftarrow PC + target$   
endif

# **Programming Notes**

Coprocessor 0's condition signal is a DMA transfer termination signal. Since it is an external signal, it varies asynchronous to the execution of the instruction.

# **BC0FL**: Branch on Coprocessor 0 False Likely

MIPS I

To branch according to the coprocessor 0's condition signal.

### **Operation Code**

| 31 | 20     | 6 25 | . 71  | 20 | 16   | 15 0   |
|----|--------|------|-------|----|------|--------|
|    | COP0   |      | BC0   | В  | C0FL | offset |
|    | 010000 |      | 01000 | 0  | 0010 |        |
|    | 6      | -    | 5     |    | 5    | 16     |

### **Format**

BC0FL offset

# **Description**

Checks the CPCOND0 signal (coprocessor 0's condition signal) when the BC0FL instruction is fetched. If the CPCOND0 signal is false, executes the subsequent instruction (branch delay slot instruction), then the program branches to the target address, which is the offset shifted left by 2 bits and added to the address of the instruction in the delay slot.

If the CPCOND0 signal is true, nullifies the branch delay slot instruction.

### **Exceptions**

Coprocessor unusable

### Operation

$$\begin{array}{ll} I: & target \leftarrow (offset_{15})^{46} \mid \mid offset \mid \mid 0^2 \\ & condition \leftarrow NOT \ CPCOND0 \\ I+1: & if \ condition \ then \\ & PC \leftarrow PC + target \\ & else \\ & Nullify CurrentInstruction() \\ & end if \\ \end{array}$$

# **Programming Notes**

The coprocessor 0's condition signal is a DMA transfer termination signal. Since it is an external signal, it varies asynchronous to the execution of the instruction.

# **BC0T**: Branch on Coprocessor 0 True

MIPS I

To branch according to the coprocessor 0's condition signal.

# **Operation Code**

| 31 | 26     | 25 21 | 20 16 | 15 0   |
|----|--------|-------|-------|--------|
|    | COP0   | BC0   | BC0T  | offset |
|    | 010000 | 01000 | 00001 |        |
|    | 6      | 5     | 5     | 16     |

### **Format**

BC0T offset

# **Description**

Checks the CPCOND0 signal (coprocessor 0's condition signal) when the BC0T instruction is fetched. If the CPCOND0 signal is true, executes the subsequent instruction (branch delay slot instruction), then the program branches to the target address, which is the offset shifted left by 2 bits and added to the address of the instruction in the delay slot.

### **Exceptions**

Coprocessor unusable

### Operation

```
 \begin{array}{ll} \text{I:} & \text{target} \leftarrow (\text{offset}_{15})^{46} \mid \mid \text{offset} \mid \mid 0^2 \\ & \text{condition} \leftarrow \text{CPCOND0} \\ \text{I+1:} & \text{if condition then} \\ & \text{PC} \leftarrow \text{PC} + \text{target} \\ & \text{endif} \\ \end{array}
```

### **Programming Notes**

The coprocessor 0's condition signal is a DMA transfer termination signal. Since it is an external signal, it varies asynchronous to the execution of the instruction.

# **BC0TL**: Branch on Coprocessor 0 True Likely

MIPS I

To branch according to the coprocessor 0's condition signal.

### **Operation Code**

|   | 31 | 2      | 26 | 1/5   | 21 | 20 16 | 15 0   |
|---|----|--------|----|-------|----|-------|--------|
|   |    | COP0   |    | BC0   |    | BC0TL | offset |
|   |    | 010000 |    | 01000 |    | 00011 |        |
| ľ |    | 6      |    | 5     |    | 5     | 16     |

### **Format**

BC0TL offset

# **Description**

Checks the CPCOND0 signal (coprocessor 0's condition signal) when the BC0TL instruction is fetched. If the CPCOND0 signal is true, executes the subsequent instruction (branch delay slot instruction), then the program branches to the target address, which is the offset shifted left by 2 bits and added to the address of the instruction in the delay slot. If the COPCOND0 signal is false, nullifies the branch delay slot instruction.

# **Exceptions**

Coprocessor unusable

### Operation

```
I: target \leftarrow (offset_{15})^{46} \mid \mid offset \mid \mid 0^2 condition \leftarrow CPCOND0

I+1: if condition then
PC \leftarrow PC + target
else
NullifyCurrentInstruction()
endif
```

# **Programming Notes**

The coprocessor 0's condition signal is a DMA transfer termination signal. Since it is an external signal, it varies asynchronous to the execution of the instruction.

# **CACHE BFH: Cache Operation (BTAC Flush)**

MIPS III

To flush BTAC.

# **Operation Code**



### **Format**

CACHE 0x0c, offset(base)

# **Description**

Invalidates all BTAC (Branch Target Address Cache) entries.

The offset and base values are meaningless.

### Restrictions

A sequence of CACHE instructions including CACHE BFH has to be directly preceded and followed by a SYNC.P instruction.

### **Exceptions**

Coprocessor unusable

### Operation

```
vAddr \leftarrow (offset_{15})^{16} \mid \mid offset_{15..0} + GPR[base]_{31..0}
(pAddr, uncached) \leftarrow AddressTranslation (vAddr, DATA)
CacheOp (op, vAddr, pAddr)
```

### **Programming Notes**

# **CACHE BHINBT : Cache Operation (Hit Invalidate BTAC)**

MIPS III

To partially invalidate BTAC.

# **Operation Code**

| 31 | 2      | 25 21 | 20 | 16    | 15 0   | ) |
|----|--------|-------|----|-------|--------|---|
|    | CACHE  | base  |    | op    | offset |   |
|    | 101111 |       |    | 01010 |        |   |
|    | 6      | 5     |    | 5     | 16     |   |

### **Format**

CACHE 0x0a, offset(base)

### **Description**

Obtains a virtual address (vAddr) from the GPR[base] value and the offset, and invalidates BTAC (Branch Target Address Cache) entries that match vAddr[31:3].

### Restriction

The operation is undefined if there are plural of BTAC entries that match the specified address.

The operation of this instruction is also undefined when specifying uncached, uncached accelerated and SPRAM addresses.

A sequence of CACHE instructions including CACHE BHINBT has to be directly preceded and followed by a SYNC.P instruction.

### **Exceptions**

Coprocessor unusable

# Operation

```
vAddr \leftarrow (offset_{15})^{16} \mid \mid offset_{15..0} + GPR[base]_{31..0}
(pAddr, uncached) \leftarrow AddressTranslation (vAddr, DATA)
CacheOp (op, vAddr, pAddr)
```

# **Programming Notes**

# **CACHE BXLBT: Cache Operation (Index Load BTAC)**

MIPS III

To read BTAC (Branch Target Address Cache) entries.

# **Operation Code**

| 31 | 26     | 25 21 | 20 16 | 15 0   |
|----|--------|-------|-------|--------|
|    | CACHE  | base  | op    | offset |
|    | 101111 |       | 00010 |        |
|    | 6      | 5     | 5     | 16     |

### **Format**

CACHE 0x02, offset(base)

### **Description**

Obtains a virtual address (vAddr) from the GPR[base] value and the offset, reads the BTAC entry indicated by vAddr[5:0], and stores it in the COP0 TagHI/TagLO registers.

### Restrictions

A sequence of CACHE instructions including CACHE BXLBT has to be directly preceded and followed by a SYNC.P instruction.

### **Exceptions**

Coprocessor unusable

# Operation

```
\begin{array}{l} vAddr \leftarrow (offset_{15})^{16} \mid \mid offset_{15..0} + GPR[base]_{31..0} \\ (pAddr, uncached) \leftarrow AddressTranslation (vAddr, DATA) \\ TagLO[0] = Valid Bit \\ TagLO[31:3] = FetchAddress[28:0] \\ TagHI[31:2] = TargetAddress[29:0] \end{array}
```

# **Programming Notes**

# **CACHE BXSBT: Cache Operation (Index Store BTAC)**

MIPS III

To write to BTAC (Branch Target Address Cache) entries.

# **Operation Code**

| _ | 31 | 2      | 26 | 25   | 21 | 20   | 16 | 15 | C      | ) |
|---|----|--------|----|------|----|------|----|----|--------|---|
|   |    | CACHE  |    | base |    | op   |    |    | offset |   |
|   |    | 101111 |    |      |    | 0011 | 0  |    |        |   |
| _ |    | 6      |    | 5    |    | 5    |    |    | 16     |   |

### **Format**

CACHE 0x06, offset(base)

### **Description**

Obtains a virtual address (vAddr) from the GPR[base] value and the offset and stores the contents of the COP0 TagHI/TagLO registers in the BTAC entry indicated by vAddr[5:0].

### Restrictions

A sequence of CACHE instructions including CACHE BXSBT has to be directly preceded and followed by a SYNC.P instruction.

### **Exceptions**

Coprocessor unusable

# Operation

```
\begin{array}{l} vAddr \leftarrow (offset_{15})^{16} \mid \mid offset_{15..0} + GPR[base]_{31..0} \\ (pAddr, uncached) \leftarrow AddressTranslation (vAddr, DATA) \\ Valid Bit = TagLO[0] \\ FetchAddress[28:0] = TagLO[31:3] \\ TargetAddress[29:0] = TagHI[31:2] \end{array}
```

# **Programming Notes**

# **CACHE DHIN: Cache Operation (Hit Invalidate)**

MIPS III

To invalidate data cache entries.

### **Operation Code**

| 31 | 26     | 25 21 | 20 16 | 15 0   |
|----|--------|-------|-------|--------|
|    | CACHE  | base  | op    | offset |
|    | 101111 |       | 11010 |        |
|    | 6      | 5     | 5     | 16     |

### **Format**

CACHE 0x1a, offset(base)

### Description

CACHE DHIN obtains a virtual address (vAddr) and a physical address (pAddr) from the GPR[base] value and the offset, and invalidates the corresponding entry in the data cache if there is a hit.

That is, when the tags at vAddr[11:6] are read from both ways of the data cache, if the Valid bit is 1 and the PFN of the tag matches the pAddr, CACHE DHIN changes the Lock bit, Valid bit, and Dirty bit to 0. The LRF bit is not changed.

#### Restrictions

The operation is undefined when specifying uncached, uncached accelerated and SPRAM addresses. A sequence of CACHE instructions including CACHE DHIN has to be directly preceded by a SYNC.L instruction.

# **Exceptions**

Coprocessor unusable, TLB Refill, TLB Invalid, Address Error

### Operation

```
vAddr \leftarrow (offset_{15})^{16} \mid \mid offset_{15..0} + GPR[base]_{31..0}
(pAddr, uncached) \leftarrow AddressTranslation (vAddr, DATA)
CacheOp (op, vAddr, pAddr)
```

### **Programming Notes**

# **CACHE DHWBIN: Cache Operation (Hit Writeback Invalidate)**

MIPS III

To write data cache entries back to memory and invalidate them.

### **Operation Code**

| 31 | 2      | 26 | 25   | 21 | 20 |      | 16 | 15 | 0      |
|----|--------|----|------|----|----|------|----|----|--------|
|    | CACHE  |    | base |    |    | ор   |    |    | offset |
|    | 101111 |    |      |    | 10 | 1000 |    |    |        |
|    | 6      |    | 5    |    |    | 5    |    |    | 16     |

### **Format**

CACHE 0x18, offset(base)

### **Description**

CACHE DHWBIN obtains a virtual address (vAddr) and a physical address (pAddr) from the GPR[base] value and the offset, invalidates the corresponding entry in the data cache if there is a hit, and writes dirty data back to memory.

That is, when the tags at vAddr[11:6] are read from both ways of the data cache, if the Valid bit is 1 and the PFN of the tag matches the pAddr, CACHE DHWBIN changes the Lock bit, Valid bit, and Dirty bit to 0. (The LRF bit is not changed.) If the Dirty bit is 1, this instruction writes the cache line data to the physical address obtained from vAddr[11:6] and PFN.

### Restrictions

The operation is undefined when specifying uncached, uncached accelerated and SPRAM addresses. CACHE DHWBIN has to be directly followed by a SYNC.L instruction. A sequence of CACHE instructions including CACHE DHWBIN has to be directly preceded by a SYNC.L instruction.

### **Exceptions**

Coprocessor unusable, TLB Refill, TLB Invalid, Address Error

### Operation

```
vAddr \leftarrow (offset_{15})^{16} \mid \mid offset_{15..0} + GPR[base]_{31..0}
(pAddr, uncached) \leftarrow AddressTranslation (vAddr, DATA)
CacheOp (op, vAddr, pAddr)
```

# **Programming Notes**

# **CACHE DHWOIN: Cache Operation (Hit Writeback Without Invalidate)**

MIPS III

To write data cache entries back to memory.

### **Operation Code**

| 31 | 26     | 25 21 | 20 16 | 15 0   |
|----|--------|-------|-------|--------|
|    | CACHE  | base  | op    | offset |
|    | 101111 |       | 11100 |        |
|    | 6      | 5     | 5     | 16     |

### **Format**

CACHE 0x1c, offset(base)

### Description

CACHE DHWOIN obtains a virtual address (vAddr) and a physical address (pAddr) from the GPR[base] value and the offset, and writes dirty data back to memory if it is contained in the hit entry.

That is, when the tags at vAddr[11:6] are read from both ways of the data cache, if the Valid bit and Dirty bit are 1 and the PFN of the tag matches the pAddr, CACHE DHWOIN writes the cache line data to the physical address obtained from vAddr[11:6] and PFN, and changes the Dirty bit to 0.

### Restrictions

The operation is undefined when specifying uncached, uncached accelerated and SPRAM addresses. CACHE DHWOIN has to be directly followed by a SYNC.L instruction. A sequence of CACHE instructions including CACHE DHWOIN has to be directly preceded by a SYNC.L instruction.

# **Exceptions**

Coprocessor unusable, TLB Refill, TLB Invalid, Address Error

### Operation

 $vAddr \leftarrow (offset_{15})^{16} \mid \mid offset_{15..0} + GPR[base]_{31..0}$ (pAddr, uncached)  $\leftarrow AddressTranslation (vAddr, DATA)$ CacheOp (op, vAddr, pAddr)

### **Programming Notes**

# **CACHE DXIN: Cache Operation (Index Invalidate)**

MIPS III

To invalidate specified data cache entries.

# **Operation Code**

| 31 | 26     | 25 | 21   | 20    | 16 | 15 0   |
|----|--------|----|------|-------|----|--------|
|    | CACHE  |    | base | op    |    | offset |
|    | 101111 |    |      | 10110 |    |        |
|    | 6      |    | 5    | 5     |    | 16     |

### **Format**

CACHE 0x16, offset(base)

### **Description**

CACHE DXIN obtains a virtual address (vAddr) from the GPR[base] value and the offset, and invalidates the corresponding data cache line. vAddr[11:6] shows the index of the line and vAddr[0] shows the way. The Lock bit, Valid bit, and Dirty bit are changed to 0. The LRF bit is not changed.

### Restrictions

A sequence of CACHE instructions including CACHE DXIN has to be directly preceded by a SYNC.L instruction

### **Exceptions**

Coprocessor unusable

# Operation

```
\begin{array}{l} vAddr \leftarrow (offset_{15})^{16} \mid \mid offset_{15..0} + GPR[base]_{31..0} \\ (pAddr, uncached) \leftarrow AddressTranslation (vAddr, DATA) \\ CacheOp (op, vAddr, pAddr) \end{array}
```

### **Programming Notes**

# **CACHE DXLDT: Cache Operation (Index Load Data)**

MIPS III

To read specified data cache entries.

# **Operation Code**

| 31 | 26     | 25 21 | 20 16 | 15 0   |
|----|--------|-------|-------|--------|
|    | CACHE  | base  | op    | offset |
|    | 101111 |       | 10001 |        |
|    | 6      | 5     | 5     | 16     |

### **Format**

CACHE 0x11, offset(base)

### **Description**

CACHE DXLDT obtains a virtual address (vAddr) from the GPR[base] value and the offset, reads the 32-bit data corresponding to the address from the data cache, and stores it in the COP0 TagLO register. vAddr[11:2] shows the index of the tag and vAddr[0] shows the way.

### Restrictions

A sequence of CACHE instructions including CACHE DXLDT has to be directly preceded by a SYNC.L instruction

### **Exceptions**

Coprocessor unusable

# Operation

```
vAddr \leftarrow (offset_{15})^{16} \mid \mid offset_{15..0} + GPR[base]_{31..0}
(pAddr, uncached) \leftarrow AddressTranslation (vAddr, DATA)
```

TagLO[31:0]  $\leftarrow$  32bit-data

### **Programming Notes**

# **CACHE DXLTG: Cache Operation (Index Load Tag)**

MIPS III

To read specified data cache entries.

# **Operation Code**

|   | 31 | 2      | 26 | 25   | 21 | 20 | 16    | 15 | 0      |
|---|----|--------|----|------|----|----|-------|----|--------|
|   |    | CACHE  |    | base | 2  |    | op    |    | offset |
|   |    | 101111 |    |      |    |    | 10000 |    |        |
| , |    | 6      |    | 5    |    |    | 5     |    | 16     |

### **Format**

CACHE 0x10, offset(base)

### **Description**

CACHE DXLTG obtains a virtual address (vAddr) from the GPR[base] value and the offset, and reads the corresponding data cache tag into the COP0 TagLO register. vAddr[11:6] specifies the index of the tag and vAddr[0] specifies the way.

### Restrictions

A sequence of CACHE instructions including CACHE DXLTG has to be directly preceded by a SYNC.L instruction

### **Exceptions**

Coprocessor unusable

# Operation

```
vAddr ← (offset<sub>15</sub>)<sup>16</sup> | | offset<sub>15..0</sub> + GPR[base]<sub>31..0</sub> (pAddr, uncached) ← AddressTranslation (vAddr, DATA)

tagdata ← Tag(vAddr)

TagLO[3] ← tagdata.Lock

TagLO[4] ← tagdata.LRF

TagLO[5] ← tagdata.Valid

TagLO[6] ← tagdata.Dirty

TagLO[31:12] ← tagdata.PFN
```

TagLO bits except above are undefined.

### **Programming Notes**

# **CACHE DXSDT: Cache Operation (Index Store Data)**

MIPS III

To write to specified data cache entries.

# **Operation Code**

| 31 | 26     | 25 21 | 20 16 | 15 0   |
|----|--------|-------|-------|--------|
|    | CACHE  | base  | op    | offset |
|    | 101111 |       | 10011 |        |
|    | 6      | 5     | 5     | 16     |

### **Format**

CACHE 0x13, offset(base)

### **Description**

CACHE DXSDT obtains a virtual address (vAddr) from the GPR[base] value and the offset, and stores the contents of the COP0 TagLO register in the corresponding location of the data cache. vAddr[11:2] shows the index of the tag and vAddr[0] shows the way.

### Restrictions

A sequence of CACHE instructions including CACHE DXSDT has to be directly preceded by a SYNC.L instruction

### **Exceptions**

Coprocessor unusable

# Operation

```
\begin{aligned} v A d d r &\leftarrow (offset_{15})^{16} \mid \mid offset_{15..0} + GPR[base]_{31..0} \\ (p A d d r, uncached) &\leftarrow A d d ress Translation (v A d d r, D A T A) \end{aligned}
```

32bit-data  $\leftarrow$  TagLO[31:0]

### **Programming Notes**

# **CACHE DXSTG: Cache Operation (Index Store Tag)**

MIPS III

To write to specified data cache entries.

### **Operation Code**

| 31 |        | 26 | 25 | 21 | 20 |       | 16 | 15 | 0      |  |
|----|--------|----|----|----|----|-------|----|----|--------|--|
|    | CACHE  |    | ba | se |    | op    |    |    | offset |  |
|    | 101111 |    |    |    |    | 10010 |    |    |        |  |
|    | 6      |    | 5  | 5  |    | 5     |    |    | 16     |  |

### **Format**

CACHE 0x12, offset(base)

### **Description**

CACHE DXSTG obtains a virtual address (vAddr) from the GPR[base] value and the offset, and stores the contents of the COP0 TagLO register in the corresponding data cache tag. vAddr[11:6] specifies the index of the tag and vAddr[0] specifies the way.

### Restrictions

A sequence of CACHE instructions including CACHE DXSTG has to be directly preceded by a SYNC.L instruction

### **Exceptions**

Coprocessor unusable, TLB Refill, TLB Invalid, Address Error

# Operation

```
vAddr ← (offset<sub>15</sub>)<sup>16</sup> | offset<sub>15..0</sub> + GPR[base]<sub>31..0</sub>
(pAddr, uncached) ← AddressTranslation (vAddr, DATA)

tag ← Tag(vAddr)

tag.Lock ← TagLO[3]

tag.LRF ← TagLO[4]

tag.Valid ← TagLO[5]

tag.Dirty ← TagLO[6] & TagLO[6]

tag.PFN ← TagLO[31:12]
```

### **Programming Notes**

# **CACHE DXWBIN: Cache Operation (Index Writeback Invalidate)**

MIPS III

To write specified data cache entries back to memory, and invalidate them.

### **Operation Code**

| 31 | 26     | 25 21 | 20 16 | 15 0   |
|----|--------|-------|-------|--------|
|    | CACHE  | base  | op    | offset |
|    | 101111 |       | 10100 |        |
|    | 6      | 5     | 5     | 16     |

### **Format**

CACHE 0x14, offset(base)

### Description

CACHE DXWBIN obtains a virtual address (vAddr) and a physical address (pAddr) from the GPR[base] value and the offset, invalidates the corresponding cache line in the data cache and writes back any dirty data to memory. The Valid bit, Lock bit, and Dirty bit are changed to 0, but the LRF bit does not change. vAddr[11:6] specifies the index and vAddr[0] specifies the way of the data cache line to be invalidated.

### Restrictions

CACHE DXWBIN has to be directly followed by a SYNC.L instruction. A sequence of CACHE instructions including CACHE DXWBIN has to be directly preceded by a SYNC.L instruction.

### **Exceptions**

Coprocessor unusable

### Operation

 $vAddr \leftarrow (offset_{15})^{16} \mid \mid offset_{15..0} + GPR[base]_{31..0}$ (pAddr, uncached)  $\leftarrow AddressTranslation (vAddr, DATA)$ CacheOp (op, vAddr, pAddr)

### **Programming Notes**

# **CACHE IFL: Cache Operation (Fill)**

MIPS III

To read data from memory into specified instruction cache entries.

### **Operation Code**

| 31 |        | 26 | 25 | 21  | 20 |       | 16 | 15 | 0      |  |
|----|--------|----|----|-----|----|-------|----|----|--------|--|
|    | CACHE  |    | ba | ise |    | op    |    |    | offset |  |
|    | 101111 |    |    |     |    | 01110 |    |    |        |  |
|    | 6      |    |    | 5   |    | 5     |    |    | 16     |  |

### **Format**

CACHE 0x0e, offset(base)

### **Description**

CACHE IFL obtains a virtual address (vAddr) and a physical address (pAddr) from the GPR[base] value and the offset, and reads the memory data (instruction code) indicated by the physical address into the instruction cache. The line is loaded into the cache line addressed by vAddr[12:6] and the way of the cache is defined by the LRF bits. The PFN is loaded into the corresponding instruction cache tag and the Valid bit is set to 1.

### Restrictions

The operation is undefined when specifying uncached, uncached accelerated and SPRAM addresses. CACHE IFL has to be directly followed by a SYNC.P instruction. A sequence of CACHE instructions including CACHE IFL has to be directly preceded by a SYNC.P instruction.

### **Exceptions**

Coprocessor unusable, TLB Refill, TLB Invalid, Address Error

### Operation

```
\begin{array}{l} vAddr \leftarrow (offset_{15})^{16} \mid \mid offset_{15..0} + GPR[base]_{31..0} \\ (pAddr, uncached) \leftarrow AddressTranslation (vAddr, DATA) \\ CacheOp (op, vAddr, pAddr) \end{array}
```

### **Programming Notes**

# **CACHE IHIN: Cache Operation (Hit Invalidate)**

MIPS III

To invalidate instruction cache entries.

### **Operation Code**

| 31 | 26     | 25 21 | 20 16 | 15 0   |
|----|--------|-------|-------|--------|
|    | CACHE  | base  | op    | offset |
|    | 101111 |       | 01011 |        |
|    | 6      | 5     | 5     | 16     |

### **Format**

CACHE 0x0b, offset(base)

### Description

CACHE IHIN obtains a virtual address (vAddr) and a physical address (pAddr) from the GPR[base] value and the offset, and invalidates an instruction cache line that matches the PA[31:6].

That is, when the tags at vAddr[12:6] are read from both ways of the instruction cache, if the Valid bit of one of the entries is 1 and the PFN of the tag matches the pAddr, CACHE IHIN changes the Valid bit to 0. The LRF bit is not changed.

This instruction also invalidates BTAC entries that match vAddr[31:6].

#### Restrictions

The operation is undefined when specifying uncached, uncached accelerated and SPRAM addresses. A sequence of CACHE instructions including CACHE IHIN has to be directly preceded by a SYNC.P instruction.

### **Exceptions**

Coprocessor unusable, TLB Refill, TLB Invalid, Address Error

### Operation

```
vAddr ← (offset<sub>15</sub>)<sup>16</sup> | | offset<sub>15.0</sub> + GPR[base]<sub>31.0</sub>
(pAddr, uncached) ← AddressTranslation (vAddr, DATA)
CacheOp (op, vAddr, pAddr)
```

### **Programming Notes**

# **CACHE IXIN: Cache Operation (Index Invalidate)**

MIPS III

To invalidate specified instruction cache entries.

### **Operation Code**

| 31 | 2      | 26 | 25   | 21 | 20 | 16  | 15 | 0      |
|----|--------|----|------|----|----|-----|----|--------|
|    | CACHE  |    | base |    | (  | ор  |    | offset |
|    | 101111 |    |      |    | 00 | 111 |    |        |
|    | 6      |    | 5    |    |    | 5   |    | 16     |

### **Format**

CACHE 0x07, offset(base)

### **Description**

CACHE IXIN obtains a virtual address (vAddr) from the GPR[base] value and the offset, and invalidates the corresponding instruction cache line. vAddr[12:6] shows the index of the line and vAddr[0] shows the way. The Valid bit is changed to 0, but the LRF bit is not changed.

### Restrictions

A sequence of CACHE instructions including CACHE IXIN has to be directly preceded by a SYNC.P instruction

### **Exceptions**

Coprocessor unusable

# Operation

```
vAddr \leftarrow (offset_{15})^{16} \mid \mid offset_{15..0} + GPR[base]_{31..0}
(pAddr, uncached) \leftarrow AddressTranslation (vAddr, DATA)
CacheOp (op, vAddr, pAddr)
```

### **Programming Notes**

# **CACHE IXLDT: Cache Operation (Index Load Data)**

MIPS III

To read data from specified instruction cache entries.

### **Operation Code**

| 31 | 26     | 25 21 | 20 16 | 15 0   |
|----|--------|-------|-------|--------|
|    | CACHE  | base  | op    | offset |
|    | 101111 |       | 00001 |        |
|    | 6      | 5     | 5     | 16     |

### **Format**

CACHE 0x01, offset(base)

### **Description**

CACHE IXLDT obtains a virtual address (vAddr) from the GPR[base] value and the offset, reads the 32-bit data (instruction code) corresponding to the address from the cache line of the instruction cache, and stores it in the COP0 TagLO and COP0 TagHI registers. vAddr[12:2] specifies the index and vAddr[0] specifies the way of the instruction cache line to be read.

#### Restrictions

A sequence of CACHE instructions including CACHE IXLDT has to be directly preceded by a SYNC.P instruction.

### **Exceptions**

Coprocessor unusable

### Operation

```
vAddr ← (offset<sub>15</sub>)<sup>16</sup> | | offset<sub>15...0</sub> + GPR[base]<sub>31...0</sub> (pAddr, uncached) ← AddressTranslation (vAddr, DATA)

TagLO[31:0] = 32-bit instruction

TagHI[3:0] = SteeringBits[3:0]

TagHI[5:4] = BHT[1:0]
```

TagHI bits except above are undefined.

# **Programming Notes**

# **CACHE IXLTG: Cache Operation (Index Load Tag)**

MIPS III

To read tags from specified instruction cache entries.

# **Operation Code**

| 31 | 2      | 26 | 25   | 21 | 20 |      | 16 | 15 | 0      |
|----|--------|----|------|----|----|------|----|----|--------|
|    | CACHE  |    | base |    |    | op   |    |    | offset |
|    | 101111 |    |      |    | 00 | 0000 |    |    |        |
|    | 6      |    | 5    |    |    | 5    |    |    | 16     |

### **Format**

CACHE 0x00, offset(base)

### **Description**

CACHE IXLTG obtains a virtual address (vAddr) from the GPR[base] value and the offset, and reads the corresponding instruction cache tag into the COP0 TagLO register. vAddr[12:6] specifies the index of the tag and vAddr[0] specifies the way.

### Restrictions

A sequence of CACHE instructions including CACHE IXLTG has to be directly preceded by a SYNC.P instruction

### **Exceptions**

Coprocessor unusable

# Operation

```
vAddr ← (offset<sub>15</sub>)<sup>16</sup> | | offset<sub>15..0</sub> + GPR[base]<sub>31..0</sub> (pAddr, uncached) ← AddressTranslation (vAddr, DATA)

tag ← Tag(vAddr)

TagLO[4] ← tag.LRF

TagLO[5] ← tag.VALID

TagLO[31:12] ← tag[19:0]
```

TagLO bits except above are undefined.

# **Programming Notes**

# **CACHE IXSDT: Cache Operation (Index Store Data)**

MIPS III

To write tags to specified instruction cache entries.

### **Operation Code**

| _ 3 | 1 26   | 25 | 21   | 20    | 16 | 15 0   |
|-----|--------|----|------|-------|----|--------|
|     | CACHE  |    | base | op    |    | offset |
|     | 101111 |    |      | 00101 |    |        |
|     | 6      |    | 5    | 5     |    | 16     |

### **Format**

CACHE 0x05, offset(base)

### **Description**

CACHE IXSDT obtains a virtual address (vAddr) from the GPR[base] value and the offset, and stores the contents of the COP0 TagLO and TagHI registers in the corresponding cache line in the instruction cache. vAddr[12:2] specifies the index and vAddr[0] specifies the way.

This instruction invalidates all BTAC entrires.

#### Restrictions

A sequence of CACHE instructions including CACHE IXSDT has to be directly preceded by a SYNC.P instruction.

### **Exceptions**

Coprocessor unusable

### Operation

```
vAddr \leftarrow (offset_{15})^{16} \mid \mid offset_{15..0} + GPR[base]_{31..0}
(pAddr, uncached) \leftarrow AddressTranslation (vAddr, DATA)

32-bit instruction \leftarrow TagLO[31:0]
SteeringBits[3:0] \leftarrow TagHI[3:0]
BHT[1:0] \leftarrow TagHI[5:4]
```

### **Programming Notes**

# **CACHE IXSTG: Cache Operation (Index Store Tag)**

MIPS III

To write tags to specified instruction cache entries.

# **Operation Code**

| 31 | 2      | 26 | 25 |      | 21 | 20    | 16 | 15     | 0 |
|----|--------|----|----|------|----|-------|----|--------|---|
|    | CACHE  |    |    | base |    | op    |    | offset |   |
|    | 101111 |    |    |      |    | 00100 |    |        |   |
|    | 6      |    |    | 5    |    | 5     |    | 16     |   |

### **Format**

CACHE 0x04, offset(base)

### **Description**

CACHE IXSTG obtains a virtual address (vAddr) from the GPR[base] value and the offset, and stores the contents of the COP0 TagLO register in the corresponding instruction cache tag. vAddr[12:6] specifies the index and vAddr[0] specifies the way.

This instruction can invalidate the cache line.

#### Restrictions

A sequence of CACHE instructions including CACHE IXSTG has to be directly preceded by a SYNC.P instruction.

### **Exceptions**

Coprocessor unusable

### Operation

```
\begin{split} v A d d r &\leftarrow (offset_{15})^{16} \mid \mid offset_{15..0} + GPR[base]_{31..0} \\ (p A d d r, uncached) &\leftarrow A d d ress Translation (v A d d r, D A T A) \\ tag. LRF &\leftarrow TagLO[4] \\ tag. V A LID &\leftarrow TagLO[5] \\ tag[19:0] &\leftarrow TagLO[31:12] \end{split}
```

### **Programming Notes**

# **DI**: Disable Interrupt

MIPS I

To disable an interrupt.

# **Operation Code**

| 31 | 26     | 2 | 25 21 | 20 6               | 5      | 0 |
|----|--------|---|-------|--------------------|--------|---|
|    | COP0   |   | CO    | 0                  | DI     |   |
|    | 010000 |   | 10000 | 000 0000 0000 0000 | 111001 |   |
|    | 6      |   | 5     | 15                 | 6      |   |

# **Format**

DI

# **Description**

Disables all interrupts except the NMI and SIO.

### **Exceptions**

None

# Operation

```
If (Status.EDI=1) || (Status.EXL=1) || (Status.ERL=1) || (Status.KSU=002) then Status.EIE \leftarrow 0 endif
```

# **Programming Notes**

When the EDI bit in the Status register is 1, the DI instruction operates in all modes. When this bit is 0, the DI instruction operates only in Kernel mode, and works as a NOP in User and Supervisor modes.

# EI : Enable Interrupt

MIPS I

To enable an interrupt.

# **Operation Code**

| 31 | 26     | 25   | 21 | 20 | 6                  | 5 | 0      |
|----|--------|------|----|----|--------------------|---|--------|
|    | COP0   | CO   |    |    | 0                  |   | EI     |
|    | 010000 | 1000 | 0  |    | 000 0000 0000 0000 |   | 111000 |
|    | 6      | 5    |    |    | 15                 |   | 6      |

# **Format**

ΕI

# **Description**

Enables all interrupts.

### **Exceptions**

None

# Operation

```
If (Status.EDI=1) || (Status.EXL=1) || (Status.ERL=1) || (Status.KSU=002) then Status.EIE \leftarrow 1 endif
```

# **Programming Notes**

When the EDI bit in the Status register is 1, the EI instruction operates in all modes. When this bit is 0, the EI instruction operates only in Kernel mode, and works as a NOP in User and Supervisor modes.

# **ERET**: Exception Return

MIPS III

To return from an exception handler.

# **Operation Code**

| 31     | 26 | 25 21 | 20 6               | 5      | 0 |
|--------|----|-------|--------------------|--------|---|
| COP0   |    | CO    | 0                  | ERET   |   |
| 010000 |    | 10000 | 000 0000 0000 0000 | 011000 |   |
| 6      |    | 5     | 15                 | 6      |   |

### **Format**

**ERET** 

# **Description**

ERET is an instruction for returning from an interrupt, exception or error trap.

Unlike a branch or jump instruction, ERET does not execute the subsequent instruction. ERET flushes the effective pipelines of the CPU before fetching the instruction from the jump destination. Any pending loads or stores and ongoing multiplications, divisions, product-sum operations, COP1 and COP2 instructions are not flushed.

### Restrictions

An ERET instruction must not be placed in a branch delay slot.

### **Exceptions**

Coprocessor unusable

### Operation

```
if Status.ERL = 1 then PC \leftarrow ErrorEPC Status.ERL \leftarrow 0 else PC \leftarrow EPC Status.EXL \leftarrow 0 endif
```

# MFBPC: Move from Breakpoint Control Register

MIPS I

To transfer the contents of the breakpoint control register to a general-purpose register.

# **Operation Code**

| 31 | 26     | 25 21 | 20 | 16 | 15    | 11 | 10 |             | 0 |
|----|--------|-------|----|----|-------|----|----|-------------|---|
|    | COP0   | MF0   | rt |    | 11000 |    |    | 0           |   |
|    | 010000 | 00000 |    |    |       |    | 00 | 0 0000 0000 |   |
|    | 6      | 5     | 5  |    | 5     |    |    | 11          |   |

# **Format**

MFBPC rt

# **Description**

 $GPR[rt] \leftarrow COP0 BPC$ 

Copies the contents of the breakpoint control register (one of the COP0 debug registers) to GPR[rt].

# **Exceptions**

Coprocessor unusable

### Operation

data  $\leftarrow$  CPR[0, Breakpoint Control] GPR[rt]  $\leftarrow$  (data<sub>31</sub>)<sup>32</sup> | | data<sub>31..0</sub>

# MFC0: Move from System Control Coprocessor

MIPS I

To transfer a COP0 register to a general-purpose register.

# **Operation Code**

| 31     | 26 | 25  | 21 | 20 | 16 | 15 | 11 | 10 |               | 0 |
|--------|----|-----|----|----|----|----|----|----|---------------|---|
| COP0   |    | MF  | FO |    | rt | rd |    |    | 0             |   |
| 010000 |    | 000 | 00 |    |    |    |    |    | 000 0000 0000 |   |
| 6      |    | 5   |    |    | 5  | 5  |    |    | 11            |   |

# **Format**

 $MFC0\ \ \text{rt, rd}$ 

# Description

 $GPR[rt] \leftarrow CPR[0,rd]$ 

Copies the contents of COP0 coprocessor register rd to GPR[rt].

# **Exceptions**

Coprocessor unusable

# Operation

data  $\leftarrow$  CPR[0, rd] GPR[rt]  $\leftarrow$  (data<sub>31</sub>)<sup>32</sup> | | data<sub>31..0</sub>

# MFDAB: Move from Data Address Breakpoint Register

MIPS I

To transfer the data address breakpoint register to a general-purpose register.

# **Operation Code**

| 31     | 26 | 25    | 21 | 20 | 16 | 15 | 11    | 10            | 0 |
|--------|----|-------|----|----|----|----|-------|---------------|---|
| COP0   |    | MF0   |    |    | rt |    | 11000 | 0             |   |
| 010000 |    | 00000 |    |    |    |    |       | 000 0000 0100 |   |
| 6      |    | 5     |    |    | 5  |    | 5     | 11            |   |

# **Format**

 $MFDAB \;\; rt$ 

# Description

 $GPR[rt] \leftarrow COP0 DAB$ 

Copies the contents of the data address breakpoint register (one of the COP0 debug registers) to GPR[rt].

# **Exceptions**

Coprocessor unusable

### Operation

data  $\leftarrow$  CPR[0, Data Address Breakpoint] GPR[rt]  $\leftarrow$  (data<sub>31</sub>)<sup>32</sup> | | data<sub>31..0</sub>

# MFDABM: Move from Data Address Breakpoint Mask Register

MIPS I

To transfer the data address breakpoint mask register to a general-purpose register.

# **Operation Code**

| 31 | 26     | 25    | 21 | 20 | 16 | 15 | 11   | 10            | 0 |
|----|--------|-------|----|----|----|----|------|---------------|---|
|    | COP0   | MF0   |    |    | rt | 1  | 1000 | 0             |   |
|    | 010000 | 00000 |    |    |    |    |      | 000 0000 0101 |   |
|    | 6      | 5     |    |    | 5  |    | 5    | 11            |   |

### **Format**

MFDABM rt

# **Description**

 $\mathsf{GPR}[\mathsf{rt}] \leftarrow \mathsf{COP0}\;\mathsf{DABM}$ 

Copies the contents of the data address breakpoint mask register (one of the COP0 debug registers) to GPR[rt].

# **Exceptions**

Coprocessor unusable

### Operation

data  $\leftarrow$  CPR[0, Data Address Breakpoint Mask] GPR[rt]  $\leftarrow$  (data<sub>31</sub>)<sup>32</sup> | | data<sub>31..0</sub>

# MFDVB: Move from Data value Breakpoint Register

MIPS I

To transfer the data value breakpoint register to a general-purpose register.

# **Operation Code**

| 31 | 26     | 25 21 | 20 16 | 15 11 | 10 0          |
|----|--------|-------|-------|-------|---------------|
|    | COP0   | MF0   | rt    | 11000 | 0             |
|    | 010000 | 00000 |       |       | 000 0000 0110 |
|    | 6      | 5     | 5     | 5     | 11            |

# **Format**

 $MFDVB \ \, \text{rt}$ 

# **Description**

 $\mathsf{GPR}[\mathsf{rt}] \leftarrow \mathsf{COP0}\ \mathsf{DVB}$ 

Copies the contents of the data value breakpoint register (one of the COP0 debug registers) to GPR[rt].

# **Exceptions**

Coprocessor unusable

### Operation

data  $\leftarrow$  CPR[0, Data Value Breakpoint] GPR[rt]  $\leftarrow$  (data<sub>31</sub>)<sup>32</sup> | | data<sub>31..0</sub>

# MFDVBM: Move from Data Value Breakpoint Mask Register

MIPS I

To transfer the data value breakpoint mask register to a general-purpose register.

# **Operation Code**

| 31 | 26     | 25 | 21  | 20 | 16 | 15 | 11   | 10 |               | 0 |
|----|--------|----|-----|----|----|----|------|----|---------------|---|
|    | COP0   | M  | [F0 | 1  | rt | 1  | 1000 |    | 0             |   |
|    | 010000 | 00 | 000 |    |    |    |      |    | 000 0000 0111 |   |
|    | 6      |    | 5   |    | 5  |    | 5    |    | 11            |   |

### **Format**

MFDVBM rt

# Description

 $\mathsf{GPR}[\mathsf{rt}] \leftarrow \mathsf{COP0}\;\mathsf{DVBM}$ 

Copies the contents of the data value breakpoint mask (one of the COP0 debug registers) register to GPR[rt].

# **Exceptions**

Coprocessor unusable

### Operation

data  $\leftarrow$  CPR[0, Data Value Breakpoint Mask] GPR[rt]  $\leftarrow$  (data<sub>31</sub>)<sup>32</sup> | | data<sub>31..0</sub>

# MFIAB: Move from Instruction Address Breakpoint Register

MIPS I

To transfer the instruction address breakpoint register to a general-purpose register.

# **Operation Code**

| 31     | 26 | 25    | 21 | 20 | 16 | 15 | 11    | 10 0          |
|--------|----|-------|----|----|----|----|-------|---------------|
| COP0   |    | MF0   |    |    | rt |    | 11000 | 0             |
| 010000 |    | 00000 |    |    |    |    |       | 000 0000 0010 |
| 6      |    | 5     |    |    | 5  |    | 5     | 11            |

# **Format**

MFIAB rt

# **Description**

 $GPR[rt] \leftarrow COP0 IAB$ 

Copies the contents of the instruction address breakpoint register (one of the COP0 debug registers) to GPR[rt].

# **Exceptions**

Coprocessor unusable

# Operation

data  $\leftarrow$  CPR[0, Instruction Address Breakpoint] GPR[rt]  $\leftarrow$  (data<sub>31</sub>)<sup>32</sup> | | data<sub>31...0</sub>

# MFIABM: Move from Instruction Address Breakpoint Mask Register

MIPS I

To transfer the instruction address breakpoint mask register to a general-purpose register.

# **Operation Code**

| 31 | 26     | 25  | 21  | 20 | 16 | 15 | 11   | 10 |               | 0 |
|----|--------|-----|-----|----|----|----|------|----|---------------|---|
|    | COP0   | M   | F0  | 1  | rt | 1  | 1000 |    | 0             |   |
|    | 010000 | 000 | 000 |    |    |    |      |    | 000 0000 0011 |   |
|    | 6      | ı   | 5   |    | 5  |    | 5    |    | 11            |   |

### **Format**

MFIABM rt

# **Description**

 $\mathsf{GPR}[\mathsf{rt}] \leftarrow \mathsf{COP0}\;\mathsf{IABM}$ 

Copies the contents of the instruction address breakpoint (one of the COP0 debug registers) mask register to GPR[rt].

# **Exceptions**

Coprocessor unusable

### Operation

data  $\leftarrow$  CPR[0, Instruction Address Breakpoint Mask] GPR[rt]  $\leftarrow$  (data<sub>31</sub>)<sup>32</sup> | | data<sub>31..0</sub>

## **MFPC**: Move from Performance Counter

MIPS I

To transfer a performance counter register to a general-purpose register.

## **Operation Code**

| 31  | 26   | 25   | 21 | 20 | 16 | 15 | 11   | 10    | 6 | 5   | 1  | 0 |
|-----|------|------|----|----|----|----|------|-------|---|-----|----|---|
| CC  | OP0  | MF   | )  | rt |    | 11 | 1001 | 0     |   | reg | ), | 1 |
| 010 | 0000 | 0000 | 0  |    |    |    |      | 00000 | 0 |     |    |   |
|     | 6    | 5    |    | 5  |    |    | 5    | 5     |   | 5   |    | 1 |

## **Format**

MFPC rt, reg

## Description

 $GPR[rt] \leftarrow CPR[0, CTR[reg]]$ 

Copies the contents of a COP0 performance counter register specified by reg to GPR[rt]. The reg field indicates the performance counter number, and only 0 and 1 are valid.

## **Exceptions**

Coprocessor unusable

## Operation

data  $\leftarrow$  CPR[0, Performance Counter(reg)] GPR[rt]  $\leftarrow$  (data<sub>31</sub>)<sup>32</sup> | | data<sub>31..0</sub>

## MFPS: Move from Performance Event Specifier

MIPS I

To transfer the performance counter control register to a general-purpose register.

## **Operation Code**

| _ | 31 | 2      | 26 | 25    | 21 | 20 | 16 | 15 | 11    | 10    | ó. | 5     | 1 | 0 |
|---|----|--------|----|-------|----|----|----|----|-------|-------|----|-------|---|---|
|   |    | COP0   |    | MF0   |    |    | rt |    | 11001 | 0     |    | reg   |   | 0 |
|   |    | 010000 |    | 00000 |    |    |    |    |       | 00000 |    | 00000 |   |   |
| • |    | 6      |    | 5     |    |    | 5  |    | 5     | 5     |    | 5     |   | 1 |

### **Format**

MFPS rt, reg

## **Description**

 $GPR[rt] \leftarrow COP0 \ CCR$ 

Copies the contents of the COP0 performance counter control register to GPR[rt].

The reg field indicates the performance control register number, and 0 must be specified.

## **Exceptions**

Coprocessor unusable

## Operation

data  $\leftarrow$  CPR[0, Performance Control(reg)] GPR[rt]  $\leftarrow$  (data<sub>31</sub>)<sup>32</sup> | | data<sub>31..0</sub>

## MTBPC: Move to Breakpoint Control Register

MIPS I

To copy a general-purpose register value to the breakpoint control register.

## **Operation Code**

| <br>31 | 26 | 25    | 21 | 20 | 16 | 15 | 1     | 1 | 10 0_         |
|--------|----|-------|----|----|----|----|-------|---|---------------|
| COP0   |    | MT0   |    |    | rt |    | 11000 |   | 0             |
| 010000 |    | 00100 |    |    |    |    |       |   | 000 0000 0000 |
| 6      |    | 5     |    |    | 5  |    | 5     |   | 11            |

## **Format**

 $MTBPC \ \, rt$ 

## **Description**

Transfers the lower 32 bits of GPR[rt] to the breakpoint control register (one of the COP0 debug registers).

## **Exceptions**

Coprocessor unusable

## Operation

 $CPR[0, Breakpoint Control] \leftarrow GPR[rt]_{31..0}$ 

## Note

To guarantee COP0 register update, it is necessary to place a SYNC.P instruction after the MTBPC instruction.

## MTC0: Move to System Control Coprocessor

MIPS I

To copy a general-purpose register value to the COP0 register.

### **Operation Code**

| 31 | 26     | 25 21 | 1 201 | 16 | 15 | 11 | 10 |               | 0 |
|----|--------|-------|-------|----|----|----|----|---------------|---|
|    | COP0   | MT0   | 1     | rt | rd |    |    | 0             |   |
|    | 010000 | 00100 |       |    |    |    |    | 000 0000 0000 |   |
|    | 6      | 5     |       | 5  | 5  |    |    | 11            |   |

#### **Format**

MTC0 rt, rd

### **Description**

Transfers the lower 32 bits of GPR[rt] to CPR[0,rd].

### **Exceptions**

Coprocessor unusable

### Operation

 $CPR[0, rd] \leftarrow GPR[rt]_{31..0}$ 

### Note

To guarantee COP0 register update, it is necessary to place a SYNC.P instruction after the MTC0 instruction. Due to a hardware interlock, however, data transfer to the EntryHi register via an MTC0 instruction can be immediately followed by a TLBWI or a TLBWR instruction without having a SYNC.P instruction.

The MTC0 instruction, which transfers data to the EntryHi register, must be executed either in unmapped space or in global mapped space (which is mapped by a TLB entry with the G bit set to 1). In addition, the BTAC is flushed whenever the EntryHi register is updated.

An MTC0 instruction should not be executed in kseg0 space to modify the K0 bit of the CONFIG register. A SYNC.L instruction is needed before executing an MTC0 instruction that modifies NBE or DCE of the CONFIG register.

Setting the performance counters via an MTC0 instruction while the performance counters are enabled will result in undefined counter values.

## MTDAB: Move to Data Address Breakpoint Register

MIPS I

To copy a general-purpose register value to the data address breakpoint register.

## **Operation Code**

| 31 | 2      | 26 | 25    | 21 | 20 | 16 | 15 | 1     | 1 | 10 0          |
|----|--------|----|-------|----|----|----|----|-------|---|---------------|
|    | COP0   |    | MT0   |    |    | rt |    | 11000 |   | 0             |
|    | 010000 |    | 00100 |    |    |    |    |       |   | 000 0000 0100 |
|    | 6      |    | 5     |    |    | 5  |    | 5     |   | 11            |

## **Format**

 $MTDAB \;\; rt$ 

## **Description**

Transfers the lower 32 bits of GPR[rt] to the data address breakpoint register (one of the COP0 debug registers).

## **Exceptions**

Coprocessor unusable

## Operation

 $CPR[0, Data Address Breakpoint] \leftarrow GPR[rt]_{31..0}$ 

## Note

To guarantee COP0 register update, it is necessary to place a SYNC.P instruction after the MTDAB instruction.

## MTDABM: Move to Data Address Breakpoint Mask Register

MIPS I

To copy a general-purpose register value to the data address breakpoint mask register.

## **Operation Code**

| 31 | 26     | 25 | 21    | 20 | 16 | 15 | 11    | 1 | 10            | ) |
|----|--------|----|-------|----|----|----|-------|---|---------------|---|
|    | COP0   |    | MT0   |    | rt |    | 11000 |   | 0             |   |
|    | 010000 |    | 00100 |    |    |    |       |   | 000 0000 0101 |   |
|    | 6      |    | 5     |    | 5  |    | 5     |   | 11            |   |

### **Format**

MTDABM rt

## **Description**

Transfers the lower 32 bits of GPR[rt] to a data address breakpoint mask register (one of the COP0 debug registers).

## **Exceptions**

Coprocessor unusable

### Operation

CPR[0, Data Address Breakpoint Mask] ← GPR[rt]<sub>31..0</sub>

### Note

To guarantee COP0 register update, it is necessary to place a SYNC.P instruction after the MTDABM instruction.

## MTDVB: Move to Data Value Breakpoint Register

MIPS I

To copy a general-purpose register value to the data value breakpoint register.

## **Operation Code**

| 31 | 26     | 25 21 | 20 16 | 15 11 | 10 0          |
|----|--------|-------|-------|-------|---------------|
|    | COP0   | MT0   | rt    | 11000 | 0             |
|    | 010000 | 00100 |       |       | 000 0000 0110 |
|    | 6      | 5     | 5     | 5     | 11            |

## **Format**

 $MTDVB \ \, \text{rt}$ 

## **Description**

Transfers the lower 32 bits of GPR[rt] to the data value breakpoint register (one of the COP0 debug registers).

## **Exceptions**

Coprocessor unusable

## Operation

 $CPR[0, Data \ Value \ Breakpoint] \leftarrow GPR[rt]_{31..0}$ 

## Note

To guarantee COP0 register update, it is necessary to place a SYNC.P instruction after the MTDVB instruction.

## MTDVBM: Move to Data Value Breakpoint Mask Register

MIPS I

To copy a general-purpose register value to the data value breakpoint mask register.

## **Operation Code**

| 31 | 26     | 25 | 21    | 20 | 16 | 15 | 11    | 1 | 10            | ) |
|----|--------|----|-------|----|----|----|-------|---|---------------|---|
|    | COP0   |    | MT0   |    | rt |    | 11000 |   | 0             |   |
|    | 010000 |    | 00100 |    |    |    |       |   | 000 0000 0111 |   |
|    | 6      |    | 5     |    | 5  |    | 5     |   | 11            |   |

### **Format**

MTDVBM rt

## **Description**

Transfers the lower 32 bits of GPR[rt] to the data value breakpoint mask register (one of the COP0 debug registers).

## **Exceptions**

Coprocessors unusable

### Operation

CPR[0, Data Value Breakpoint Mask] ← GPR[rt]<sub>31..0</sub>

### Note

To guarantee the COP0 register update, it is necessary to place the SYNC.P instruction after the MTDVBM instruction.

## MTIAB: Move to Instruction Address Breakpoint Register

MIPS I

To copy a general-purpose register value to an instruction address breakpoint register.

## **Operation Code**

| 31     | 26 | 25    | 21 | 20 | 16 | 15 | 11    | 10 0          |
|--------|----|-------|----|----|----|----|-------|---------------|
| COP0   |    | MT0   |    |    | rt |    | 11000 | 0             |
| 010000 |    | 00100 | )  |    |    |    |       | 000 0000 0010 |
| 6      |    | 5     |    |    | 5  |    | 5     | 11            |

## **Format**

MTIAB rt

## **Description**

Transfers the lower 32 bits of GPR[rt] to the instruction address breakpoint register (one of the COP0 debug registers).

## **Exceptions**

Coprocessor unusable

### Operation

 $CPR[0, Instruction Address Breakpoint] \leftarrow GPR[rt]_{31..0}$ 

### Note

To guarantee COP0 register update, it is necessary to place a SYNC.P instruction after the MTIAB instruction.

## MTIABM: Move to Instruction Address Breakpoint Mask Register

MIPS I

To copy a general-purpose register value to the instruction address breakpoint mask register.

## **Operation Code**

| 31 | 26     | 25 21 | 20 16 | 15 11 | 10 0          |
|----|--------|-------|-------|-------|---------------|
|    | COP0   | MT0   | rt    | 11000 | 0             |
|    | 010000 | 00100 |       |       | 000 0000 0011 |
|    | 6      | 5     | 5     | 5     | 11            |

### **Format**

MTIABM rt

## **Description**

Transfers the lower 32 bits of GPR[rt] to the instruction address breakpoint mask register (one of the COP0 debug registers).

## **Exceptions**

Coprocessor unusable

### Operation

CPR[0, Instruction Address Breakpoint Mask] ← GPR[rt]<sub>31..0</sub>

### Note

To guarantee the COP0 register update, it is necessary to place a SYNC.P instruction after the MTIABM instruction.

## **MTPC:** Move to Performance Counter

MIPS I

To copy a general-purpose register value to a performance counter.

## **Operation Code**

| 31 | 26     | 7/5   | 21 20 | 16 | 15 11 | 10 6  | 5   | 1 0 |
|----|--------|-------|-------|----|-------|-------|-----|-----|
|    | COP0   | MT0   |       | rt | 11001 | 0     | reg | 1   |
| (  | 010000 | 00100 |       |    |       | 00000 |     |     |
|    | 6      | 5     |       | 5  | 5     | 5     | 5   | 1   |

## **Format**

MTPC rt, reg

## **Description**

Copies the lower 32 bits of GPR[rt] to the COP0 performance counter register number specified by reg. Only 0 and 1 are valid values for reg.

## **Exceptions**

Coprocessor unusable

### Operation

 $\text{CPR}[0, \text{CTR}[\text{reg}]] \leftarrow \text{GPR}[\text{rt}]_{31..0}$ 

### Note

To guarantee COP0 register update, it is necessary to place a SYNC.P instruction after the MTPC instruction. If the performance counter is set by the MTPC instruction when the performance counter is in operation, the counter values will be undefined.

# **MTPS: Move to Performance Event Specifier**

MIPS I

To copy a general-purpose register value to a performance counter control register.

## **Operation Code**

| _ | 31 | 2      | 26 | 25    | 21 | 20 | 16 | 15 | 11    | 10    | 5 | 5     | 1 | 0 |
|---|----|--------|----|-------|----|----|----|----|-------|-------|---|-------|---|---|
|   |    | COP0   |    | MT0   |    |    | rt |    | 11001 | 0     |   | reg   |   | 0 |
|   |    | 010000 |    | 00100 |    |    |    |    |       | 00000 |   | 00000 |   |   |
| • |    | 6      |    | 5     |    |    | 5  |    | 5     | 5     |   | 5     |   | 1 |

## **Format**

MTPS rt, reg

## Description

Transfers the lower 32 bits of GPR[rt] to a performance counter control register specified by reg. Only 0 is valid for reg.

## **Exceptions**

Coprocessor unusable

### Operation

 $CPR[0, CCR] \leftarrow GPR[rt]_{31..0}$ 

### Note

To guarantee COP0 register update , it is necessary to place a SYNC.P instruction after the MTPS instruction.

# **TLBP: Probe TLB for Matching Entry**

MIPS I

To probe the TLB entry whose contents match the contents of the EntryHi register.

## **Operation Code**

| 31 | 26     | 25 21 | 20 16              | 15 0   |
|----|--------|-------|--------------------|--------|
|    | COP0   | C0    | 0                  | TLBP   |
|    | 010000 | 10000 | 000 0000 0000 0000 | 001000 |
|    | 6      | 5     | 15                 | 6      |

#### **Format**

TLBP

## **Description**

Probes TLB entries and stores the index of the entry whose contents match the contents of the EntryHi register. Sets the high-order bit of the Index register to 1 if no TLB entry matches.

The contents (virtual address) of the EntryHi register is masked with the corresponding mask field of the TLB entry prior to comparison.

### **Exceptions**

Coprocessor unusable

### Operation

```
\begin{split} Index &\leftarrow 1 \mid \mid 0^{25} \mid \mid undefined^6 \\ for i in 0..TLBEntries - 1 \\ if (TLB[i]_{95..77} = ( (NOT TLB[i]_{127..109}) \ AND \ EntryHi_{31..13}) ) \\ &\quad AND \ (TLB[i]_{76} \ OR \ (TLB[i]_{71..64} = EntryHi_{7..0})) \ then \\ &\quad Index \leftarrow 0^{26} \mid \mid i_{5..0} \\ endiferend for \end{split}
```

#### Note

The operation is indeterminate if more than one TLB entry matches.

The operation is undefined when memory is accessed with the instruction immediately after a TLBP instruction.

# **TLBR: Read Indexed TLB Entry**

MIPS I

To read the TLB entry pointed at by the contents of the Index register.

### **Operation Code**

| 31    | 26 | 25 2  | 1 201 | 16                 | 15     | 0 |
|-------|----|-------|-------|--------------------|--------|---|
| COP   | 0  | C0    |       | 0                  | TLBR   |   |
| 01000 | 00 | 10000 |       | 000 0000 0000 0000 | 000001 |   |
| 6     |    | 5     |       | 15                 | 6      |   |

#### **Format**

**TLBR** 

### **Description**

Reads the contents of the TLB entry pointed at by the contents of the Index register, and stores them in PageMask, EntryHi, EntryLo0 and EntryLo1 registers.

The G bit of TLB is written into both of the EntryLo0 and EntryLo1 registers.

#### Restrictions

This instruction must be executed in either unmapped space or global mapped space (memory area mapped with a TLB entry that has the G bit set to 1).

The TLBR instruction must be immediately followed by SYNC.P or ERET instruction.

### **Exceptions**

Coprocessor unusable

### Operation

```
\begin{aligned} &\text{PageMask} \leftarrow \text{TLB}[\text{Index}_{5..0}]_{127..96} \\ &\text{EntryHi} \leftarrow (\text{TLB}[\text{Index}_{5..0}]_{95..77} \mid \mid 0^5 \mid \mid \text{TLB}[\text{Index}_{5..0}]_{71..64}) \text{ AND (NOT TLB}[\text{Index}_{5..0}]_{127..96}) \\ &\text{EntryLo0} \leftarrow \text{TLB}[\text{Index}_{5..0}]_{63..33} \mid \mid \text{TLB}[\text{Index}_{5..0}]_{76} \\ &\text{EntryLo1} \leftarrow \text{TLB}[\text{Index}_{5..0}]_{31..1} \mid \mid \text{TLB}[\text{Index}_{5..0}]_{76} \end{aligned}
```

### Note

Depending on the value in the PageMask register, the value read from the TLB entry may be different from what was written by TLBWI/TLBWR instruction.

## **TLBWI: Write Index TLB Entry**

MIPS I

To write to the TLB entry pointed at by the Index register.

### **Operation Code**

|   | 31 | 26     | 2 | 25 21 | 20 16              | 15 | 0      |
|---|----|--------|---|-------|--------------------|----|--------|
|   |    | COP0   |   | C0    | 0                  |    | TLBWI  |
|   |    | 010000 |   | 10000 | 000 0000 0000 0000 |    | 000010 |
| ľ |    | 6      |   | 5     | 15                 |    | 6      |

#### **Format**

TLBWI

### **Description**

Stores the contents of the PageMask, EntryHi, EntryLo0, and EntryLo1 registers in the TLB entry pointed at by the Index register.

The logical AND of the G bits in the EntryLo0 and EntryLo1 registers is written into the G bit of TLB.

### Restrictions

The operation is indeterminate if the contents of the Index register are greater than the number of TLB entries

This instruction must be executed in either unmapped space or global mapped space (memory area mapped with a TLB entry that has the G bit set to 1).

The TLBWI instruction must be followed by a SYNC.P or an ERET instruction to insure TLB update.

### **Exceptions**

Coprocessor unusable

## Operation

### **Programming Notes**

Depending on the page size specified in the PageMask register, the lower bits of PFN may not be used for address translation.

The lower bits of the VPN2 field of the EntryHi register are partially masked by the contents of the PageMask register. Therefore, a TLB entry read by a TLBR instruction may be different from what was originally written.

# **TLBWR: Write Random TLB Entry**

MIPS I

To write to the TLB entry pointed at by the Random register.

### **Operation Code**

| 31 | 26     | 25 21 | 20 16              | 15 0   |
|----|--------|-------|--------------------|--------|
|    | COP0   | C0    | 0                  | TLBWR  |
|    | 010000 | 10000 | 000 0000 0000 0000 | 000110 |
|    | 6      | 5     | 15                 | 6      |

#### **Format**

**TLBWR** 

### **Description**

Stores the contents of the PageMask, EntryHi, EntryLo0, and EntryLo1 registers in the TLB entry pointed at by the Index register.

The logical AND of the G bits in the EntryLo0 and EntryLo1 registers is written to the G bit of TLB.

#### Restrictions

This instruction must be executed in either unmapped space or global mapped space (memory area mapped with a TLB entry that has the G bit set to 1).

The TLBWR instruction must be followed by a SYNC.P or an ERET instruction to insure TLB update.

### **Exceptions**

Coprocessor unusable

### Operation

```
\begin{split} TLB[Random_{5..0}] &\leftarrow PageMask \\ &\mid\mid ((EntryHi_{31..13}\mid\mid (EntryLo0_0 \ AND \ EntryLo1_0)\mid\mid EntryHi_{11..0}) \\ &\quad AND \ (NOT \ PageMask \ )) \\ &\mid\mid EntryLo0_{31..1}\mid\mid 0_1\mid\mid EntryLo1_{31..1}\mid\mid 0_1 \end{split}
```

### **Programming Notes**

Depending on the page size specified in the PageMask register, the lower bits of PFN may not be used for address translation.

The lower bits of the VPN2 field of the EntryHi register are partially masked by the contents of the PageMask register. Therefore, a TLB entry read by a TLBR instruction may be different from what was originally written.

# 5. COP1 (FPU) Instruction Set

This chapter describes the COP1 coprocessor instructions that are Floating-Point Unit (FPU). The FPU consists of 32 Floating-Point Registers (FPR) of 32-bit each, an Accumulator (ACC), and two Control Registers (FCR). The FPU can handle both single-precision floating-point values and fixed-point values (32-bit signed integers). The COP1 instruction is categorized as the following:

- Addition, subtraction, multiplication and division of floating-point values
- Product-sum or difference operation
- Comparison of floating-point values
- Blanch by the comparison
- Numerical format conversion
- Data transfer to/from the CPU
- •Load/Store between memory and FPRs

Flags that reflect the status of the results are allocated to bits of FCR31 as shown below. Flags that are not indicated in the instructions are not changed.

| Flag           |         | Description                  | Bit                 |
|----------------|---------|------------------------------|---------------------|
| Condition Flag | Flag C  | Comparison Flag              | FCR31 <sub>23</sub> |
| Cause Flag     | Flag I  | Invalid Operation Flag       | FCR31 <sub>17</sub> |
|                | Flag D  | 0 Division Flag              | FCR31 <sub>16</sub> |
|                | Flag O  | Overflow Flag                | FCR31 <sub>15</sub> |
|                | Flag U  | Underflow Flag               | FCR31 <sub>14</sub> |
| Sticky Flag    | Flag SI | Invalid Operation Cumulative | FCR31 <sub>6</sub>  |
|                |         | Flag                         |                     |
|                | Flag SD | 0 Division Cumulative Flag   | FCR31 <sub>5</sub>  |
|                | Flag SO | Overflow Cumulative Flag     | FCR31 <sub>4</sub>  |
|                | Flag SU | Underflow Cumulative Flag    | FCR31 <sub>3</sub>  |

# **ABS.S**: Floating Point Absolute Value

MIPS I

To obtain the absolute value of a single-precision floating-point value.

## **Operation Code**

| _ | 31   | 26  | 25  | 21  | 20 | 16   | 15 | 11 | 10 | 6 | 5      | 0 |
|---|------|-----|-----|-----|----|------|----|----|----|---|--------|---|
|   | CO   | P1  | S   | 3   |    | 0    | fs |    | fc | 1 | ABS    |   |
|   | 0100 | 001 | 100 | 000 | O  | 0000 |    |    |    |   | 000103 | 1 |
| • | 6    |     | .5  | 5   |    | 5    | 5  |    | .5 |   | 6      |   |

## **Format**

ABS.S fd, fs

## Description

 $FPR[fd] \leftarrow ABS(FPR[fs])$ 

Obtains the single-precision floating-point absolute value of FPR[fs] and stores it in FPR[fd].

## **Exceptions**

Coprocessor unusable

## Operation

 $FPR[fd] \leftarrow ABS(FPR[fs])$ 

Flag O  $\leftarrow 0$ 

Flag U  $\leftarrow 0$ 

## **ADD.S**: Floating Point ADD

MIPS I

To add single-precision floating-point values.

## **Operation Code**

| 31 | 26     | 25 21 | 20 16 | 15 11 | 10 6 | 5 0    |
|----|--------|-------|-------|-------|------|--------|
|    | COP1   | S     | ft    | fs    | fd   | ADD    |
|    | 010001 | 10000 |       |       |      | 000000 |
|    | 6      | 5     | 5     | 5     | 5    | 6      |

#### **Format**

ADD.S fd, fs, ft

## **Description**

 $FPR[fd] \leftarrow FPR[fs] + FPR[ft]$ 

Adds the single-precision floating-point values of FPR[fs] and FPR[ft], then stores the result in FPR[fd]. When an exponent overflow occurs, Flag O and Flag SO are set to 1 and + maximum or - maximum is stored in FPR[fd] as the result. When an exponent underflow occurs, Flag U and Flag SU are set to 1 and +0 or -0 is stored in FPR[fd] as the result.

### **Exceptions**

Coprocessor unusable. Floating-point exceptions such as invalid operation, inexact, overflow and underflow are not generated by this instruction.

## Operation

 $\begin{array}{ll} \operatorname{FPR}[\operatorname{fd}] & \leftarrow \operatorname{FPR}[\operatorname{fs}] + \operatorname{FPR}[\operatorname{ft}] \\ \operatorname{Flag} O & \leftarrow 1 \text{ if exponent overflows.} \\ \operatorname{Flag} U & \leftarrow 1 \text{ if exponent underflows.} \\ \operatorname{Flag} SO & \leftarrow 1 \text{ if exponent overflows.} \end{array}$ 

Flag SU  $\leftarrow$  1 if exponent underflows.

## **ADDA.S**: Floating Point Add to Accumulator

**EE Core** 

To add single-precision floating-point values and store the result in an accumulator.

### **Operation Code**

| 31    | 26 | 25  | 21  | 20 | 16 | 15 | 11 | 10  | 6   | 5 |        | 0 |
|-------|----|-----|-----|----|----|----|----|-----|-----|---|--------|---|
| COP   | 1  |     | 3   |    | ft | fs |    | C   | )   |   | ADDA   |   |
| 01000 | 1  | 100 | 000 |    |    |    |    | 000 | 000 |   | 011000 |   |
| 6     |    | ļ   | 5   |    | 5  | 5  |    | .5  |     |   | 6      |   |

#### **Format**

ADDA.S fs, ft

## **Description**

 $ACC \leftarrow FPR[fs] + FPR[ft]$ 

Adds the single-precision floating-point values of FPR[ft] and FPR[fs] then stores the result in accumulator ACC. When an exponent overflow occurs, Flag O and Flag SO are set to 1 and + maximum or – maximum is stored in ACC as a result. When an exponent underflow occurs, Flag U and Flag SU are set to 1 and +0 or –0 is stored in ACC as a result.

### **Exceptions**

Coprocessor unusable. Floating-point exceptions such as invalid operation, inexact, overflow and underflow are not generated by this instruction..

### Operation

 $\begin{array}{lll} ACC & \leftarrow FPR[fs] + FPR[ft] \\ Flag O & \leftarrow 1 \ if \ exponent \ overflows. \\ Flag U & \leftarrow 1 \ if \ exponent \ underflows. \\ Flag SO & \leftarrow 1 \ if \ exponent \ overflows. \\ Flag SU & \leftarrow 1 \ if \ exponent \ underflows. \\ \end{array}$ 

## **BC1F**: Branch on FP False

MIPS I

To branch according to the result of the immediately preceding floating-point comparison operation.

### **Operation Code**

| 31     | 26 | 25 21 | 20 16 | 15 0   |
|--------|----|-------|-------|--------|
| COP1   |    | BC1   | BC1F  | offset |
| 010001 |    | 01000 | 00000 |        |
| 6      |    | 5     | 5     | 16     |

#### **Format**

BC1F offset

## **Description**

if (C = 0) then branch

Checks Flag C (FCR31<sub>23</sub>), which shows the result of the immediately preceding floating-point comparison operation. In the case of 0 (false), branches to the target address after execution of the branch delay instruction. The target address is obtained by adding an 18-bit signed offset (the offset field left-shifted by 2 bits) to the instruction address of the branch delay slot.

### **Exceptions**

Coprocessor unusable

### Operation

$$\begin{array}{ll} \text{I:} & \text{condition} \leftarrow (FCR31_{23} = 0) \\ & \text{target\_offset} \leftarrow (\text{offset}_{15})^{GPRLEN-(16+2)} \mid \mid \text{offset} \mid \mid 0^2 \\ \text{I+1:} & \text{if condition then} \\ & PC \leftarrow PC + \text{target\_offset} \\ & \text{endif} \\ \end{array}$$

### **Programming Notes**

With the 18-bit signed instruction offset, the conditional branch range is ±128 KB.

## **BC1FL**: Branch on FP False Likely

MIPS II

To branch according to the result of the immediately preceding floating-point comparison operation. Executes the branch delay slot instruction only when the branch is taken.

## **Operation Code**

|   | 31 | 2      | 26 | 25 21 | 20 | 16    | 15 0   |
|---|----|--------|----|-------|----|-------|--------|
|   |    | COP1   |    | BC1   |    | BC1FL | offset |
|   |    | 010001 |    | 01000 |    | 00010 |        |
| - |    | 6      |    | 5     |    | 5     | 16     |

#### **Format**

BC1FL offset

## **Description**

if (C = 0) then branch\_likely

Checks Flag C (FCR31<sub>23</sub>), which shows the result of the immediately preceding floating-point comparison operation. In the case of 0 (false), branches to the target address after execution of the branch delay instruction. In the case of 1 (true), nullifies the branch delay slot instruction. The target address is obtained by adding an 18-bit signed offset (the offset field left-shifted by 2 bits) to the instruction address of the branch delay slot.

## **Exceptions**

Coprocessor unusable

### Operation

```
 \begin{array}{ll} I: & condition \leftarrow (FCR31_{23}=0) \\ & target\_offset \leftarrow (offset_{15})^{GPRLEN\cdot(16+2)} \mid \mid offset \mid \mid 0^2 \\ I+1: & if condition then \\ & PC \leftarrow PC + target\_offset \\ else \\ & NullifyCurrentInstruction() \\ endif \\ \end{array}
```

## **Programming Notes**

With the 18-bit signed instruction offset, the conditional branch range is ±128 KB.

## **BC1T**: Branch on FP True

MIPS I

To branch according to the result of the immediately preceding floating-point comparison operation.

### **Operation Code**

| 31     | 26 | 25 21 | 20 16 | 15 0   |
|--------|----|-------|-------|--------|
| COP1   |    | BC1   | BC1T  | offset |
| 010001 |    | 01000 | 00001 |        |
| 6      |    | 5     | 5     | 16     |

## **Format**

BC1T offset

## **Description**

if (C = 1) then branch

Checks Flag C (FCR31<sub>23</sub>), which shows the result of the immediately preceding floating-point comparison operation. In the case of 1 (true), branches to the target address after execution of the branch delay instruction. The target address is obtained by adding an 18-bit signed offset (the offset field left-shifted by 2 bits) to the instruction address of the branch delay slot.

### **Exceptions**

Coprocessor unusable

### Operation

$$\begin{array}{ll} I: & condition \leftarrow (FCR31_{23} = 1) \\ & target\_offset \leftarrow (offset_{15})^{GPRLEN-(16+2)} \mid \mid offset \mid \mid 0^2 \\ I+1: & if condition then \\ & PC \leftarrow PC + target\_offset \\ & end if \\ \end{array}$$

### **Programming Notes**

With the 18-bit signed instruction offset, the conditional branch range is ±128 KB.

## **BC1TL**: Branch on FP True Likely

MIPS II

To branch according to the result of the immediately preceding floating-point comparison operation. Executes the branch delay slot instruction only when the branch is taken.

## **Operation Code**

| 31 |        | 26 | 75    | 21 | 20 16 | 15 0   |
|----|--------|----|-------|----|-------|--------|
|    | COP1   |    | BC1   |    | BC1TL | offset |
|    | 010001 |    | 01000 |    | 00011 |        |
|    | 6      |    | 5     |    | 5     | 16     |

#### **Format**

BC1TL offset

## **Description**

if (C = 1) then branch\_likely

Checks Flag C (FCR31<sub>23</sub>), which shows the result of the immediately preceding floating-point comparison operation. In the case of 1 (true), branches to the target address after execution of the branch delay instruction. In the case of 0 (false), nullifies the branch delay slot instruction. The target address is obtained by adding an 18-bit signed offset (the offset field left-shifted by 2 bits) to the instruction address of the branch delay slot.

## **Exceptions**

Coprocessor unusable

### Operation

```
 \begin{array}{ll} I: & condition \leftarrow (FCR31_{23}=1) \\ & target\_offset \leftarrow (offset_{15})^{GPRLEN\cdot(16+2)} \mid \mid offset \mid \mid 0^2 \\ I+1: & if condition then \\ & PC \leftarrow PC + target\_offset \\ else \\ & NullifyCurrentInstruction() \\ endif \\ \end{array}
```

### **Programming Notes**

With the 18-bit signed instruction offset, the conditional branch range is ±128 KB.

## **C.EQ.S**: Floating Point Compare

MIPS I

To compare single-precision floating-point values and record the result in Flag C.

## **Operation Code**

| 31 | 26     | 25 21 | 20 16 | 15 11 | 10 6  | 5 4 | 3 | 2 1  | 0 |
|----|--------|-------|-------|-------|-------|-----|---|------|---|
|    | COP1   | S     | ft    | fs    | 0     | FC  | 0 | cond | 0 |
|    | 010001 | 10000 |       |       | 00000 | 11  |   | 01   |   |
|    | 6      | 5     | 5     | 5     | 5     | 2   | 1 | 2    | 1 |

### **Format**

C.EQ.S fs, ft

## **Description**

$$C \leftarrow (FPR[fs] = FPR[ft])$$

Compares the single-precision floating-point values of FPR[fs] and FPR[ft]. If they are equal, sets Flag C (FCR31<sub>23</sub>) to 1 (true) and sets it to 0 (false) otherwise. The comparison is exact; therefore no overflow nor underflow occurs. Note that the FPU does not support NaN (non-numeric). +0 = -0, as a zero sign is disregarded.

## **Exceptions**

Coprocessor unusable

### Operation

$$\begin{array}{ll} \text{if (FPR[fs] = FPR[ft]) then} \\ \text{FCR31}_{23} & \longleftarrow 1 \\ \text{else} \\ \text{FCR31}_{23} & \longleftarrow 0 \\ \text{endif} \end{array}$$

# C.F.S: Floating Point Compare

MIPS I

To record the comparison of single-precision floating-point values in Flag C.

## **Operation Code**

| 31 |       | 26 | 25 | 21    | 20 |    | 16 | 15 |    | 11 | 10 |       | 6 | 5 | 4      | 3 | 2 1  | 0 |
|----|-------|----|----|-------|----|----|----|----|----|----|----|-------|---|---|--------|---|------|---|
| (  | COP1  |    |    | S     |    | ft |    |    | fs |    |    | 0     |   | F | $\Box$ | 0 | cond | 0 |
| 0  | 10001 |    |    | 10000 |    |    |    |    |    |    |    | 00000 |   | 1 | 1      |   | 00   |   |
|    | 6     |    |    | 5     |    | 5  |    |    | 5  |    |    | 5     |   | 2 | 2      | 1 | 2    | 1 |

## **Format**

C.F.S fs, ft

## **Description**

 $C \leftarrow 0$ 

Compares the single-precision floating-point values of FPR[fs] and FPR[ft].

Sets Flag C (FCR31 $_{23}$ ) to 0 (false) regardless of the result.

## **Exceptions**

Coprocessor unusable

### Operation

FCR31<sub>23</sub>  $\leftarrow 0$ 

# **C.LE.S**: Floating Point Compare

MIPS I

To compare single-precision floating-point values and record the result in Flag C.

## **Operation Code**

| _ 31 | 26     | 25 21 | 20 16 | 15 11 | 10 6  | 5 4 | 3 | 2 1  | 0 |
|------|--------|-------|-------|-------|-------|-----|---|------|---|
|      | COP1   | S     | ft    | fs    | 0     | FC  | 0 | cond | 0 |
|      | 010001 | 10000 |       |       | 00000 | 11  |   | 11   |   |
|      | 6      | 5     | 5     | 5     | 5     | 2   | 1 | 2    | 1 |

### **Format**

C.LE.S fs, ft

## **Description**

$$C \leftarrow (FPR[fs] \le FPR[ft])$$

Compares the single-precision floating-point values of FPR[fs] and FPR[ft]. If the value of FPR[fs] is smaller than the value of FPR[ft], sets Flag C (FCR31<sub>23</sub>) to 1 (true) and sets it to 0 (false) otherwise. The comparison is exact; therefore no overflow nor underflow occurs. +0 = -0, as a zero sign is disregarded.

## **Exceptions**

Coprocessor unusable

### Operation

```
\begin{array}{ll} \text{if (FPR[fs] <= FPR[ft]) then} \\ \text{FCR31}_{23} & \longleftarrow 1 \\ \text{else} \\ \text{FCR31}_{23} & \longleftarrow 0 \\ \text{endif} \end{array}
```

# **C.LT.S:** Floating Point Compare

MIPS I

To compare single-precision floating-point values and record the result in Flag C.

## **Operation Code**

| 3 |        | 26 | 25 21 | 20 | 16 | 15 | 11 | 10    | 6 | 5 4 | 3 | 2 1  | 0 |
|---|--------|----|-------|----|----|----|----|-------|---|-----|---|------|---|
|   | COP1   |    | S     |    | ft | fs |    | 0     |   | FC  | 0 | cond | 0 |
|   | 010001 |    | 10000 |    |    |    |    | 00000 |   | 11  |   | 10   |   |
| - | 6      |    | 5     |    | 5  | 5  |    | 5     |   | 2   | 1 | 2    | 1 |

#### **Format**

C.LT.S fs, ft

## **Description**

 $C \leftarrow (FPR[fs] < FPR[ft])$ 

Compares the single-precision floating-point values of FPR[fs] and FPR[ft]. If the value of FPR[fs] is smaller than the value of FPR[ft], sets Flag C (FCR31<sub>23</sub>) to 1 (true) and sets it to 0 (false) otherwise. The comparison is exact; therefore no overflow nor underflow occurs. +0 = -0, as a zero sign is disregarded.

## **Exceptions**

Coprocessor unusable

### Operation

```
\begin{array}{ll} \text{if (FPR[fs] < FPR[ft]) then} \\ \text{FCR31}_{23} & \longleftarrow 1 \\ \text{else} \\ \text{FCR31}_{23} & \longleftarrow 0 \\ \text{endif} \end{array}
```

## **CFC1: Move Control Word from Floating Point**

MIPS I

To copy the contents of an FPU control register to a GPR.

## **Operation Code**

| 31     | 26 | 25    | 21 | 20 | 16 | 15 | 11 | 10 0          |
|--------|----|-------|----|----|----|----|----|---------------|
| COP1   |    | CFC1  |    |    | rt |    | fs | 0             |
| 010001 |    | 00010 |    |    |    |    |    | 000 0000 0000 |
| 6      |    | 5     |    |    | 5  |    | 5  | 11            |

## **Format**

CFC1 rt, fs

## **Description**

 $GPR[rt] \leftarrow FCR[fs]$ 

Sign-extends the contents of the COP1 (FPU) control register FCR[fs] and stores them in GPR[rt].

### Restrictions

This operation is only defined when fs is 0 or 31.

### **Exceptions**

Coprocessor unusable

### Operation

 $GPR[rt] \leftarrow sign\_extend(FCR[fs])$ 

## **Programming Notes**

FCR[0] is the Implementation / Revision register and FCR[31] is the Control / Status register.

# **CTC1**: Move Control Word to Floating Point

MIPS I

To copy the contents of an FPU control register to a general-purpose register.

## **Operation Code**

| 31 | 26     | 25 21 | 20 16 | 15 11 | 10 0          |
|----|--------|-------|-------|-------|---------------|
|    | COP1   | CTC1  | rt    | fs    | 0             |
|    | 010001 | 00110 |       |       | 000 0000 0000 |
|    | 6      | 5     | 5     | 5     | 11            |

## **Format**

CTC1 rt, fs

## Description

 $FCR[fs] \leftarrow GPR[rt]$ 

Transfers the lower 32 bits of GPR[rt] to the control register FCR[fs] of the COP1 (FPU).

## Restrictions

This operation is only defined when fs is 31.

## **Exceptions**

Coprocessor unusable

## Operation

 $FCR[fs] \leftarrow GPR[rt]_{31..0}$ 

# CVT.S.W: Fixed-point Convert to Single Floating Point

MIPS I

To convert a 32-bit signed integer to a single-precision floating-point value.

## **Operation Code**

| 31  | 26   | 25    | 21 | 20 1  | 6 15 | 5 1 | 1 10 | 6  | 5      | 0 |
|-----|------|-------|----|-------|------|-----|------|----|--------|---|
| CC  | OP1  | W     |    | 0     |      | fs  |      | fd | CVTS   |   |
| 010 | 0001 | 10100 |    | 00000 |      |     |      |    | 100000 |   |
|     | 6    | 5     |    | 5     |      | 5   |      | 5  | 6      |   |

## **Format**

CVT.S.W fd, fs

## Description

 $FPR[fd] \leftarrow convert\_and\_round(FPR[fs])$ 

Converts the value of FPR[fs] to a single-precision floating-point value considered to be a 32-bit signed integer and stores it in FPR[fd].

## **Exceptions**

Coprocessor unusable

### Operation

 $FPR[fd] \leftarrow convert(FPR[fs], S)$ 

## CVT.W.S: Floating Point Convert to Word Fixed-point

MIPS I

To convert a 32-bit signed integer to a single-precision fixed-point value.

## **Operation Code**

| 31    | 26 | 25 | 21    | 20 | 16    | 15 | 11 | 10 | (  | 5 |        | 0 |
|-------|----|----|-------|----|-------|----|----|----|----|---|--------|---|
| COP   | 1  |    | S     |    | 0     |    | fs |    | fd |   | CVTW   |   |
| 01000 | 1  | 1  | .0000 |    | 00000 |    |    |    |    |   | 100100 |   |
| 6     |    |    | 5     |    | 5     |    | 5  |    | 5  |   | 6      |   |

#### **Format**

CVT.W.S fd, fs

## **Description**

 $FPR[fd] \leftarrow convert\_and\_round(FPR[fs])$ 

Converts the value of FPR[fs] to a 32-bit signed integer considered to be a single-precision floating-point value with rounding toward 0, and stores it in FPR[fd]. If the biased exponent of FPR[fs] exceeds 0x9d, clamping is performed.

## **Exceptions**

Coprocessor unusable

### Operation

```
if (FPR[fs]_{30.23} \le 0x9d) then

FPR[fd] \leftarrow convert(FPR[fs], W)

else if (FPR[fs]_{31} = 0) then

FPR[fd] \leftarrow 0x7FFFFFFF

else

FPR[fd] \leftarrow 0x80000000

endif
```

## **DIV.S:** Floating Point Divide

MIPS I

To divide single-precision floating-point values.

## **Operation Code**

| 31 | 26     | 25 21 | 20 16 | 15 11 | 10 6 | 5 0    |
|----|--------|-------|-------|-------|------|--------|
|    | COP1   | S     | ft    | fs    | fd   | DIV    |
|    | 010001 | 10000 |       |       |      | 000011 |
|    | 6      | 5     | 5     | 5     | 5    | 6      |

#### **Format**

DIV.S fd, fs, ft

## **Description**

 $FPR[fd] \leftarrow FPR[fs] / FPR[ft]$ 

Divides the value of FPR[fs] by the value of FPR[ft] and stores the result in FPR[fd]. Every value is handled as a single-precision floating-point value.

When FPR[ft] is zero and FPR[fs] is not zero, Flag D and Flag SD are set to 1 with the value of +maximum or -maximum as the result. When both operands are zeros(0/0), Flag I and Flag SI are set to 1 with the value of +maximum or -maximum as the result. When an exponent overflow occurs, the value is +maximum or -maximum. When an exponent underflow occurs, the result value is +0 or -0.

## **Exceptions**

Coprocessor unusable. Floating-point exceptions such as invalid operation, inexact, overflow and underflow are not generated by this instruction.

## Operation

```
\begin{array}{ll} \operatorname{FPR}[\operatorname{fd}] & \leftarrow \operatorname{FPR}[\operatorname{fs}] / \operatorname{FPR}[\operatorname{ft}] \\ \operatorname{Flag} \operatorname{I} & \leftarrow 1 \operatorname{if} \operatorname{FPR}[\operatorname{fs}] = 0 \operatorname{AND} \operatorname{FPR}[\operatorname{ft}] = 0 \\ \operatorname{Flag} \operatorname{D} & \leftarrow 1 \operatorname{if} \operatorname{FPR}[\operatorname{fs}] \neq 0 \operatorname{AND} \operatorname{FPR}[\operatorname{ft}] = 0 \\ \operatorname{Flag} \operatorname{SI} & \leftarrow 1 \operatorname{if} \operatorname{FPR}[\operatorname{fs}] = 0 \operatorname{AND} \operatorname{FPR}[\operatorname{ft}] = 0 \\ \operatorname{Flag} \operatorname{SD} & \leftarrow 1 \operatorname{if} \operatorname{FPR}[\operatorname{fs}] \neq 0 \operatorname{AND} \operatorname{FPR}[\operatorname{ft}] = 0 \end{array}
```

## LWC1: Load Word to Floating Point

MIPS I

To load a word from memory into a floating-point register.

### **Operation Code**

| 31 | 26     | 25 | 21   | 20 | 16 | 15 0   |
|----|--------|----|------|----|----|--------|
|    | LWC1   |    | base | ft |    | offset |
|    | 110001 |    |      |    |    |        |
|    | 6      |    | 5    | 5  |    | 16     |

#### **Format**

LWC1 ft, offset(base)

### **Description**

 $FPR[ft] \leftarrow memory[GPR[base] + offset]$ 

Adds the 16-bit signed offset to the value of GPR[base] and the word data at the obtained effective address is read into FPR[ft].

The above is a blocking load. If a data cache miss occurs, the pipeline stalls while loading data from memory and transferring it to FPT[ft].

### Restrictions

The effective address must comply with word alignment. In other cases, an address error exception occurs if the lower 2 bits of the effective address are not 0.

### **Exceptions**

Coprocessor unusable, TLB Refill, TLB Invalid, Address Error

### Operation (128-bit bus)

```
\begin{array}{lll} vAddr & \leftarrow sign\_extend(offset) + GPR[base] \\ if vAddr_{1..0} \neq 0^2 \ then \\ & SignalException(AddressError) \\ endif \\ (pAddr, uncached) \leftarrow AddressTranslation (vAddr, DATA, LOAD) \\ memquad & \leftarrow LoadMemory(uncached, WORD, pAddr, vAddr, DATA) \\ byte & \leftarrow vAddr_{3..0} \\ FPR[ft] & \leftarrow memquad_{31+8*byte..8*byte} \end{array}
```

## **MADD.S**: Floating Point Multiply-ADD

MIPS I

To multiply single-precision floating-point values and add to the accumulator.

### **Operation Code**

| 31 | 20     | 25 | 21    | 20 | 16 | 15 | 11 | 10 | 6 | 5 |        | 0 |
|----|--------|----|-------|----|----|----|----|----|---|---|--------|---|
|    | COP1   |    | S     |    | ft | fs | 3  | fd |   |   | MADD   |   |
|    | 010001 |    | 10000 |    |    |    |    |    |   |   | 011100 |   |
|    | 6      |    | 5     |    | 5  | 5  |    | 5  |   |   | 6      |   |

#### **Format**

MADD.S fd, fs, ft

### **Description**

```
FPR[fd] \leftarrow ACC + FPR[fs] \times FPR[ft]
```

Multiplies the value of FPR[fs] by the value of FPR[ft] and adds the result to the value of accumulator ACC. Stores the result in FPR[fd]. The results are all single-precision floating-point values. When an exponent overflow occurs, Flag O and Flag SO are set to 1 with the value of +maximum or -maximum as the result. When an exponent underflow occurs, Flag U and Flag SU are set to 1 with the value of +0 or -0 as the result.

### **Exceptions**

Coprocessor unusable. Floating-point exceptions such as invalid operation, inexact, overflow and underflow are not generated by this instruction.

### Operation

```
TEMP \leftarrow fs \times ft
if (TEMP.exp = plusminuszero) then // multiply underflow occured
   FCR31.SU ← 1
if (ACC.exp \geq = 0xFF) then //Exp of ACC is in overflow state at instruction entry
   if (TEMP.exp \geq 0xFF) then
               FPR[fd] ← maxmin(TEMP.sign)
   else
               FPR[fd] \leftarrow ACC
   endif
   FCR31.SO \leftarrow 1
   FCR31.O ← 1
else
               // Exp of ACC is normal or in underflow state at instruction entry
   if (TEMP.exp \geq = 0xFF) then
               FPR[fd] \leftarrow maxmin(TEMP.sign)
               FCR31.SO \leftarrow 1
               FCR31.O ← 1
   else
               if (TEMP.exp = 0x00) then
                          FPR[fd] \leftarrow ACC
               else
                          TEMP1 \leftarrow ACC + TEMP
                          if (TEMP1.exp \geq = 0xFF) then
                                      FPR[fd] \leftarrow maxmin(TEMP1.sign)
                                      FCR31.SO \leftarrow 1
                                      FCR31.O \leftarrow 1
```

```
else
                                          if (TEMP1.exp = 0x00) then
                                                       FPR[fd] \leftarrow signedzero(TEMP1.sign)
                                                       FCR31.SU \leftarrow 1
                                                       FCR31.U \leftarrow 1
                                          else
                                                       \mathsf{FPR}[\mathsf{fd}] \leftarrow \mathsf{TEMP1}
                                          endif
                              endif
                 endif
    endif
endif
maxmin(sign)
begin
    if (sign = 1)
             maxmin \leftarrow 0xFFFFFFFF
    else
             maxmin \leftarrow 0x7FFFFFFF
end
signedzero(sign)
begin
    if (sign = 1)
             signedzero \leftarrow 0x80000000
    else
             signedzero \leftarrow 0x000000000
end
```

# MADDA.S: Floating Point Multiply-Add

**EE Core** 

To multiply Single-precision floating-point values and add to the accumulator.

#### **Operation Code**

| 31  | 26   |       | 21 20 | ) 16 | 15 | 11 | 10 6  | 5 | 0      |
|-----|------|-------|-------|------|----|----|-------|---|--------|
| CC  | )P1  | S     |       | ft   | fs |    | 0     |   | MADDA  |
| 010 | 0001 | 10000 |       |      |    |    | 00000 |   | 011110 |
|     | 6    | 5     |       | 5    | 5  |    | 5     |   | 6      |

#### **Format**

MADDA.S fs, ft

#### **Description**

$$ACC \leftarrow ACC + FPR[fs] \times FPR[ft]$$

Multiplies the value of FPR[fs] by the value of FPR[ft] and adds the result to the Accumulator ACC; that result is stored in the Accumulator ACC. The results are all single-precision floating-point values. When an exponent overflow occurs, Flag O and Flag SO are set to 1 with the value of +maximum or -maximum as a result. When an exponent underflow occurs, Flag U and Flag SU are set to 1 with the value of +0 or -0 as a result.

#### **Exceptions**

Coprocessor unusable. Floating-point exceptions such as invalid operation, inexact, overflow and underflow are not generated by this instruction.

#### Operation

```
TEMP \leftarrow fs \times ft
if (TEMP.exp = plusminuszero) then // multiply underflow occured
   FCR31.SU ← 1
if (ACC.exp \geq = 0xFF) then //Exp of ACC is in overflow state at instruction entry
   if (TEMP.exp \geq= 0xFF) then
               ACC \leftarrow maxmin(TEMP.sign)
   else
               ACC \leftarrow ACC
   endif
   FCR31.SO \leftarrow 1
   FCR31.O ← 1
else
               // Exp of ACC is normal or in underflow state at instruction entry
   if (TEMP.exp \geq 0xFF) then
               ACC \leftarrow maxmin(TEMP.sign)
               FCR31.SO \leftarrow 1
               FCR31.O \leftarrow 1
   else
               if (TEMP.exp = 0x00) then
                           ACC \leftarrow ACC
               else
                           TEMP1 \leftarrow ACC + TEMP
                           if (TEMP1.exp \geq = 0xFF) then
                                       ACC \leftarrow maxmin(TEMP1.sign)
                                      FCR31.SO \leftarrow 1
                                      FCR31.O \leftarrow 1
```

```
else
                                        if (TEMP1.exp = 0x00) then
                                                     ACC ← signedzero(TEMP1.sign)
                                                     FCR31.SU \leftarrow 1
                                                     FCR31.U \leftarrow 1
                                        else
                                                     \mathsf{ACC} \leftarrow \mathsf{TEMP1}
                                        endif
                            endif
                endif
    endif
endif
maxmin(sign)
begin
    if (sign = 1)
            maxmin \leftarrow 0xFFFFFFFF
    else
            maxmin \leftarrow 0x7FFFFFFF
end
signedzero(sign)
begin
    if (sign = 1)
            signedzero \leftarrow 0x80000000
    else
            signedzero \leftarrow 0x000000000
end
```

# **MAX.S**: Floating Point Maximum

**EE Core** 

To obtain the maximum of two single-precision floating-point values.

### **Operation Code**

| 31 | 26     | 25 21 | 20 16 | 15 11 | 10 6 | 5 0    |
|----|--------|-------|-------|-------|------|--------|
|    | COP1   | S     | ft    | fs    | fd   | MAX    |
|    | 010001 | 10000 |       |       |      | 101000 |
|    | 6      | 5     | 5     | 5     | 5    | 6      |

### **Format**

MAX.S fd, fs, ft

### **Description**

 $FPR[fd] \leftarrow max(FPR[fs], FPR[ft])$ 

Compares the values of FPR[fs] and FPR[ft] and stores the greater value in FPR[fd]. Flag O and Flag U are cleared to zero.

### **Exceptions**

Coprocessor unusable

#### Operation

```
if (FPR[fs] >= FPR[ft]) then FPR[fd] \leftarrow FPR[fs] else FPR[fd] \leftarrow FPR[ft] endif Flag O \leftarrow 0 Flag U \leftarrow 0
```

# MFC1: Move Word from Floating Point

MIPS I

To copy the contents of a floating-point register (FPR) to a general-purpose register (GPR).

## **Operation Code**

| 31 | 26     | 25 21 | 20 16 | 15 11 | 10 0          |
|----|--------|-------|-------|-------|---------------|
|    | COP1   | MFC1  | rt    | fs    | 0             |
|    | 010001 | 00000 |       |       | 000 0000 0000 |
|    | 6      | 5     | 5     | 5     | 11            |

### **Format**

MFC1 rt, fs

## **Description**

 $GPR[rt] \leftarrow FPR[fs]$ 

Sign-extends the FPR[fs] value and stores it in GPR[rt].

## **Exceptions**

Coprocessor unusable

## Operation

 $GPR[rt] \leftarrow sign\_extend(FPR[fs])$ 

# **MIN.S**: Floating Point Minimum

**EE Core** 

To obtain the minimum of two single-precision floating-point values.

### **Operation Code**

| 31     | 26 |       | 21 | 20 | 16 | 15 | 11 | 10 | 6 | 5      | 0 |
|--------|----|-------|----|----|----|----|----|----|---|--------|---|
| COP1   |    | S     |    | ft |    | fs |    | fd |   | MIN    |   |
| 010001 |    | 10000 |    |    |    |    |    |    |   | 101001 |   |
| 6      |    | 5     |    | 5  |    | 5  |    | 5  |   | 6      |   |

### **Format**

MIN.S fd, fs, ft

### Description

 $FPR[fd] \leftarrow min(FPR[fs], FPR[ft])$ 

Compares the values of FPR[fs] and FPR[ft] and stores the lesser value in FPR[fd].

Flag O and Flag U are cleared to zero.

### **Exceptions**

Coprocessor unusable

#### Operation

```
if (FPR[fs] <= FPR[ft]) then

FPR[fd] \leftarrow FPR[fs]

else

FPR[fd] \leftarrow FPR[ft]

endif

Flag O \leftarrow 0

Flag U \leftarrow 0
```

# **MOV.S**: Floating Point Move

MIPS I

To move data between floating-point registers (FPR).

## **Operation Code**

| _ | 31  | 26   | 25   | 21 | 20  | 16  | 15 | 11 | 10 | 6 | 5   | 0        |
|---|-----|------|------|----|-----|-----|----|----|----|---|-----|----------|
|   | CC  | )P1  | S    |    | (   | )   | fs |    | fd |   | MO  | OV       |
|   | 010 | 0001 | 1000 | 00 | 000 | 000 |    |    |    |   | 000 | 110      |
| • |     | 6    | 5    |    |     | 5   | 5  |    | 5  |   | (   | <u> </u> |

### **Format**

MOV.S fd, fs

## Description

 $FPR[fd] \leftarrow FPR[fs]$ 

Stores the value of FPR[fs] in FPR[fd].

## **Exceptions**

Coprocessor unusable

## Operation

 $\mathsf{FPR}[\mathsf{fd}] \leftarrow \mathsf{FPR}[\mathsf{fs}]$ 

# **MSUB.S**: Floating Point Multiply and Subtract

MIPS I

To multiply single-precision floating-point values and subtract from Accumulator.

#### **Operation Code**

| 31     | 26 | 25 | 21  | 20 | 16 | 15 | 11 | 10 | 6  | 5 |       | 0 |
|--------|----|----|-----|----|----|----|----|----|----|---|-------|---|
| COP1   |    |    | S   |    | ft |    | fs |    | fd | N | MSUB  |   |
| 010001 |    | 10 | 000 |    |    |    |    |    |    | 0 | 11101 |   |
| 6      |    |    | 5   |    | 5  |    | 5  |    | 5  |   | 6     |   |

#### **Format**

MSUB.S fd, fs, ft

#### **Description**

```
FPR[fd] \leftarrow ACC - FPR[fs] \times FPR[ft]
```

Multiplies the value of FPR[fs] by the value of FPR[ft] and subtracts the product from the Accumulator ACC, then stores the result in FPR[fd]. The results are all single-precision floating-point values. When an exponent overflow occurs, Flag O and Flag SO are set to 1 with the value of +maximum or -maximum as a result. When an exponent underflow occurs, Flag U and Flag SU are set to 1 with the value of +0 or -0 as a result.

#### **Exceptions**

Coprocessor unusable. Floating-point exceptions such as invalid operation, inexact, overflow and underflow are not generated by this instruction.

#### Operation

```
TEMP \leftarrow fs \times ft
if (TEMP.exp = plusminuszero) then // multiply underflow occured
   FCR31.SU ← 1
if (ACC.exp \geq = 0xFF) then //Exp of ACC is in overflow state at instruction entry
   if (TEMP.exp \geq 0xFF) then
               FPR[fd] ← maxmin(TEMP.sign)
   else
               FPR[fd] \leftarrow ACC
   endif
   FCR31.SO \leftarrow 1
   FCR31.O ← 1
else
               // Exp of ACC is normal or in underflow state at instruction entry
   if (TEMP.exp \geq = 0xFF) then
               FPR[fd] \leftarrow maxmin(TEMP.sign)
               FCR31.SO \leftarrow 1
               FCR31.O ← 1
   else
               if (TEMP.exp = 0x00) then
                          FPR[fd] \leftarrow ACC
               else
                          TEMP1 \leftarrow ACC - TEMP
                          if (TEMP1.exp \geq = 0xFF) then
                                      FPR[fd] \leftarrow maxmin(TEMP1.sign)
                                      FCR31.SO \leftarrow 1
                                      FCR31.O \leftarrow 1
```

```
else
                                          if (TEMP1.exp = 0x00) then
                                                       FPR[fd] \leftarrow signedzero(TEMP1.sign)
                                                       FCR31.SU \leftarrow 1
                                                       FCR31.U \leftarrow 1
                                          else
                                                       \mathsf{FPR}[\mathsf{fd}] \leftarrow \mathsf{TEMP1}
                                          endif
                              endif
                 endif
    endif
endif
maxmin(sign)
begin
    if (sign = 1)
             maxmin \leftarrow 0xFFFFFFFF
    else
             maxmin \leftarrow 0x7FFFFFFF
end
signedzero(sign)
begin
    if (sign = 1)
             signedzero \leftarrow 0x80000000
    else
             signedzero \leftarrow 0x000000000
end
```

# MSUBA.S: Floating Point Multiply and Subtract from Accumulator

**EE Core** 

To multiply single-precision floating-point values and subtract from Accumulator.

#### **Operation Code**

| 31 | 20     | 5 2. |       | 20 | 16 | 15 | 11 | 10    | 6 5 |        | 0 |
|----|--------|------|-------|----|----|----|----|-------|-----|--------|---|
|    | COP1   |      | S     |    | ft |    | fs | 0     |     | MSUBA  |   |
|    | 010001 |      | 10000 |    |    |    |    | 00000 |     | 011111 |   |
|    | 6      |      | 5     |    | 5  |    | 5  | 5     |     | 6      |   |

#### **Format**

MSUBA.S fs, ft

#### **Description**

$$ACC \leftarrow ACC - FPR[fs] \times FPR[ft]$$

Multiplies the value of FPR[fs] by the value of the FPR[ft], subtracts the product from the Accumulator ACC, then writes the result back to the ACC. The results are all single-precision floating-point values. When an exponent overflow occurs, Flag O and Flag SO are set to 1 with +maximum or -maximum as a result. When an exponent underflow occurs, Flag U and Flag SU are set to 1 and the result value is +0 or -0.

#### **Exceptions**

Coprocessor unusable. Floating-point exceptions such as invalid operation, inexact, overflow and underflow are not generated by this instruction.

#### Operation

```
TEMP \leftarrow fs \times ft
if (TEMP.exp = plusminuszero) then // multiply underflow occured
    FCR31.SU \leftarrow 1
if (ACC.exp \geq = 0xFF) then //Exp of ACC is in overflow state at instruction entry
    if (TEMP.exp \geq 0xFF) then
                ACC \leftarrow maxmin(TEMP.sign)
    else
                ACC \leftarrow ACC
    endif
    FCR31.SO ← 1
    FCR31.O ← 1
                // Exp of ACC is normal or in underflow state at instruction entry
else
    if (TEMP.exp \geq = 0xFF) then
                ACC ← maxmin(TEMP.sign)
                FCR31.SO \leftarrow 1
                FCR31.O \leftarrow 1
    else
                if (TEMP.exp = 0x00) then
                            ACC \leftarrow ACC
                else
                           \mathsf{TEMP1} \leftarrow \mathsf{ACC} - \mathsf{TEMP}
                           if (TEMP1.exp \geq = 0xFF) then
                                        ACC \leftarrow maxmin(TEMP1.sign)
                                        FCR31.SO \leftarrow 1
                                        FCR31.O \leftarrow 1
                            else
```

```
if (TEMP1.exp = 0x00) then
                                                     ACC ← signedzero(TEMP1.sign)
                                                     FCR31.SU \leftarrow 1
                                                     FCR31.U \leftarrow 1
                                        else
                                                     \mathsf{ACC} \leftarrow \mathsf{TEMP1}
                                        endif
                             endif
                endif
    endif
endif
maxmin(sign)
begin
    if (sign = 1)
            maxmin \leftarrow 0xFFFFFFFF
    else
            maxmin \leftarrow 0x7FFFFFFF
end
signedzero(sign)
begin
    if (sign = 1)
            signedzero \leftarrow 0x80000000
    else
            signedzero \leftarrow 0x000000000
end
```

# MTC1: Move Word to Floating Point

MIPS I

To copy the contents of a general-purpose register (GPR) to a floating-point register (FPR).

## **Operation Code**

| 31 | 26     | 25 21 | 20 | 16 | 15 11 | 10 |               | 0 |
|----|--------|-------|----|----|-------|----|---------------|---|
|    | COP1   | MTC1  | rt |    | fs    |    | 0             |   |
|    | 010001 | 00100 |    |    |       |    | 000 0000 0000 |   |
|    | 6      | 5     | 5  |    | 5     |    | 11            |   |

### **Format**

MTC1 rt, fs

## Description

 $FPR[fs] \leftarrow GPR[rt]$ 

Stores the lower 32 bits of GPR[rt] in a floating-point register FPR[fs].

### **Exceptions**

Coprocessor unusable

## Operation

 $FPR[fs] \leftarrow GPR[rt]_{31..0}$ 

# **MUL.S**: Floating Point Multiply

MIPS I

To multiply single-precision floating-point values.

### **Operation Code**

| 31     | 26 | 25  | 21  | 20 | 16 | 15 | 11 | 10 | 6 | 5      | 0 |
|--------|----|-----|-----|----|----|----|----|----|---|--------|---|
| COP1   |    | 5   | 3   |    | ft | fs |    | fd |   | MUL    |   |
| 010001 |    | 100 | 000 |    |    |    |    |    |   | 000010 |   |
| 6      |    |     | 5   |    | 5  | 5  |    | 5  |   | 6      |   |

#### **Format**

MUL.S fd, fs, ft

### **Description**

 $FPR[fd] \leftarrow FPR[fs] \times FPR[ft]$ 

Multiplies the value of FPR[fs] by the value of FPR[ft] and stores the product in FPR[fd]. When an exponent overflow occurs, Flag O and Flag SO are set to 1 with the value of +maximum or -maximum as a result. When an exponent underflow occurs, Flag U and Flag SU are set to 1 with the value of +0 or -0 as a result.

#### **Exceptions**

Coprocessor unusable. Floating-point exceptions such as invalid operation, inexact, overflow and underflow are not generated by this instruction.

#### Operation

 $FPR[fd] \leftarrow FPR[fs] \times FPR[ft]$ 

Flag O  $\leftarrow$  1 if exponent overflows.

Flag U  $\leftarrow$  1 if exponent underflows.

Flag SO  $\leftarrow$  1 if exponent overflows.

Flag SU  $\leftarrow$  1 if exponent underflows.

# **MULA.S**: Floating Point Multiply to Accumulator

**EE Core** 

To multiply single-precision floating-point values and store in Accumulator.

### **Operation Code**

| 31 | 26     | 25 21 | 20 16 | 15 11 | 10 6  | 5 0    |
|----|--------|-------|-------|-------|-------|--------|
|    | COP1   | S     | ft    | fs    | 0     | MULA   |
|    | 010001 | 10000 |       |       | 00000 | 011010 |
|    | 6      | 5     | 5     | 5     | 5     | 6      |

#### **Format**

MULA.S fs, ft

### **Description**

 $ACC \leftarrow FPR[fs] \times FPR[ft]$ 

Multiplies the value of FPR[fs] by the value of FPR[ft] as single-precision floating-point values and stores the product in the ACC register. When an exponent overflow occurs, Flag O and Flag SO are set to 1 and +maximum or -maximum value is stored in the ACC register as the result. When an exponent underflow occurs, Flag U and Flag SU are set to 1 and the value of +0 or -0 is stored in the ACC register as the result.

#### **Exceptions**

Coprocessor unusable. Floating-point exceptions such as invalid operation, inexact, overflow and underflow are not generated by this instruction.

### Operation

 $ACC \leftarrow FPR[fs] \times FPR[ft]$ 

Flag O  $\leftarrow$  1 if exponent overflows.

Flag U  $\leftarrow$  1 if exponent underflows.

Flag SO  $\leftarrow$  1 if exponent overflows.

Flag SU  $\leftarrow$  1 if exponent underflows.

# **NEG.S**: Floating Point Negate

MIPS I

To negate a floating-point value.

## **Operation Code**

| 31     | 26 | 25 | 21    | 20 | 16    | 15 |    | 11 | 10 |    | 6 | 5 |        | 0 |
|--------|----|----|-------|----|-------|----|----|----|----|----|---|---|--------|---|
| COP1   |    |    | S     |    | 0     |    | fs |    |    | fd |   |   | NEG    |   |
| 010001 |    |    | 10000 |    | 00000 |    |    |    |    |    |   |   | 000111 |   |
| 6      |    |    | 5     |    | 5     |    | 5  |    |    | 5  |   |   | 6      |   |

### **Format**

NEG.S fd, fs

## Description

 $FPR[fd] \leftarrow -FPR[fs]$ 

Stores the value that is obtained by reversing the sign bit of FPR[fs] in FPR[fd]. Flag O and Flag U are cleared to zero.

## **Exceptions**

Coprocessor unusable

#### Operation

$$\begin{aligned} & \text{FPR[fd]} \leftarrow -\text{FPR[fs]} \\ & \text{Flag O} & \leftarrow 0 \\ & \text{Flag U} & \leftarrow 0 \end{aligned}$$

# **RSQRT.S**: Floating Point Reciprocal Square Root

MIPS IV

To obtain the reciprocal of the square root of a single-precision floating-point value.

### **Operation Code**

| 31 | 26     | 25 21 | 20 16 | 15 11 | 10 6 | 5 0    |
|----|--------|-------|-------|-------|------|--------|
|    | COP1   | S     | ft    | fs    | fd   | RSQRT  |
|    | 010001 | 10000 |       |       |      | 010110 |
|    | 6      | 5     | 5     | 5     | 5    | 6      |

#### **Format**

RSQRT.S fd, fs, ft

### **Description**

 $FPR[fd] \leftarrow FPR[fs] / SQRT(FPR[ft])$ 

Divides the value of FPR[fs] by the square root of FPR[ft] and stores the result in FPR[fd]. Values are handled as single-precision floating-point. When the value of FPR[ft] is 0, Flag D and Flag SD are set to 1 and +maximum or -maximum is stored in FPR[fd] as the result. When the value of FPR[ft] is negative, Flag I and Flag SI are set to 1 and the value of FPR[fs] divided by SQRT(ABS(FPR[ft])) is stored in FPR[fd] as the result. When an exponent overflow occurs, the result is +maximum or -maximum. When an exponent underflow occurs, the result is +0 or -0.

#### **Exceptions**

Coprocessor unusable. Floating-point exceptions, such as invalid operation or inexact are not generated.

#### Operation

 $FPR[fd] \leftarrow FPR[fs] / SQRT(FPR[ft])$ 

Flag I  $\leftarrow$  1 if FPR[ft] < 0

Flag D  $\leftarrow$  1 if FPR[ft] = 0

Flag SI  $\leftarrow 1$  if FPR[ft] < 0

Flag SD  $\leftarrow 1$  if FPR[ft] = 0

# **SQRT.S**: Floating Point Square Root

MIPS II

To obtain the square root of a single-precision floating-point value.

### **Operation Code**

| 31 |       | 26 | 25 | 21   | 20 | 16 | 15 | 11    | 10 |    | 6 | 5 |        | 0 |
|----|-------|----|----|------|----|----|----|-------|----|----|---|---|--------|---|
| (  | COP1  |    |    | S    |    | ft |    | 0     |    | fd |   |   | SQRT   |   |
| (  | 10001 |    | 1  | 0000 |    |    |    | 00000 |    |    |   |   | 000100 |   |
|    | 6     |    |    | 5    |    | 5  |    | 5     |    | 5  |   |   | 6      |   |

#### **Format**

SQRT.S fd, ft

### **Description**

 $FPR[fd] \leftarrow SQRT(FPR[ft])$ 

Calculates the single-precision floating-point square root value of FPR[ft] and stores the result in FPR[fd]. If the value of FPR[ft] is -0, the result is -0.

If the value of FPR[ft] is less than 0, Flag I and Flag SI are set to 1 and the value of SQRT(ABS(FPR[ft])) is stored in FPR[fd] as the result.

#### **Exceptions**

Coprocessor unusable. Floating-point exceptions, such as invalid operation or inexact are not generated.

#### Operation

 $\begin{aligned} & FPR[fd] & \leftarrow SQRT(FPR[ft]) \\ & Flag \ I & \leftarrow 1 \ if \ (FPR[ft] < 0) \\ & Flag \ D & \leftarrow 0 \\ & Flag \ SI & \leftarrow 1 \ if \ (FPR[ft] < 0) \end{aligned}$ 

# **SUB.S:** Floating Point Subtract

MIPS I

To subtract single-precision floating-point values.

### **Operation Code**

| 31     | 26 | 25 2  | ) 16 | 15 11 | 10 6 | 5 0    |
|--------|----|-------|------|-------|------|--------|
| COP1   |    | S     | ft   | fs    | fd   | SUB    |
| 010001 |    | 10000 |      |       |      | 000001 |
| 6      |    | 5     | 5    | 5     | 5    | 6      |

#### **Format**

SUB.S fd, fs, ft

### **Description**

 $FPR[fd] \leftarrow FPR[fs] - FPR[ft]$ 

Subtracts the value of FPR[ft] from the value of FPR[fs] and stores the result in FPR[fd]. Values are handled as single-precision floating-point. When an exponent overflow occurs, Flag O and Flag SO are set to 1 and +maximum or –maximum is stored in FPR[fd] as the result. When an exponent underflow occurs, Flag U and Flag SU are set to 1 and +0 or –0 is stored in FPR[fd] as the result.

#### **Exceptions**

Coprocessor unusable. Floating-point exceptions such as invalid operation, inexact, overflow and underflow are not generated by this instruction.

#### Operation

 $FPR[fd] \leftarrow FPR[fs] - FPR[ft]$ 

Flag O ← 1 if exponent overflows.
Flag U ← 1 if exponent underflows.
Flag SO ← 1 if exponent overflows.
Flag SU ← 1 if exponent underflows.

# **SUBA.S:** Floating Point Subtract to Accumulator

**EE Core** 

To subtract single-precision floating-point values and store in Accumulator.

#### **Operation Code**

| 31 | 26     | 25 21 | 20 16 | 15 11 | 10 6  | 5 0    |
|----|--------|-------|-------|-------|-------|--------|
|    | COP1   | S     | ft    | fs    | 0     | SUBA   |
|    | 010001 | 10000 |       |       | 00000 | 011001 |
|    | 6      | 5     | 5     | 5     | 5     | 6      |

#### **Format**

SUBA.S fs, ft I

### **Description**

 $ACC \leftarrow FPR[fs] - FPR[ft]$ 

Subtracts the value of FPR[ft] from the value of FPR[fs] and stores the result in the ACC register. Values are handled as single-precision floating-point. When an exponent overflow occurs, Flag O and Flag SO are set to 1 and +maximum or –maximum is stored in the ACC register as the result. When an exponent underflow occurs, Flag U and Flag SU are set to 1 and +0 or –0 is stored in the ACC register as the result.

#### **Exceptions**

Coprocessor unusable. Floating-point exceptions such as invalid operation, inexact, overflow and underflow are not generated by this instruction.

#### Operation

 $ACC \leftarrow FPR[fs] - FPR[ft]$ 

Flag O  $\leftarrow$  1 if exponent overflows.

Flag U  $\leftarrow$  1 if exponent underflows.

Flag SO  $\leftarrow$  1 if exponent overflows.

Flag SU  $\leftarrow$  1 if exponent underflows.

# **SWC1**: Store Word from Floating Point

MIPS I

To store the contents of a floating-point register in memory.

### **Operation Code**

| 31 | 20     | 5 25 | 21   | 20 | 16 | 15 0   |
|----|--------|------|------|----|----|--------|
|    | SWC1   |      | base | f  | t  | offset |
|    | 111001 |      |      |    |    |        |
|    | 6      |      | 5    |    | 5  | 16     |

#### **Format**

SWC1 ft, offset(base)

### **Description**

 $memory[GPR[base] + offset] \leftarrow FPR[ft]$ 

Adds the 16-bit signed offset to the value of GPR[base] and stores the contents of FPR[ft] in memory at the obtained effective address.

#### Restrictions

The effective address must comply with word alignment. Otherwise, an address error exception occurs if the lower 2 bits of effective address are not 0.

#### **Exceptions**

Coprocessor unusable, TLB Refill, TLB Invalid, Address Error

### Operation (128-bit bus)

```
\begin{split} v A d d r & \leftarrow sign\_extend(offset) + GPR[base] \\ if \ v A d d r_{1..0} \neq 0^2 \ then \\ & \ Signal Exception(Address Error) \\ end if \\ (p A d d r, uncached) \leftarrow A d d ress Translation (v A d d r, D A T A, LOAD) \\ byte \leftarrow v A d d r_{3..0} \\ dataquad \leftarrow 0^{96-8*byte} \mid \mid FPR[ft] \mid \mid 0^{8*byte} \\ Store Memory (uncached, WORD, dataquad, p A d d r, v A d d r, D A T A) \end{split}
```

(This page is left blank intentionally)

# 6. Appendix Instruction Set List

The instructions of the EE Core, COP0, COP1 (FPU) and COP2 (VU macro instructions) are classified according to the following functions. The chapter number in this book where each instruction is described is shown in the table. However, for the VU macro instructions indicated as VPU0, see a supplementary volume "VU User's Manual".

Computational Instructions

Integer add/subtraction and Floating point add/subtraction

Integer multiplication/division and Floating point multiplication/division

Integer multiply-add and Floating point multiply-add

Shift operation / Logical operation / Comparison operation

Maximum/Minimum value

Data Format Conversion

Exchange

Random Numbers

Other Operations (e.g. absolute value, square-root)

• Data transfer instructions

Instructions for transferring between registers

Load / Store

Data transfer with special registers

• Program Control Instructions

Conditional Branch / Jump

Subroutine Call

Break / Trap

• Other Instructions

# **6.1. Computational Instructions**

# 6.1.1. Integer Addition and Subtraction

| Inst.  | Description                                         | Ref.        |
|--------|-----------------------------------------------------|-------------|
| ADD    | Add                                                 | 2           |
| ADDI   | Add Immediate                                       | 2           |
| ADDIU  | Add Immediate Unsigned                              | 2           |
| ADDU   | Add Unsigned                                        | 2           |
| DADD   | Doubleword Add                                      | 2           |
| DADDI  | Doubleword Add Immediate                            | 2           |
| DADDIU | Doubleword Add Immediate (Unsigned)                 | 2           |
| DADDU  | Doubleword Add Unsigned                             | 2           |
| DSUB   | Doubleword Subtract                                 | 2           |
| DSUBU  | Doubleword Subtract Unsigned                        | 2           |
| SUB    | Subtract                                            | 2           |
| SUBU   | Subtract Unsigned                                   | 2           |
| PADDB  | Parallel Add Byte                                   | 3           |
| PADDH  | Parallel Add Halfword                               | 3           |
| PADDSB | Parallel Add with Signed Saturation Byte            | 3           |
| PADDSH | Parallel Add with Signed Saturation Halfword        | 3           |
| PADDSW | Parallel Add with Signed Saturation Word            | 3           |
| PADDUB | Parallel Add with Unsigned Saturation Byte          | 3           |
| PADDUH | Parallel Add with Unsigned Saturation Halfword      | 3           |
| PADDUW | Parallel Add with Unsigned Saturation Word          | 3           |
| PADDW  | Parallel Add Word                                   | 3           |
| PADSBH | Parallel Add/Subtract Halfword                      | 3           |
| PSUBB  | Parallel Subtract Byte                              | 3           |
| PSUBH  | Parallel Subtract Halfword                          | 3           |
| PSUBSB | Parallel Subtract with Signed Saturation Byte       | 3           |
| PSUBSH | Parallel Subtract with Signed Saturation Halfword   | 3           |
| PSUBSW | Parallel Subtract with Signed Saturation Word       | 3           |
| PSUBUB | Parallel Subtract with Unsigned Saturation Byte     | 3           |
| PSUBUH | Parallel Subtract with Unsigned Saturation Halfword | 3           |
| PSUBUW | Parallel Subtract with Unsigned Saturation Word     | 3           |
| PSUBW  | Parallel Subtract Word                              | 3           |
| VIADD  | Integer Add                                         | VPU0        |
| VIADDI | Integer Add Immediate                               | VPU0        |
| VISUB  | Integer Subtract                                    | VPU0        |
|        | •                                                   | <del></del> |

# 6.1.2. Floating Point Addition and Subtraction

| Inst.  | Description                                   | Ref. |
|--------|-----------------------------------------------|------|
| ADD.S  | Single Floating Point Add                     | 5    |
| ADDA.S | Single Floating Point Add to Accumulator      | 5    |
| SUB.S  | Single Floating Point Subtract                | 5    |
| SUBA.S | Single Floating Point Subtract to Accumulator | 5    |
| VADD   | Addition                                      | VPU0 |
| VADDA  | ADD output to ACC                             | VPU0 |

| Inst.   | Description                            | Ref. |
|---------|----------------------------------------|------|
| VADDAbc | ADD broadcast be field                 | VPU0 |
| VADDAi  | ADD output to ACC broadcast I register | VPU0 |
| VADDAq  | ADD output to ACC broadcast Q register | VPU0 |
| VADDbc  | ADD output to ACC broadcast bc field   | VPU0 |
| VADDi   | ADD broadcast I register               | VPU0 |
| VADDq   | ADD broadcast Q register               | VPU0 |
| VSUB    | Subtraction                            | VPU0 |
| VSUBA   | SUB output ACC                         | VPU0 |
| VSUBAbc | SUB output to ACC broadcast bc field   | VPU0 |
| VSUBAi  | SUB output to ACC broadcast I register | VPU0 |
| VSUBAq  | SUB output to ACC broadcast Q register | VPU0 |
| VSUBbc  | SUB broadcast bc field                 | VPU0 |
| VSUBi   | SUB broadcast I register               | VPU0 |
| VSUBq   | SUB broadcast Q register               | VPU0 |

# **6.1.3. Integer Multiplication and Division**

| Inst.   | Description                     | Ref. |
|---------|---------------------------------|------|
| DIV     | Divide                          | 2    |
| DIVU    | Divide Unsigned                 | 2    |
| MULT    | Multiply                        | 2    |
| MULTU   | Multiply Unsigned               | 2    |
| DIV1    | Divide 1                        | 3    |
| DIVU1   | Divide Unsigned 1               | 3    |
| MULT    | Multiply (3-operand)            | 3    |
| MULT1   | Multiply 1                      | 3    |
| MULTU   | Multiply Unsigned (3-operand)   | 3    |
| MULTU1  | Multiply unsigned 1             | 3    |
| PDIVBW  | Parallel Divide Broadcast Word  | 3    |
| PDIVUW  | Parallel Divide Unsigned Word   | 3    |
| PDIVW   | Parallel Divide Word            | 3    |
| PMULTH  | Parallel Multiply Halfword      | 3    |
| PMULTUW | Parallel Multiply Unsigned Word | 3    |
| PMULTW  | Parallel Multiply Word          | 3    |

# **6.1.4. Floating Point Multiplication and Division**

| Inst.   | Description                                   | Ref. |
|---------|-----------------------------------------------|------|
| DIV.S   | Single Floating Point Divide                  | 5    |
| MUL.S   | Single Floating Point Multiply                | 5    |
| MULA.S  | Single Floating Point Multiply to Accumulator | 5    |
| VDIV    | Floating Divide                               | VPU0 |
| VMUL    | Multiply                                      | VPU0 |
| VMULA   | MUL output to ACC                             | VPU0 |
| VMULAbc | MUL output to ACC broadcast bc field          | VPU0 |
| VMULAi  | MUL output to ACC broadcast I register        | VPU0 |
| VMULAq  | MUL output to ACC broadcast Q register        | VPU0 |
| VMULbc  | MUL broadcast bc field                        | VPU0 |
| VMULi   | MUL broadcast I register                      | VPU0 |
| VMULq   | MUL broadcast Q register                      | VPU0 |

# 6.1.5. Integer Multiply-Add

| Inst.   | Description                                      | Ref. |
|---------|--------------------------------------------------|------|
| MADD    | Multiply / Add                                   | 3    |
| MADD1   | Multiply / Add 1                                 | 3    |
| MADDU   | Multiply / Add Unsigned                          | 3    |
| MADDU1  | Multiply / Add Unsigned 1                        | 3    |
| PHMADH  | Parallel Horizontal Multiply / Add Halfword      | 3    |
| PHMSBH  | Parallel Horizontal Multiply / Subtract Halfword | 3    |
| PMADDH  | Parallel Multiply / Add Halfword                 | 3    |
| PMADDUW | Parallel Multiply / Add Unsigned Word            | 3    |
| PMADDW  | Parallel Multiply / Add Word                     | 3    |
| PMSUBH  | Parallel Multiply / Subtract Halfword            | 3    |
| PMSUBW  | Parallel Multiply / Subtract Word                | 3    |

# 6.1.6. Floating Point Multiply-Add

| Inst.    | Description                                                  | Ref. |
|----------|--------------------------------------------------------------|------|
| MADD.S   | Single Floating Point Multiply and Add                       | 5    |
| MADDA.S  | Single Floating Point Multiply and Add to Accumulator        | 5    |
| MSUB.S   | Single Floating Point Multiply and Subtract                  | 5    |
| MSUBA.S  | Single Floating Point Multiply and Subtract from Accumulator | 5    |
| VMADD    | MUL and ADD (SUB)                                            | VPU0 |
| VMADDA   | MUL and ADD (SUB) output to ACC                              | VPU0 |
| VMADDAbc | MUL and ADD (SUB) output to ACC broadcast bc field           | VPU0 |
| VMADDAi  | MUL and ADD (SUB) output to ACC broadcast I register         | VPU0 |
| VMADDAq  | MUL and ADD (SUB) output to ACC broadcast Q register         | VPU0 |
| VMADDbc  | MUL and ADD (SUB) broadcast bc field                         | VPU0 |
| VMADDi   | MUL and ADD (SUB) broadcast I register                       | VPU0 |
| VMADDq   | MUL and ADD (SUB) broadcast Q register                       | VPU0 |
| VMSUB    | Multiply and SUB                                             | VPU0 |
| VMSUBA   | Multiply and SUB output to ACC                               | VPU0 |
| VMSUBAbc | Multiply and SUB output to ACC bc field                      | VPU0 |
| VMSUBAi  | Multiply and SUB output to ACC I register                    | VPU0 |
| VMSUBAq  | Multiply and SUB output to ACC Q register                    | VPU0 |
| VMSUBbc  | Multiply and SUB broadcast bc field                          | VPU0 |
| VMSUBi   | Multiply and SUB broadcast I register                        | VPU0 |
| VMSUBq   | Multiply and SUB broadcast Q register                        | VPU0 |

# 6.1.7. Shift Operation

| Inst.  | Description                             | Ref. |
|--------|-----------------------------------------|------|
| DSRA   | Doubleword Shift Right Arithmetic       | 2    |
| DSLL   | Doubleword Shift Left Logical           | 2    |
| DSLL32 | Doubleword Shift Left Logical + 32      | 2    |
| DSLLV  | Doubleword Shift Left Logical Variable  | 2    |
| DSRA32 | Doubleword Shift Right Arithmetic + 32  | 2    |
| DSRAV  | Doubleword Shift Right Arithmetic       | 2    |
| DSRL   | Doubleword Shift Right Logical          | 2    |
| DSRL32 | Doubleword Shift Right Logical + 32     | 2    |
| DSRLV  | Doubleword Shift Right Logical Variable | 2    |

| Inst.  | Description                                   | Ref. |
|--------|-----------------------------------------------|------|
| SLL    | Shift Left Logical                            | 2    |
| SLLV   | Shift Left Logical Variable                   | 2    |
| SRA    | Shift Right Arithmetic                        | 2    |
| SRAV   | Shift Right Arithmetic Variable               | 2    |
| SRL    | Shift Right Logical                           | 2    |
| SRLV   | Shift Right Logical Variable                  | 2    |
| PSLLH  | Parallel Shift Left Logical Halfword          | 3    |
| PSLLVW | Parallel Shift Left Logical Variable Word     | 3    |
| PSLLW  | Parallel Shift Left Logical Word              | 3    |
| PSRAH  | Parallel Shift Right Arithmetic Halfword      | 3    |
| PSRAVW | Parallel Shift Right Arithmetic Variable Word | 3    |
| PSRAW  | Parallel Shift Right Arithmetic Word          | 3    |
| PSRLH  | Parallel Shift Right Logical Halfword         | 3    |
| PSRLVW | Parallel Shift Right Logical Variable Word    | 3    |
| PSRLW  | Parallel Shift Right Logical Word             | 3    |
| QFSRV  | Quadword Funnel Shift Right Variable          | 3    |

# 6.1.8. Logical Operation

| Inst. | Description            | Ref. |
|-------|------------------------|------|
| AND   | AND                    | 2    |
| ANDI  | AND Immediate          | 2    |
| NOR   | NOR                    | 2    |
| OR    | OR                     | 2    |
| ORI   | OR Immediate           | 2    |
| XOR   | Exclusive OR           | 2    |
| XORI  | Exclusive OR Immediate | 2    |
| PAND  | Parallel AND           | 3    |
| PNOR  | Parallel NOR           | 3    |
| POR   | Parallel OR            | 3    |
| PXOR  | Parallel XOR           | 3    |
| VIAND | Integer AND            | VPU0 |
| VIOR  | Integer OR             | VPU0 |

# 6.1.9. Comparison Operation

| Inst.  | Description                                | Ref. |
|--------|--------------------------------------------|------|
| SLT    | Set on Less Than                           | 2    |
| SLTI   | Set on Less Than on Immediate              | 2    |
| SLTIU  | Set on Less Than on Immediate Unsigned     | 2    |
| SLTU   | Set on Less Than Unsigned                  | 2    |
| PCEQB  | Parallel Compare for Equal Byte            | 3    |
| PCEQH  | Parallel Compare for Equal Halfword        | 3    |
| PCEQW  | Parallel Compare for Equal Word            | 3    |
| PCGTB  | Parallel Compare for Greater Than Byte     | 3    |
| PCGTH  | Parallel Compare for Greater Than Halfword | 3    |
| PCGTW  | Parallel Compare for Greater Than Word     | 3    |
| C.EQ.S | Single Floating Point Compare              | 5    |
| C.F.S  | Single Floating Point Compare              | 5    |
| C.LE.S | Single Floating Point Compare              | 5    |

| Inst.  | Description                   | Ref. |
|--------|-------------------------------|------|
| C.LT.S | Single Floating Point Compare | 5    |
| VCLIP  | Clipping                      | VPU0 |

## 6.1.10. Maximum / Minimum Value

| Inst.   | Description                   | Ref. |
|---------|-------------------------------|------|
| PMAXH   | Parallel Maximum Halfword     | 3    |
| PMAXW   | Parallel Maximum Word         | 3    |
| PMINH   | Parallel Minimum Halfword     | 3    |
| PMINW   | Parallel Minimum Word         | 3    |
| MAX.S   | Single Floating Point Maximum | 5    |
| MIN.S   | Single Floating Point Minimum | 5    |
| VMAX    | Maximum                       | VPU0 |
| VMAXbc  | Maximum broadcast bc field    | VPU0 |
| VMAXi   | Maximum broadcast I register  | VPU0 |
| VMINI   | Minimum                       | VPU0 |
| VMINIbc | Minimum broadcast bc field    | VPU0 |
| VMINIi  | Minimum broadcast I register  | VPU0 |

## 6.1.11. Data Format Conversion

| Inst.   | Description                                                        | Ref. |
|---------|--------------------------------------------------------------------|------|
| PEXT5   | Parallel Extend from 5 bits                                        | 3    |
| PPAC5   | Parallel Pack to 5 bits                                            | 3    |
| CVT.S.W | 32-bit Fixed Point Floating Point Convert to Single Floating Point | 5    |
| CVT.W.S | Single Floating Point Convert to 32-bit Fixed Point                | 5    |
| VFTOI0  | Float to Integer, fixed point 0 bit                                | VPU0 |
| VFTOI12 | Float to Integer, fixed point 12 bits                              | VPU0 |
| VFTOI15 | Float to Integer, fixed point 15 bits                              | VPU0 |
| VFTOI4  | Float to Integer, fixed point 4 bits                               | VPU0 |
| VITOF0  | Integer to Float, fixed point 0 bit                                | VPU0 |
| VITOF12 | Integer to Float, fixed point 12 bits                              | VPU0 |
| VITOF15 | Integer to Float, fixed point 15 bits                              | VPU0 |
| VITOF4  | Integer to Float, fixed point 4 bits                               | VPU0 |
| VMR32   | Rotate right 32 bits                                               | VPU0 |

# **6.1.12. Exchange**

| Inst.  | Description                         | Ref. |
|--------|-------------------------------------|------|
| PCPYH  | Parallel Copy Halfword              | 3    |
| PCPYLD | Parallel Copy Lower Doubleword      | 3    |
| PCPYUD | Parallel Copy Upper Doubleword      | 3    |
| PEXCH  | Parallel Exchange Center Halfword   | 3    |
| PEXCW  | Parallel Exchange Center Word       | 3    |
| PEXEH  | Parallel Exchange Even Halfword     | 3    |
| PEXEW  | Parallel Exchange Even Word         | 3    |
| PEXTLB | Parallel Extend Lower From Byte     | 3    |
| PEXTLH | Parallel Extend Lower From Halfword | 3    |
| PEXTLW | Parallel Extend Lower From Word     | 3    |
| PEXTUB | Parallel Extend Upper From Byte     | 3    |
| PEXTUH | Parallel Extend Upper From Halfword | 3    |

| Inst.  | Description                       | Ref. |
|--------|-----------------------------------|------|
| PEXTUW | Parallel Extend Upper From Word   | 3    |
| PINTEH | Parallel Interleave Even Halfword | 3    |
| PINTH  | Parallel Interleave Halfword      | 3    |
| PPACB  | Parallel Pack To Byte             | 3    |
| PPACH  | Parallel Pack To Halfword         | 3    |
| PPACW  | Parallel Pack To Word             | 3    |
| PREVH  | Parallel Reverse Halfword         | 3    |
| PROT3W | Parallel Rotate 3 Word            | 3    |

# 6.1.13. Random Number

| Inst.  | Description                 | Ref. |
|--------|-----------------------------|------|
| VRGET  | Random-unit get R register  | VPU0 |
| VRINIT | Random-unit init R register | VPU0 |
| VRNEXT | Random-unit next M sequence | VPU0 |
| VRXOR  | Random-unit XOR R register  | VPU0 |

# 6.1.14. Other Operations

| Inst.   | Description                                  | Ref. |
|---------|----------------------------------------------|------|
| PABSH   | Parallel Absolute Halfword                   | 3    |
| PABSW   | Parallel Absolute Word                       | 3    |
| PLZCW   | Parallel Leading Zero Count Word             | 3    |
| ABS.S   | Single Floating Point Absolute               | 5    |
| NEG.S   | Single Floating Point Negate                 | 5    |
| RSQRT.S | Single Floating Point Reciprocal Square Root | 5    |
| SQRT.S  | Single Floating Point Square Root            | 5    |
| VABS    | Absolute                                     | VPU0 |
| VOPMSUB | Outer product MSUB                           | VPU0 |
| VOPMULA | Outer product MULA                           | VPU0 |
| VRSQRT  | Floating reciprocal Square-root              | VPU0 |
| VSQRT   | Floating reciprocal Square                   | VPU0 |

# 6.2. Data Transfer Instructions

# 6.2.1. Instructions for Transferring between Registers

| Inst. | Description                        | Ref. |
|-------|------------------------------------|------|
| MFHI  | Move From HI                       | 2    |
| MFLO  | Move From LO                       | 2    |
| MOVN  | Move on Register Not Equal to Zero | 2    |
| MOVZ  | Move on Register Equal to Zero     | 2    |
| MTHI  | Move To HI                         | 2    |
| MTLO  | Move To LO                         | 2    |
| MFHI1 | Move From HI1                      | 3    |
| MFLO1 | Move From LO1                      | 3    |
| MTHI1 | Move To HI1                        | 3    |
| MTLO1 | Move To LO1                        | 3    |
| PMFHI | Parallel Move From HI              | 3    |
| PMFHL | Parallel Move From HI / LO         | 3    |
| PMFLO | Parallel Move From LO              | 3    |
| PMTHI | Parallel Move To HI                | 3    |
| PMTHL | Parallel Move To HI / LO           | 3    |
| PMTLO | Parallel Move To LO                | 3    |
| MFC1  | Move Word from FPR                 | 5    |
| MOV.S | Single Floating Point Move         | 5    |
| MTC1  | Move Word to FCR                   | 5    |
| CFC2  | Move Control From COP2             | VPU0 |
| CTC2  | Move Control To COP2               | VPU0 |
| LQC2  | Load Quadword to COP2              | VPU0 |
| QMFC2 | Quadword Move From COP2            | VPU0 |
| QMTC2 | Quadword Move To COP2              | VPU0 |
| SQC2  | Store Quadword from COP2           | VPU0 |
| VMFIR | Move From integer register         | VPU0 |
| VMOVE | Move Floating register             | VPU0 |
| VMTIR | Move To integer register           | VPU0 |

## 6.2.2. Load

| Inst. | Description            | Ref. |
|-------|------------------------|------|
| LB    | Load Byte              | 2    |
| LBU   | Load Byte Unsigned     | 2    |
| LD    | Load Doubleword        | 2    |
| LDL   | Load Doubleword Left   | 2    |
| LDR   | Load Doubleword Right  | 2    |
| LH    | Load Halfword          | 2    |
| LHU   | Load Halfword Unsigned | 2    |
| LUI   | Load Upper Immediate   | 2    |
| LW    | Load Word              | 2    |
| LWL   | Load Word Left         | 2    |
| LWR   | Load Word Right        | 2    |
| LWU   | Load Word Unsigned     | 2    |

| Inst. | Description                       | Ref. |
|-------|-----------------------------------|------|
| LQ    | Load Quadword                     | 3    |
| LWC1  | Load Word to FPR                  | 5    |
| VILWR | Integer load word register        | VPU0 |
| VLQD  | Load Quadword with pre-decrement  | VPU0 |
| VLQI  | Load Quadword with post-increment | VPU0 |

## 6.2.3. Store

| Inst. | Description                        | Ref. |
|-------|------------------------------------|------|
| SB    | Store Byte                         | 2    |
| SD    | Store Doubleword                   | 2    |
| SDL   | Store Doubleword Left              | 2    |
| SDR   | Store Doubleword Right             | 2    |
| SH    | Store Halfword                     | 2    |
| SW    | Store Word                         | 2    |
| SWL   | Store Word Left                    | 2    |
| SWR   | Store Word Right                   | 2    |
| SQ    | Store Quadword                     | 3    |
| SWC1  | Store Word from FPR                | 5    |
| VISWR | Integer store word register        | VPU0 |
| VSQD  | Store Quadword with pre-decrement  | VPU0 |
| VSQI  | Store Quadword with post-increment | VPU0 |

# 6.2.4. Special Data Transfer

| Inst.  | Description                                   | Ref. |
|--------|-----------------------------------------------|------|
| MFSA   | Move From SA Register                         | 3    |
| MTSA   | Move To SA Register                           | 3    |
| MTSAB  | Move Byte Count to SA Register                | 3    |
| MTSAH  | Move Halfword Count to SA Register            | 3    |
| MFBPC  | Move From Breakpoint Control                  | 4    |
| MFC0   | Move From COP0                                | 4    |
| MFDAB  | Move From Data Address Breakpoint             | 4    |
| MFDABM | Move From Data Address Breakpoint Mask        | 4    |
| MFDVB  | Move From Data Value Breakpoint               | 4    |
| MFDVBM | Move From Data Value Breakpoint Mask          | 4    |
| MFIAB  | Move From Instruction Address Breakpoint      | 4    |
| MFIABM | Move From Instruction Address Breakpoint Mask | 4    |
| MFPC   | Move From Performance Counter                 | 4    |
| MFPS   | Move From Performance Event Specifier         | 4    |
| MTBPC  | Move To Breakpoint Control                    | 4    |
| MTC0   | Move To COP0                                  | 4    |
| MTDAB  | Move To Data Address Breakpoint               | 4    |
| MTDABM | Move To Data Address Breakpoint Mask          | 4    |
| MTDVB  | Move To Data Value Breakpoint                 | 4    |
| MTDVBM | Move To Data Value Breakpoint Mask            | 4    |
| MTIAB  | Move To Instruction Address Breakpoint        | 4    |
| MTIABM | Move To Instruction Address Breakpoint Mask   | 4    |
| MTPC   | Move From Performance Counter                 | 4    |
| MTPS   | Move From Performance Event Specifier         | 4    |

| Inst. | Description                | Ref. |
|-------|----------------------------|------|
| CFC1  | Move Control Word from FCR | 5    |
| CTC1  | Move Control Word to FCR   | 5    |

# **6.3. Program Control Instructions**

# 6.3.1. Conditional Branch

| Inst. | Description                                      | Ref. |
|-------|--------------------------------------------------|------|
| BEQ   | Branch on Equal                                  | 2    |
| BEQL  | Branch on Equal Likely                           | 2    |
| BGEZ  | Branch on Greater Than or Equal to Zero          | 2    |
| BGEZL | Branch on Greater Than or Equal to Zero And Link | 2    |
| BGTZ  | Branch on Greater Than Zero                      | 2    |
| BGTZL | Branch on Greater Than Zero Likely               | 2    |
| BLEZ  | Branch on Less Than or Equal to Zero             | 2    |
| BLEZL | Branch on Less Than or Equal to Zero Likely      | 2    |
| BLTZ  | Branch on Less Than Zero                         | 2    |
| BLTZL | Branch on Less Than Zero Likely                  | 2    |
| BNE   | Branch on Not Equal                              | 2    |
| BNEL  | Branch on Not Equal Likely                       | 2    |
| BC0F  | Branch on COP0 False                             | 4    |
| BC0FL | Branch on COP0 False Likely                      | 4    |
| BC0T  | Branch on COP0 True                              | 4    |
| BC0TL | Branch on COP0 True Likely                       | 4    |
| BC1F  | Branch on FPU False                              | 5    |
| BC1FL | Branch on FPU False Likely                       | 5    |
| BC1T  | Branch on FPU True                               | 5    |
| BC1TL | Branch on FPU True Likely                        | 5    |
| BC2F  | Branch on COP2 False                             | VPU0 |
| BC2FL | Branch on COP2 False Likely                      | VPU0 |
| BC2T  | Branch on COP2 True                              | VPU0 |
| BC2TL | Branch on COP2 True Likely                       | VPU0 |

# 6.3.2. Jump

| Inst. | Description   | Ref. |
|-------|---------------|------|
| J     | Јитр          | 2    |
| JR    | Jump Register | 2    |

## 6.3.3. Subroutine Call

| Inst.    | Description                                             |      |  |  |
|----------|---------------------------------------------------------|------|--|--|
| BGEZAL   | Branch on Greater Than or Equal to Zero And Link        | 2    |  |  |
| BGEZALL  | Branch on Greater Than or Equal to Zero And Link Likely | 2    |  |  |
| BLTZAL   | Branch on Less Than Zero And Link                       | 2    |  |  |
| BLTZALL  | Branch on Less Than Zero And Link Likely                | 2    |  |  |
| JAL      | Jump And Link                                           | 2    |  |  |
| JALR     | Jump And Link Register                                  | 2    |  |  |
| VCALLMS  | Call micro sub-routine                                  | VPU0 |  |  |
| VCALLMSR | Call micro sub-routine register                         | VPU0 |  |  |

# 6.3.4. Break / Trap

| Inst.   | Description                                      | Ref. |
|---------|--------------------------------------------------|------|
| BREAK   | Break                                            | 2    |
| SYSCALL | System Call                                      | 2    |
| TEQ     | Trap if Equal                                    | 2    |
| TEQI    | Trap if Equal Immediate                          | 2    |
| TGE     | Trap if Greater Than or Equal                    | 2    |
| TGEI    | Trap if Greater Than or Equal Immediate          | 2    |
| TGEIU   | Trap if Greater Than or Equal Immediate Unsigned | 2    |
| TGEU    | Trap if Greater Than or Equal Unsigned           | 2    |
| TLT     | Trap if Less Than                                | 2    |
| TLTI    | Trap if Less Than Immediate                      | 2    |
| TLTIU   | Trap if Less Than Immediate Unsigned             | 2    |
| TLTU    | Trap if Less Than Unsigned                       | 2    |
| TNE     | Trap if Not Equal                                | 2    |
| TNEI    | Trap if Not Equal Immediate                      | 2    |
| ERET    | Exception Return                                 | 4    |

# 6.4. Other Instructions

| Inst.      | Description       | Ref. |
|------------|-------------------|------|
| SYNC.stype | Synchronization   | 2    |
| VWAITQ     | Wait Q register   | VPU0 |
| PREF       | Prefetch          | 2    |
| DI         | Disable Interrupt | 4    |
| EI         | Enable Interrupt  | 4    |
| VNOP       | No operation      | VPU0 |

(This page is left blank intentionally)

# 7. Appendix OpCode Encoding

This section shows the instructions of the EE Core, COP0 and COP1 (FPU) according to the bit pattern of the instruction codes. The characters shown in a bold italic type are instruction classes and their details are shown in the attached tables.

Explanation of terms:

reserved Undefined instruction. When executing, generates undefined instruction exception.

undefined Undefined instruction. When executing, the operation is undefined.

unsupported MIPS IV instructions that the EE Core does not support. If executing them, an

undefined instruction exception occurs.

\* EE Core-specific instructions (in the table of the CPU instruction)

# 7.1. CPU Instructions

# 7.1.1. Instructions encoded by OpCode field

| 31              | 26          | 25     | 21 20       | 16       |              | 10          | 6 5     | 0     |
|-----------------|-------------|--------|-------------|----------|--------------|-------------|---------|-------|
| Op              | Code        |        |             |          |              |             |         |       |
|                 | 6           | 5      | 5           |          | 5            | 5           |         | 6     |
| Bits 28 - 26    | 0           | 1      | 2           | 3        | 4            | 5           | 6       | 7     |
| Bits<br>31 - 29 | 000         | 001    | 010         | 011      | 100          | 101         | 110     | 111   |
| 0 000           | SPECIAL     | REGIMM | J           | JAL      | BEQ          | BNE         | BLEZ    | BGTZ  |
| 1 001           | ADDI        | ADDIU  | SLTI        | SLTIU    | ANDI         | ORI         | XORI    | LUI   |
| 2 010           | СОРО        | COP1   | COP2        | reserved | BEQL         | BNEL        | BLEZL   | BGTZL |
| 3 011           | DADDI       | DADDIU | LDL         | LDR      | <b>MMI</b> * | reserved    | LQ*     | SQ *  |
| 4 100           | LB          | LH     | LWL         | LW       | LBU          | LHU         | LWR     | LWU   |
| 5 101           | SB          | SH     | SWL         | SW       | SDL          | SDR         | SWR     | CACHE |
| 6 110           | unsupported | LWC1   | unsupported | PREF     | unsupported  | unsupported | LQC2 ** | LD    |
| 7 111           | unsupported | SWC1   | unsupported | reserved | unsupported  | unsupported | SQC2 ** | SD    |

<sup>\*\*</sup> LQC2 and SQC2 are COP2 Instructions.

### 7.1.2. SPECIAL Instruction Class

Instructions encoded by function field when OpCode = **SPECIAL**.

| 31         | 26     | 25       | 21 20 | 16   | I DOME.     | 10          | 6 5         | 0           |
|------------|--------|----------|-------|------|-------------|-------------|-------------|-------------|
|            | ode =  |          |       |      |             |             | fu          | nction      |
| 6          |        | 5        |       |      | 5           | 5           | 6           |             |
| Bits 2 - 0 | 0      | 1        | 2     | 3    | 4           | 5           | 6           | 7           |
| Bits 5 - 3 | 000    | 001      | 010   | 011  | 100         | 101         | 110         | 111         |
| 0 000      | SLL    | reserved | SRL   | SRA  | SLLV        | reserved    | SRLV        | SRAV        |
| 1 001      | JR     | JALR     | MOVZ  | MOVN | SYSCALL     | BREAK       | reserved    | SYNC        |
| 2 010      | MFHI   | MTHI     | MFLO  | MTLO | DSLLV       | reserved    | DSRLV       | DSRAV       |
| 3 011      | MULT   | MULTU    | DIV   | DIVU | unsupported | unsupported | unsupported | unsupported |
| 4 100      | ADD    | ADDU     | SUB   | SUBU | AND         | OR          | XOR         | NOR         |
| 5 101      | MFSA * | MTSA *   | SLT   | SLTU | DADD        | DADDU       | DSUB        | DSUBU       |
| 6 110      | TGE    | TGEU     | TLT   | TLTU | TEQ         | reserved    | TNE         | reserved    |
| 7 111      | DSLL   | reserved | DSRL  | DSRA | DSLL32      | reserved    | DSRL32      | DSRA32      |

### 7.1.3. REGIMM Instruction Class

Instructions encoded by rt field when OpCode = **REGIMM**.

| 31                 | 26      | 25      | 21 20    | 16       | _        | 10       | 6 5      | 0        |  |
|--------------------|---------|---------|----------|----------|----------|----------|----------|----------|--|
| OpCode =<br>REGIMM |         |         | rt       |          |          |          |          |          |  |
| 6                  |         | 5       | 5        |          | 5        |          |          | 6        |  |
| Bits<br>18 - 16    | ()      | 1       | 2        | 3        | 4        | 5        | 6        | 7        |  |
| Bits<br>20 - 19    | 000     | 001     | 010      | 011      | 100      | 101      | 110      | 111      |  |
| 0 00               | BLTZ    | BGEZ    | BLTZL    | BGEZL    | reserved | reserved | reserved | reserved |  |
| 0 01               | TGEI    | TGEIU   | TLTI     | TLTIU    | TEQI     | reserved | TNEI     | reserved |  |
| 2 10               | BLTZAL  | BGEZAL  | BLTZALL  | BGEZALL  | reserved | reserved | reserved | reserved |  |
| 3 11               | MTSAB * | MTSAH * | reserved | reserved | reserved | reserved | reserved | reserved |  |

# 7.2. EE Core-Specific Instructions

#### 7.2.1. MMI Instruction Class

Instructions encoded by function field when OpCode = **MMI**.

| 31         | 26       | 25 :     | 21 20    | 16       |          | 10       | 6 5      | 0        |  |
|------------|----------|----------|----------|----------|----------|----------|----------|----------|--|
| _          | ode =    |          |          |          |          |          | fur      | nction   |  |
| 6          |          | 5        | 5        | 5        |          | 5        | 6        |          |  |
| Bits 2 - 0 | 0        | 1        | 2        | 3        | 4        | 5        | 6        | 7        |  |
| Bits 5 - 3 | 000      | 001      | 010      | 011      | 100      | 101      | 110      | 111      |  |
| 0 000      | MADD     | MADDU    | reserved | reserved | PLZCW    | reserved | reserved | reserved |  |
| 1 001      | MMI0     | MMI2     | reserved | reserved | reserved | reserved | reserved | reserved |  |
| 2 010      | MFHI1    | MTHI1    | MFLO1    | MTLO1    | reserved | reserved | reserved | reserved |  |
| 3 011      | MULT1    | MULTU1   | DIV1     | DIVU1    | reserved | reserved | reserved | reserved |  |
| 4 100      | MADD1    | MADDU1   | reserved | reserved | reserved | reserved | reserved | reserved |  |
| 5 101      | MMI1     | ММІ3     | reserved | reserved | reserved | reserved | reserved | reserved |  |
| 6 110      | PMFHL    | PMTHL    | reserved | reserved | PSLLH    | reserved | PSRLH    | PSRAH    |  |
| 7 111      | reserved | reserved | reserved | reserved | PSLLW    | reserved | PSRLW    | PSRAW    |  |

### 7.2.2. MMI0 Instruction Class

Instructions encoded by function filed when OpCode = MMI and bits 5..0 = MMI0.

| <br>31 26    | 25 21 | 20 16 |   | 10 6     | 5 0  |
|--------------|-------|-------|---|----------|------|
| OpCode = MMI |       |       |   | function | MMI0 |
| 6            | 5     | 5     | 5 | 5        | 6    |

| Bits 7 - 6     | ()       | 1        | 2        | 3        |  |
|----------------|----------|----------|----------|----------|--|
| Bits<br>10 - 8 | 00       | 01       | 10       | 11       |  |
| 0 000          | PADDW    | PSUBW    | PCGTW    | PMAXW    |  |
| 1 001          | PADDH    | PSUBH    | PCGTH    | PMAXH    |  |
| 2 010          | PADDB    | PSUBB    | PCGTB    | reserved |  |
| 3 011          | reserved | reserved | reserved | reserved |  |
| 4 100          | PADDSW   | PSUBSW   | PEXTLW   | PPACW    |  |
| 5 101          | PADDSH   | PSUBSH   | PEXTLH   | РРАСН    |  |
| 6 110          | PADDSB   | PSUBSB   | PEXTLB   | PPACB    |  |
| 7 111          | reserved | reserved | PEXT5    | PPAC5    |  |

### 7.2.3. MMI1 Instruction Class

Instructions encoded by function field when OpCode = MMI and bits 5..0 = MMI1.

| 31     | 26 | 25 | 21 | 20 | 16 |   | 10       | 6 | 5    | 0 |
|--------|----|----|----|----|----|---|----------|---|------|---|
| OpCode | =  |    |    |    |    |   | function | 1 | MMI1 |   |
| MMI    |    |    |    |    |    |   |          |   |      |   |
| 6      |    | 5  |    | 5  |    | 5 | 5        |   | 6    |   |

|                | _        |          | _        |          |
|----------------|----------|----------|----------|----------|
| Bits 7 - 6     | I ()     | 1        | 2        | 3        |
| Bits<br>10 - 8 | 00       | 01       | 10       | 11       |
| 0 000          | reserved | PABSW    | PCEQW    | PMINW    |
| 1 001          | PADSBH   | PABSH    | PCEQH    | PMINH    |
| 2 010          | reserved | reserved | PCEQB    | reserved |
| 3 011          | reserved | reserved | reserved | reserved |
| 4 100          | PADDUW   | PSUBUW   | PEXTUW   | reserved |
| 5 101          | PADDUH   | PSUBUH   | PEXTUH   | reserved |
| 6 110          | PADDUB   | PSUBUB   | PEXTUB   | QFSRV    |
| 7 111          | reserved | reserved | reserved | reserved |

### 7.2.4. MMI2 Instruction Class

Instructions encoded by function field when OpCode = MMI and bits 5..0 = MMI2.

| 31 | 26                 | 25 | 21 | 20 | 16 |   | 10       | 6 | 5 |      | 0 |
|----|--------------------|----|----|----|----|---|----------|---|---|------|---|
| _  | ode =<br><b>MI</b> |    |    |    |    |   | function |   |   | MMI2 |   |
| (  | ó                  | 5  |    | 5  |    | 5 | 5        |   |   | 6    |   |

| Bits 7 - 6     | I ()     | 1        | 2        | 3        |  |
|----------------|----------|----------|----------|----------|--|
| Bits<br>10 - 8 | 00       | 01       | 10       | 11       |  |
| 0 000          | PMADDW   | reserved | PSLLVW   | PSRLVW   |  |
| 1 001          | PMSUBW   | reserved | reserved | reserved |  |
| 2 010          | PMFHI    | PMFLO    | PINTH    | reserved |  |
| 3 011          | PMULTW   | PDIVW    | PCPYLD   | reserved |  |
| 4 100          | PMADDH   | PHMADH   | PAND     | PXOR     |  |
| 5 101          | PMSUBH   | PHMSBH   | reserved | reserved |  |
| 6 110          | reserved | reserved | PEXEH    | PREVH    |  |
| 7 111          | PMULTH   | PDIVBW   | PEXEW    | PROT3W   |  |

### 7.2.5. MMI3 Instruction Class

Instructions encoded by function field when OpCode = MMI and bits 5..0 = MMI3.

| 31 2     | 26 25 | 21 | 20 16 |   | 10 6     | 5 0  |
|----------|-------|----|-------|---|----------|------|
| OpCode = |       |    |       |   | function | MMI3 |
| MMI      |       |    |       |   |          |      |
| 6        | 5     |    | 5     | 5 | 5        | 6    |

|                | _        | _        |          |          |
|----------------|----------|----------|----------|----------|
| Bits 7 - 6     | I ()     | 1        | 2        | 3        |
| Bits<br>10 - 8 | 00       | 01       | 10       | 11       |
| 0 000          | PMADDUW  | reserved | reserved | PSRAVW   |
| 1 001          | reserved | reserved | reserved | reserved |
| 2 010          | PMTHI    | PMTLO    | PINTEH   | reserved |
| 3 011          | PMULTUW  | PDIVUW   | PCPYUD   | reserved |
| 4 100          | reserved | reserved | POR      | PNOR     |
| 5 101          | reserved | reserved | reserved | reserved |
| 6 110          | reserved | reserved | PEXCH    | РСРҮН    |
| 7 111          | reserved | reserved | PEXCW    | reserved |

### 7.3. COP0 Instructions

#### 7.3.1. COP0 Instruction Class

Instructions encoded by rs field when OpCode = **COP0**.

| 31              | 26                  | 25       | 21 20    | 16       |          | 10       | 6 5      | 0        |
|-----------------|---------------------|----------|----------|----------|----------|----------|----------|----------|
|                 | ode =<br><b>OP0</b> | rs       |          |          |          |          |          |          |
|                 | 6                   | 5        | 5        |          | 5        | 5        | ·        | 6        |
| Bits 23 - 21    |                     | 1        | 2        | 3        | 4        | 5        | 6        | 7        |
| Bits<br>25 - 24 | 000                 | 001      | 010      | 011      | 100      | 101      | 110      | 111      |
| 0 00            | MF0                 | reserved | reserved | reserved | МТО      | reserved | reserved | reserved |
| 1 01            | ВСО                 | reserved |
| 2 10            | СО                  | reserved |
| 3 11            | reserved            | reserved | reserved | reserved | reserved | reserved | reserved | reserved |

#### 7.3.2. BC0 Instruction Class

Instructions encoded by rt field when OpCode field = COP0 and rs field = BC0.

| 31              | 26                  | 25              | 21 20 | 16    |          | 10       | 6 5      | 0        |
|-----------------|---------------------|-----------------|-------|-------|----------|----------|----------|----------|
| OpC             | ode =<br><b>OP0</b> | rs = <b>BC0</b> | r     | t     |          |          |          |          |
|                 | 6                   | 5               | 5     |       | 5        | 5        |          | 6        |
| Bits<br>18 - 16 | 0                   | 1               | 2     | 3     | 4        | 5        | 6        | 7        |
| Bits<br>20 - 19 | 000                 | 001             | 010   | 011   | 100      | 101      | 110      | 111      |
| 0 00            | BC0F                | ВС0Т            | BC0FL | BC0TL | reserved | reserved | reserved | reserved |

### 7.3.3. C0 Instruction Class

| Instructions encoded | by function fiel | d when OpCode | e = <b>COP0</b> and rs | s = C0. |          |
|----------------------|------------------|---------------|------------------------|---------|----------|
| 31 26                | 25 21            | 20 16         |                        | 10      | 6 5 0    |
| OpCode =             | rs =             |               |                        |         | function |
| COP0                 | CO               |               |                        |         |          |
| 6                    | 5                | 5             | 5                      | 5       | 6        |

| Bits 2 - 0 | ()        | 1         | 2         | 3         | 4         | 5         | 6         | 7         |
|------------|-----------|-----------|-----------|-----------|-----------|-----------|-----------|-----------|
| Bits 5 - 3 | 000       | 001       | 010       | 011       | 100       | 101       | 110       | 111       |
| 0 000      | undefined | TLBR      | TLBWI     | undefined | undefined | undefined | TLBWR     | undefined |
| 1 001      | TLBP      | undefined |
| 2 010      | undefined |
| 3 011      | ERET      | undefined |
| 4 100      | undefined |
| 5 101      | undefined |
| 6 110      | undefined |
| 7 111      | EI        | DI        | undefined | undefined | undefined | undefined | undefined | undefined |

## 7.4. COP1 Instructions

#### 7.4.1. COP1 Instruction Class

Instructions encoded by rs field when OpCode = **COP1**.

| 31              | 26       | 25       | 21 20    | 16       |          | 10       | 6 5      | 0        |
|-----------------|----------|----------|----------|----------|----------|----------|----------|----------|
| OpCode = COPO   |          | rs       |          |          |          |          |          |          |
| 6               |          | 5        | 5        |          | 5        | 5        |          | 6        |
| Bits 23 - 21    | 0        | 1        | 2        | 3        | 4        | 5        | 6        | 7        |
| Bits<br>25 - 24 | 000      | 001      | 010      | 011      | 100      | 101      | 110      | 111      |
| 0 00            | MFC1     | reserved | CFC1     | reserved | MTC1     | reserved | CTC1     | reserved |
| 1 01            | BC1      | reserved |
| 2 10            | S        | reserved | reserved | reserved | W        | reserved | reserved | reserved |
| 3 11            | reserved |

#### 7.4.2. BC1 Instruction Class

Instructions encoded by rt field when OpCode field = COP1 and rs = BC1.

31 26 25 21 20 16 10

| 31              | 26                | 25                 | 21 20    | 16       | _        | 10       | 6 5      | 0        |
|-----------------|-------------------|--------------------|----------|----------|----------|----------|----------|----------|
|                 | Code = <b>OP0</b> | rs =<br><b>BC1</b> | rt       |          |          |          |          |          |
|                 | 6 5 5             |                    |          | 5        | 5        |          | 6        |          |
| Bits<br>18 - 16 | ()                | 1                  | 2        | 3        | 4        | 5        | 6        | 7        |
| Bits<br>20 - 19 | 000               | 001                | 010      | 011      | 100      | 101      | 110      | 111      |
| 0 00            | BC1F              | BC1T               | BC1FL    | BC1TL    | reserved | reserved | reserved | reserved |
| 1 01            | reserved          | reserved           | reserved | reserved | reserved | reserved | reserved | reserved |
| 2 10            | reserved          | reserved           | reserved | reserved | reserved | reserved | reserved | reserved |
| 3 11            | reserved          | reserved           | reserved | reserved | reserved | reserved | reserved | reserved |

### 7.4.3. S Instruction Class

| Instructions encoded by function field when OpCode = $COP1$ and rs = $S$ | Instructions | encoded by | function | field when O | pCode = | COP1 and $rs = S$ |
|--------------------------------------------------------------------------|--------------|------------|----------|--------------|---------|-------------------|
|--------------------------------------------------------------------------|--------------|------------|----------|--------------|---------|-------------------|

| 31            | 26        | 25        | 21 20     | 16        |           | 10        | 6 5       | 0         |
|---------------|-----------|-----------|-----------|-----------|-----------|-----------|-----------|-----------|
| OpCode = COPO |           | rs = S    |           |           |           |           | fu        | nction    |
|               | 6 5       |           | 5         |           | 5         | 5         |           | 6         |
| Bits 2 - 0    | (1)       | 1         | 2         | 3         | 4         | 5         | 6         | 7         |
| Bits 5 - 3    | 000       | 001       | 010       | 011       | 100       | 101       | 110       | 111       |
| 0 000         | ADD       | SUB       | MUL       | DIV       | SQRT      | ABS       | MOV       | NEG       |
| 1 001         | undefined |
| 2 010         | undefined | undefined | undefined | undefined | undefined | undefined | RSQRT     | undefined |
| 3 011         | ADDA      | SUBA      | MULA      | undefined | MADD      | MSUB      | MADDA     | MSUBA     |
| 4 100         | undefined | undefined | undefined | undefined | CVTW      | undefined | undefined | undefined |
| 5 101         | MAX       | MIN       | undefined | undefined | undefined | undefined | undefined | undefined |
| 6 110         | C.F       | undefined | C.EQ      | undefined | C.LT      | undefined | C.LE      | undefined |
| 7 111         | undefined |

### 7.4.4. W Instruction Class

Instructions encoded by function field when OpCode = COP1 and rs = W.

| 31                           | 26        | 25 :      | 21 20     | 16        |           | 10        | 6 5       | 0         |
|------------------------------|-----------|-----------|-----------|-----------|-----------|-----------|-----------|-----------|
| OpCode = rs =<br><i>COP0</i> |           |           |           |           |           |           | fur       | nction    |
|                              | 6         | 5         | 5         |           | 5         | 5         |           | 6         |
| Bits 2 - 0                   | 0         | 1         | 2         | 3         | 4         | 5         | 6         | 7         |
| Bits 5 - 3                   | 000       | 001       | 010       | 011       | 100       | 101       | 110       | 111       |
| 0 000                        | undefined |
| 1 001                        | undefined |
| 2 010                        | undefined |
| 3 011                        | undefined |
| 4 100                        | CVTS      | undefined |
| 5 101                        | undefined |
| 6 110                        | undefined |
| 7 111                        | undefined |