

# RM0040 Reference manual

# STn8815A12 register descriptions

#### Introduction

This document describes the registers of the STn8815A12. For a more detailed description of each module, its features and functions, refer to the STn8815A12 datasheet.

The registers of the STn8815A12 are based on 32 bits. The descriptions provide the address (as an offset from the module base address), the reset value and a detailed bit field description. The software read, write or hardware access of each bit is printed below each table line, with following meanings:

- R: readable by software.
- W: writable by software.
- H: modified by hardware.

Bit fields may be referred to as Register\_name.bit\_field\_name.

An example of the presentation is provided below.

## **Example**

| Registername | Register function |
|--------------|-------------------|

| 31   | 30   | 29 | 28 | 27 | 26 | 25    | 24        | 23 | 22 | 21 | 20 | 19 | 18       | 17 | 16 |
|------|------|----|----|----|----|-------|-----------|----|----|----|----|----|----------|----|----|
| 0    | 0    | 0  | 0  | 0  | 0  | 0     | 0         | 0  | 0  | 0  | 0  | 0  | 0        | 0  | 0  |
| R    | R    | R  | R  | R  | R  | R     | R         | R  | R  | R  | R  | R  | R        | R  | R  |
|      |      |    |    |    |    |       |           |    |    |    |    |    |          |    |    |
| 15   | 14   | 13 | 12 | 11 | 10 | 9     | 8         | 7  | 6  | 5  | 4  | 3  | 2        | 1  | 0  |
| BITA | BITB | 0  | 0  | 0  | 0  | BITFI | BITFIELDA |    | 0  | 0  |    | В  | ITFIELDI | В  |    |
| RW   | RH   | R  | R  | R  | R  | R     | W         | R  | R  | R  | R  | R  | R        | R  | R  |

Address: Module base address + register offset

Reset: 0x0000 0300

Description: Provides an example of a register description.

BITA Can be read and written by software, reset value is 0.

BITB Can be read by software and modified by hardware, reset value is 0.

BITFIELDA Can be read and written by software, reset value is 11.

BITFIELDB Can be read by software only.

Hexadecimal numbers are provided with the prefix 0x. Bit field values are provided in binary unless otherwise indicated.

Contents RM0040

# **Contents**

| 1 | STn8815 registers |                                 |  |  |  |  |  |  |  |  |  |
|---|-------------------|---------------------------------|--|--|--|--|--|--|--|--|--|
|   | 1.1               | STn8815 register addressing 6   |  |  |  |  |  |  |  |  |  |
|   | 1.2               | STn8815 register summary 6      |  |  |  |  |  |  |  |  |  |
| 2 | Syst              | tem and reset controller (SRC)8 |  |  |  |  |  |  |  |  |  |
|   | 2.1               | SRC register addressing 8       |  |  |  |  |  |  |  |  |  |
|   | 2.2               | SRC register summary            |  |  |  |  |  |  |  |  |  |
|   | 2.3               | SRC register descriptions 9     |  |  |  |  |  |  |  |  |  |
| 3 | Pow               | er management unit (PMU)25      |  |  |  |  |  |  |  |  |  |
|   | 3.1               | PMU register addressing         |  |  |  |  |  |  |  |  |  |
|   | 3.2               | PMU register summary            |  |  |  |  |  |  |  |  |  |
|   | 3.3               | PMU register descriptions       |  |  |  |  |  |  |  |  |  |
| 4 | ARM               | ля 1926EJ 34                    |  |  |  |  |  |  |  |  |  |
|   | 4.1               | ARM926EJ register addressing    |  |  |  |  |  |  |  |  |  |
|   | 4.2               | ARM926EJ register summary       |  |  |  |  |  |  |  |  |  |
|   | 4.3               | ARM926EJ register descriptions  |  |  |  |  |  |  |  |  |  |
| 5 | Leve              | el 2 cache controller (L2CC)    |  |  |  |  |  |  |  |  |  |
|   | 5.1               | L2CC register summary 51        |  |  |  |  |  |  |  |  |  |
|   | 5.2               | L2CC register descriptions      |  |  |  |  |  |  |  |  |  |
| 6 | L2C               | C event monitor (L2EM)65        |  |  |  |  |  |  |  |  |  |
|   | 6.1               | L2EM addressing                 |  |  |  |  |  |  |  |  |  |
|   | 6.2               | L2EM register summary 65        |  |  |  |  |  |  |  |  |  |
|   | 6.3               | L2EM register descriptions      |  |  |  |  |  |  |  |  |  |
| 7 | Hard              | dware semaphore (HSEM)69        |  |  |  |  |  |  |  |  |  |
|   | 7.1               | HSEM register addressing 69     |  |  |  |  |  |  |  |  |  |
|   | 7.2               | HSEM register summary 69        |  |  |  |  |  |  |  |  |  |
| 8 | LCD               | controller (LCDC)83             |  |  |  |  |  |  |  |  |  |

RM0040 Contents

|    | 8.1   | LCDC register addressing         |
|----|-------|----------------------------------|
|    | 8.2   | LCDC register summary            |
|    | 8.3   | LCDC register descriptions       |
| 9  | Mast  | er display interface (MDIF)      |
|    | 9.1   | MDIF register addressing         |
|    | 9.2   | MDIF register summary 97         |
|    | 9.3   | MDIF register descriptions       |
| 10 | Multi | -timer units (MTU0,1)120         |
|    | 10.1  | MTU register addressing          |
|    | 10.2  | MTU register summary             |
|    | 10.3  | MTU register descriptions        |
| 11 | Watc  | hdog timer (WDT) 128             |
|    | 11.1  | WDT register addressing 128      |
|    | 11.2  | WDT register summary 128         |
|    | 11.3  | WDT register descriptions        |
| 12 | Real- | time clock (RTC)                 |
|    | 12.1  | L2CC register addressing         |
|    | 12.2  | L2CC register summary            |
|    | 12.3  | L2CC register descriptions       |
| 13 | Real- | time timer (RTT) 143             |
|    | 13.1  | RTT register addressing          |
|    | 13.2  | RTT register summary 143         |
|    | 13.3  | RTT register descriptions        |
| 14 | Pulse | e width light modulator (PWL)146 |
|    | 14.1  | PWL register addressing          |
|    | 14.2  | PWL register summary             |
|    | 14.3  | PWL register descriptions        |
| 15 | Vecto | ored interrupt controller (L2CC) |



|    | 15.1  | VIC register addressing                     | 148 |
|----|-------|---------------------------------------------|-----|
|    | 15.2  | VIC register summary                        | 148 |
|    | 15.3  | VIC register descriptions                   | 150 |
| 16 | SDR   | AM memory controller (SDMC)                 | 161 |
|    | 16.1  | SDMC register addressing                    | 161 |
|    | 16.2  | SDMC register summary                       | 161 |
|    | 16.3  | SDMC register descriptions                  | 163 |
| 17 | Flexi | ible static-memory controller (FSMC0,1,2,3) | 181 |
|    | 17.1  | FSMC register addressing                    | 181 |
|    | 17.2  | FSMC register summary                       | 181 |
|    | 17.3  | FSMC register descriptions                  | 182 |
| 18 | DMA   | controllers (DMAC0,1)                       | 192 |
|    | 18.1  | DMAC register addressing                    | 192 |
|    | 18.2  | DMAC register summary                       | 192 |
|    | 18.3  | DMAC register descriptions                  | 194 |
|    | 18.4  | Programming the DMAC                        | 208 |
| 19 | Gene  | eral-purpose input/output (GPIO 0,1,2,3)    | 210 |
|    | 19.1  | GPIO register addressing                    | 210 |
|    | 19.2  | GPIO register summary                       | 210 |
|    | 19.3  | GPIO register descriptions                  | 211 |
| 20 | USB   | On-The-Go interface (USBOTG) registers      | 226 |
|    | 20.1  | L2CC register addressing                    | 226 |
|    | 20.2  | L2CC register summary                       | 226 |
|    | 20.3  | L2CC register descriptions                  | 232 |
| 21 | Asyn  | nchronous serial ports (UART0,1,2)          | 259 |
|    | 21.1  | UART register addressing                    | 259 |
|    | 21.2  | UART register summary                       | 259 |
|    | 21.3  | UART register descriptions                  | 261 |

RM0040 Contents

| 22 | Sync  | chronous serial port (SSP)         | 284 |
|----|-------|------------------------------------|-----|
|    | 22.1  | L2CC register addressing           | 284 |
|    | 22.2  | L2CC register summary              | 284 |
|    | 22.3  | L2CC register descriptions         | 285 |
| 23 | Multi | ichannel serial ports (MSP0,1,2,3) | 295 |
|    | 23.1  | MSP register addressing            | 295 |
|    | 23.2  | MSP register summary               | 295 |
|    | 23.3  | MSP register descriptions          | 297 |
| 24 | Fast  | IrDA controller (FIrDA)            | 317 |
|    | 24.1  | FIrDA register addressing          | 317 |
|    | 24.2  | FIrDA register summary             | 317 |
|    | 24.3  | FIrDA register descriptions        | 318 |
| 25 | I2C h | nigh-speed controllers (I2C0,1)    | 330 |
|    | 25.1  | I2C register addressing            | 330 |
|    | 25.2  | I2C register summary               | 330 |
|    | 25.3  | I2C register descriptions          | 331 |
| 26 | 1-Wii | re master (OWM)                    | 348 |
|    | 26.1  | OWM register addressing            | 348 |
|    | 26.2  | OWM register summary               | 348 |
|    | 26.3  | OWM register descriptions          | 349 |
| 27 | SD c  | ard interface (SDI)                | 357 |
|    | 27.1  | SDI register summary               | 357 |
|    | 27.2  | SDI register descriptions          | 358 |
| 28 | Scro  | II key and keypad encoder (SKE)    | 372 |
|    | 28.1  | SKE register addressing            | 372 |
|    | 28.2  | SKE register summary               | 372 |
|    | 28.3  | SKE register descriptions          | 373 |
| 29 | Revis | sion history                       | 383 |



STn8815 registers RM0040

# 1 STn8815 registers

# 1.1 STn8815 register addressing

Register addresses are provided as a base address plus the register offset.

# 1.2 STn8815 register summary

Table 1. STn8815 memory map

| Base address | Register                                                          | Peripheral |
|--------------|-------------------------------------------------------------------|------------|
| 0xA006 0000  | Embedded SRAM bank 3 (128 Kbytes)                                 |            |
| 0xA004 0000  | Embedded SRAM bank 2 (128 Kbytes)                                 |            |
| 0xA002 0000  | Embedded SRAM bank 1 (128 Kbytes)                                 |            |
| 0xA000 0000  | Embedded SRAM bank 0 (128 Kbytes)                                 |            |
| 0x8001 0000  | Embedded backup RAM, 1 Kbytes remains supplied in deep-sleep mode |            |
| 0x5000 0000  | CF/CF+/NAND Flash chip-select 1 (SMPS1n low)                      |            |
| 0x4000 0000  | CF/CF+/NAND Flash chip-select 0 (SMPS0n low)                      |            |
| 0x3800 0000  | NOR-Flash chip-select 2 (SMCS2n low) (64 Mbytes)                  |            |
| 0x3400 0000  | NOR-Flash chip-select 1 (SMCS1n low) (64 Mbytes)                  |            |
| 0x3000 0000  | NOR-Flash chip-select 0 (SMCS0n low) (64 Mbytes)                  |            |
| 0x1021 1000  | L2 cache controller event monitor registers                       |            |
| 0x1021 0000  | L2 cache controller registers                                     |            |
| 0x101F F000  | Hardware semaphores (HSEM)                                        | DMA APB    |
| 0x101F D000  | UART0 interface                                                   | DMA APB    |
| 0x101F C000  | SSP interface                                                     | DMA APB    |
| 0x101F B000  | UART1 interface                                                   | DMA APB    |
| 0x101F A000  | FIrDA interface                                                   | DMA APB    |
| 0x101F 9000  | MSP0 interface                                                    | DMA APB    |
| 0x101F 8000  | I2C0 interface                                                    | DMA APB    |
| 0x101F 7000  | I2C1 interface                                                    | DMA APB    |
| 0x101F 6000  | SD-Card/MM-card interface (SDI)                                   | DMA APB    |
| 0x101F 2000  | UART2 interface                                                   | DMA APB    |
| 0x101F 1000  | MSP1 interface                                                    | DMA APB    |
| 0x101F 0000  | MSP2 interface                                                    | DMA APB    |
| 0x101E B000  | Scroll key and keypad encoders (SKE)                              | Core APB   |
| 0x101E A000  | One wire master (OWM)                                             | Core APB   |
| 0x101E 9000  | Power management unit (PMU                                        | Core APB   |

Table 1. STn8815 memory map (continued)

| Base address | Register                                      | Peripheral |
|--------------|-----------------------------------------------|------------|
| 0x101E 8000  | Real time clock, real time timer, PWL (RTC    | Core APB   |
| 0x101E 7000  | General purpose I/Os 96 to 103 (GPIO3)        | Core APB   |
| 0x101E 6000  | General purpose I/Os 64 to 95 (GPIO2)         | Core APB   |
| 0x101E 5000  | General purpose I/Os 32 to 63 (GPIO1)         | Core APB   |
| 0x101E 4000  | General purpose I/Os 0 to 31 (GPIO0)          | Core APB   |
| 0x101E 3000  | Multi timer unit (timers 4 to 7) (MTU1)       | Core APB   |
| 0x101E 2000  | Multi timer unit (timers 0 to 3) (MTU0)       | Core APB   |
| 0x101E 1000  | Watchdog timer (WDT)                          | Core APB   |
| 0x101E 0000  | System and reset controller (SRC)             | Core APB   |
| 0x1017 0000  | USB OTG configuration registers and data      |            |
| 0x1015 0000  | DMAC1 control configuration registers         |            |
| 0x1014 0000  | VIC configuration registers                   |            |
| 0x1013 0000  | DMAC0 control configuration registers         |            |
| 0x1012 0000  | CLCD/MDIF control configuration registers     |            |
| 0x1011 0000  | SDRAM control configuration registers         |            |
| 0x1010 0000  | Static memory control configuration registers |            |
| 0x0800 0000  | SDRAM chip-select 1 (128 Mbytes)              |            |
| 0x0000 0000  | SDRAM chip-select 0 (128 Mbytes)              |            |

Two consecutive 128 MByte regions starting at 0x7000 0000 are reserved for SDRAM chip-select 2 and 3 which are not currently delivered outside the chip due to pin-count limitation.

The flexible static memory controller (FSMC) supports up to 4 chip-select NOR-Flash memories (synchronous burst or standard, with muxed address/data bus) and 2 CompactFlash/CF+ card slots or SmartMedia/NAND-Flash chip-selects or a mix.

The remaining peripheral interfaces are contained in a single 1 MByte region, with the AHB peripherals at the bottom of the region and the APB peripherals at the top. This enables either type of peripheral to be added to the region. The core APB peripherals (0x101E XXXX) do not request DMA transfers and most are OS resources (timers, watchdog, real time clock). The DMA APB peripherals (0x101F XXXX) can perform DMA transfers. The hardware semaphores are also located in this address area, so they can be addressed by all the bus masters.



# 2 System and reset controller (SRC)

## 2.1 SRC register addressing

Register addresses are provided as the SRC base address, SRCBaseAddress, plus the register offset.

The SRCBaseAddress is 0x101E 0000.

## 2.2 SRC register summary

The internal system reset function initializes the SRC into a defined default state and is invoked either by asserting one the four sources of reset, which are:

- Power On Reset signal on pin PORn. This reset is intended to be used during powerup only. All DRAM and RTC contents will be lost during such a power on reset
- Software Reset, invoqued by writing to the SCRSTSR register, see section 7•4•7: Reset Status Register SRC\_RSTSR on page 42). This reset performs a system reset identical to the Warm Hardware Reset.
- Watchdog Reset, invoqued when the watchdog reset generation is enable and the watchdog timer is not serviced by software. This reset performs a system reset identical to the Warm Hardware Reset.

On coming out of reset state, the device enters DOZE mode. Software can examine the reset status register, SCRSTSR, to determine which types of reset caused the last reset condition. Bit are set when reset command is released. Two concurrent reset requests can be memorized only if they are released at the same clock cycle (on HCLK). A status bit will be erased only by the arrival of an other reset source. Read of this register does not affect its content.

Table 2. SRC register list

| Offset | Register                  | Description                                   | Page |
|--------|---------------------------|-----------------------------------------------|------|
| 0x000  | SRC_CR                    | SRC system control                            | 9    |
| 0x004  | SRC_IMCR                  | SRC interrupt mode control                    | 10   |
| 0x008  | SRC_IMSR                  | SRC interrupt mode status                     | 11   |
| 0x00C  | SRC_XTALCR <sup>(1)</sup> | SRC crystal control                           | 12   |
| 0x010  | SRC_PLLCR <sup>(1)</sup>  | SRC PLL control                               | 13   |
| 0x014  | SRC_PLLFR <sup>(1)</sup>  | SRC PLL frequency                             | 14   |
| 0x018  | SRC_RSTSR                 | SRC reset status                              | 15   |
| 0x024  | SRC_PCKEN0                | SRC peripheral clock enable register 0        | 16   |
| 0x028  | SRC_PCKDIS0               | SRC peripheral clock disable register 0       | 16   |
| 0x02C  | SRC_PCKENSR0              | SRC peripheral clock enable status register 0 | 17   |
| 0x030  | SRC_PCKSR0 <sup>(1)</sup> | SRC peripheral clock status register 0        | 17   |
| 0x034  | SRC_PCKEN1                | SRC peripheral clock enable register 1        | 18   |



**System control register** 

Table 2. SRC register list

| Offset | Register                  | Description                                           | Page |
|--------|---------------------------|-------------------------------------------------------|------|
| 0x038  | SRC_PCKDIS1               | SRC peripheral clock disable register 1               | 18   |
| 0x03C  | SRC_PCKENSR1              | SRC peripheral clock enable status register 1         | 19   |
| 0x040  | SRC_PCKSR1 <sup>(1)</sup> | SRC peripheral clock status register 1                | 19   |
| 0x044  | SRC_CLKOCR                | SRC clock output configuration                        | 20   |
| 0xFE0  | SRCPeriphID0              | SRC peripheral identification register 0 (bits 7:0)   | 22   |
| 0xFE4  | SRCPeriphID1              | SRC peripheral identification register 1 (bits 15:8)  | 22   |
| 0xFE8  | SRCPeriphID2              | SRC peripheral identification register 2 (bits 23:16) | 22   |
| 0xFEC  | SRCPeriphID3              | SRC peripheral identification register 3 (bits 31:24) | 23   |
| 0xFF0  | SRCPCellID0               | SRC PCell identification register 0 (bits 7:0)        | 23   |
| 0xFF4  | SRCPCellID1               | SRC PCell identification register 1 (bits 15:8)       | 23   |
| 0xFF8  | SRCPCellID2               | SRC PCell identification register 2 (bits 23:16)      | 24   |
| 0xFFC  | SRCPCellID3               | SRC PCell identification register 3 (bits 31:24)      | 24   |

These registers are only reset when the PORnot input is active, The other registers are reset when a software or watchdog reset occurs or when the WRSTnot input is active.

# 2.3 SRC register descriptions

|             |       |             |    |             |    |                   |                  |             |                |             | _  |             |    | _           |    |
|-------------|-------|-------------|----|-------------|----|-------------------|------------------|-------------|----------------|-------------|----|-------------|----|-------------|----|
| 31          | 30    | 29          | 28 | 27          | 26 | 25                | 24               | 23          | 22             | 21          | 20 | 19          | 18 | 17          | 16 |
| 0           | 0     | T7EN<br>SEL | 0  | T6EN<br>SEL | 0  | T5EN<br>SEL       | 0                | T4EN<br>SEL | 0              | T3EN<br>SEL | 0  | T2EN<br>SEL | 0  | T1EN<br>SEL | 0  |
| R           | R     | RW          | R  | RW          | R  | RW                | R                | RW          | R              | RW          | R  | RW          | R  | RW          | R  |
| 15          | 14    | 13          | 12 | 11          | 10 | 9                 | 8                | 7           | 6              | 5           | 4  | 3           | 2  | 1           | 0  |
| T0EN<br>SEL | HCLKI | DIVSEL      | 0  | 0           | 0  | REMA<br>P<br>STAT | REMA<br>P<br>CLR | 0           | MODE<br>STATUS |             |    |             |    | MODECR      | l  |
| RW          | F     | :W          | R  | R           | R  | R                 | RW               | R           | R              |             |    |             |    | RW          |    |

Address: SRCBaseAddress + 0000

**Reset:** 0x0000 0289



SRC\_CR

**Description:** Defines the required operation of the STn8815 system.

T[0:7]ENSEL Timer 0 to 7 timing reference clock select. Defines the clock used to feed the timer.

0: REFCLK (32.768 kHz) 1: MXTALCLK divided by 8 (2.4 MHz)

HCLKDIVSEL HCLK divide ratio. Sets the divide ratio from CLK to HCLK when system is in normal mode (in other

system modes, HCLK = CLK).

REMAPSTAT Remap status request. Returns the REMAPSTAT input value.

0: memory map is the default (SDRAM banks 0-1 located at address 0x0000 0000 - 0x0FFF FFFF).

1: internal ROM or static memory banks remapped at address range 0x0000 0000 - 0x0FFF FFFF,

according to REMAP[1:0] value latched at the end of power-on reset (default after reset).

REMAPCLR Remap clear request. Controls the REMAPCLR output.

1: memory remap is cleared

MODESTATUS Mode status. Returns the current operating mode as defined by the system controller state

machine.

 0000: sleep
 0001: doze

 0011: XTAL CTL
 1011: SW to XTAL

 1001: SW from XTAL
 0010: slow

 0110: PLL CTL
 1110: SW to PLL

 1010: SW from PLL
 0100: normal

MODECR Mode control. Defines the required operating mode. The three bits are defined as:

bit 0: doze (set by default after reset) bit 1: slow (clear by default after reset) bit 2: normal (clear by default after reset)

0 Reserved for future use. Reading returns 0. Must be written with 0.

#### SRC\_IMCR

### System controller interrupt mode control register

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23         | 22         | 21          | 20           | 19 | 18     | 17 | 16 |
|----|----|----|----|----|----|----|----|------------|------------|-------------|--------------|----|--------|----|----|
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0          | 0          | 0           | 0            | 0  | 0      | 0  | 0  |
| R  | R  | R  | R  | R  | R  | R  | R  | R          | R          | R           | R            | R  | R      | R  | R  |
| 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7          | 6          | 5           | 4            | 3  | 2      | 1  | 0  |
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | PLL2<br>IM | PLL1<br>IM | ITMD<br>PRI | ITMD<br>TYPE |    | ITMDCR |    |    |
| R  | R  | R  | R  | R  | R  | R  | R  | RW         | RW         | RW          | RW           |    | RW     |    | RW |

Address: SRCBaseAddress + 0004

**Reset:** 0x0000 0000



**Description:** Enables and controls STn8815 system operation when the VIC generates an interrupt.

PLL2IM PLL2 interrupt mask. This bit can mask the interrupt generated by PLL2 unlocking. If PLL2 unlocks:

0: interrupt status bit PLL2MIS of SRC\_IMSR is not set (masked interrupt).

1: interrupt status bit PLL2MIS of SRC\_IMSR is set and an interrupt signal is sent to the VIC.

PLL1IM PLL1 interrupt mask. This bit can mask the interrupt generated by PLL1 unlocking when the system is in normal mode. If PLL1 unlocks:

0: interrupt status bit PLL1MIS of SRC\_IMSR is not set (masked interrupt). System remains in normal mode.

1: interrupt status bit PLL1MIS of SRC\_IMSR is set and an interrupt signal is sent to the VIC. The system automatically switches to slow mode and returns to normal mode when bit PLL1MIS is cleared by software and PLL1 gets locked again.

ITMDPRI Interrupt mode priority enable. Enables the highest priority for the ARM instruction and data AHB through the STn8815 slave multiplexers when in interrupt mode.

0: no high priority 1: enables higher bus priority

ITMDTYPE Interrupt mode type. Defines which type of interrupt can cause the system to enter interrupt mode.

0: FIQ causes system to enter interrupt mode

1: FIQ or IRQ causes system to enter interrupt mode

ITMDCR Interrupt mode control. Defines the slowest operating mode that can be requested when in interrupt mode. These bits are ORed with the mode control bits in the system control register.

ITMDEN Interrupt mode enable. Interrupt mode is entered when an interrupt becomes active.

0: disabled

0 Reserved for future use. Reading returns 0. Must be written with 0.

#### SRC IMSR

#### System controller interrupt mode status register

1: interrupt mode entered

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18          | 17          | 16           |
|----|----|----|----|----|----|----|----|----|----|----|----|----|-------------|-------------|--------------|
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0           | 0           | 0            |
| R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R           | R           | R            |
| 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7  | 6  | 5  | 4  | 3  | 2           | 1           | 0            |
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | PLL2<br>MIS | PLL1<br>MIS | ITMD<br>STAT |
| R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | RWH         | RWH         | RWH          |

Address: SRCBaseAddress + 0008

**Reset:** 0x0000 0000

ST ERICSSON **Description:** Monitors and controls the STn8815 system interrupt mode.

PLL2MIS PLL2 unlock masked interrupt status. Set when PLL2 gets unlocked. Must be cleared by software.

0: interrupt is not active 1: interrupt is active

PLL1MIS PLL1 unlock masked interrupt status. Set when PLL1 is unlocked while the system is in normal mode. When set, the system automatically enters slow mode. It must be cleared by software, and once cleared, the system automatically returns to normal mode when PLL1 is locked again.

0: interrupt is not active 1: interrupt is active

ITMDSTAT Interrupt mode status. Can be directly written to enable software control of the interrupt mode logic.

The interrupt mode must be cleared manually when the interrupt service routine has finished.

0: interrupt mode is not active 1: interrupt mode is active

0 Reserved for future use. Reading returns 0. Must be written with 0.

#### SRC XTALCR

#### Crystal control register

| 31 | 30 | 29 | 28 | 27 | 26 | 25       | 24 | 23 | 22 | 21 | 20            | 19           | 18            | 17          | 16            |
|----|----|----|----|----|----|----------|----|----|----|----|---------------|--------------|---------------|-------------|---------------|
| 0  | 0  | 0  | 0  | 0  | 0  | 0        | 0  | 0  | 0  | 0  | XTAL<br>TIMEN | SXTAL<br>DIS | N             | IXTALTIM    | ΙE            |
| R  | R  | R  | R  | R  | R  | R        | R  | R  | R  | R  | RW            | RW           |               |             |               |
| 15 | 14 | 13 | 12 | 11 | 10 | 9        | 8  | 7  | 6  | 5  | 4             | 3            | 2             | 1           | 0             |
|    |    |    |    |    | N  | IXTALTIM | IE |    |    |    |               |              | MXTAL<br>STAT | MXTAL<br>EN | MXTAL<br>OVER |
|    |    |    |    |    |    | RW       |    |    |    |    |               |              | R             | RW          | RW            |

Address: SRCBaseAddress + 000C

**Reset:** 0x0000 0000

**Description:** Controls the crystal oscillator that generates the system clock in slow and normal

modes.

XTALTIMEN Crystal lock timer enable. Enables the timer to evaluate the stabilization (lock) of the external crystal.

0: XTAL lock enables the transition of the state machine

1: XTAL lock and timeout enables the transition of the state machine

SXTALDIS 32 kHz crystal disable bit. Disables the 32 kHz crystal oscillator by switching off the inverter that

drives the SXTALO pin, to save power when the SXTALI pin is driven by an external clock generator.

0: 32 kHz oscillator is running. A crystal oscillates if connected between SXTALI and SXTALO pins.

1: 32 kHz oscillator is stopped. SXTALI pin must receive an external square wave signal.

MXTALTIME Main crystal timeout count. Defines the number of slow-speed oscillator cycles permitted for the

crystal oscillator output to settle after being enabled. Timeout value is given by: 65536 - MXTALTIME.

MXTALSTAT Main crystal status. Returns the value on the MXTALON input signal.

MXTALEN Main crystal enable. Directly controls the MXTALEN signal when crystal control override is enabled.

MXTALOVER Crystal control override. Enables the crystal control signals to be placed under direct software

control, rather than being controlled by the system mode control state machine.

0: disable crystal control override 1: enable crystal control override

0 Reserved for future use. Reading returns 0. Must be written with 0.



#### SRC\_PLLCR

#### PLL control register

| 31 | 30           | 29           | 28         | 27 | 26                              | 25 | 24 | 23 | 22   | 21   | 20 | 19 | 18 | 17 | 16 |
|----|--------------|--------------|------------|----|---------------------------------|----|----|----|------|------|----|----|----|----|----|
| 0  | PLL<br>TIMEN | PLL2<br>STAT | PLL2<br>EN |    |                                 |    |    |    | PLL1 | TIME |    |    |    |    |    |
|    | RW           | RH           | RW         |    | RW                              |    |    |    |      |      |    |    |    |    |    |
| 15 | 14           | 13           | 12         | 11 | 10                              | 9  | 8  | 7  | 6    | 5    | 4  | 3  | 2  | 1  | 0  |
|    |              |              |            |    | PLL1TIME PLL1 PLL1 STAT EN OVER |    |    |    |      |      |    |    |    |    |    |
|    |              |              |            |    |                                 | RW |    |    |      |      |    |    | RH | RW | RW |

Address: SRCBaseAddress + 0010

**Reset:** 0x0000 0000

**Description:** Directly controls the PLL.

PLLTIMEN PLL lock timer enable bit. Enables the timer to evaluate the lock time of the PLL.

0: PLL lock enables the transition of the state machine.

1: PLL lock and timeout enables the transition of the state machine.

PLL2STAT PLL2 status. Returns the lock state of the PLL2.

0: PLL2 output frequency is not stable

1: PLL2 output frequency is stable

PLL2EN PLL2 enable. It takes some time for the PLL2 to deliver a stable output frequency. The peripheral clocks remain inactive until the PLL2 output frequency is stabilized. PLL2 is not automatically enabled or stopped when the system mode is changed (to normal, slow, doze, or sleep), thus it is the responsibility of software to disable the PLL2 when not used for reducing power consumption.

0: PLL2 stopped

1: PLL2 running

PLL1TIME PLL1 timeout count. Defines the number of crystal oscillator cycles permitted for the PLL output to settle after being enabled. The timeout value is given by: 33554432 - PLL1TIME.

PLL1STAT PLL1 status bit. Returns the lock state of PLL1. It reflects the PLLON input signal level, used in the system mode control state machine. It is used to switch from slow mode to normal mode. When the software programs normal mode, the signal PLL1ON must go high for state-machine to go to normal mode.

0: PLL1 output frequency is not stable

1: PLL1 output frequency is stable

PLL1EN PLL1 enable. Controls the PLL1EN output when the PLL control override is enabled.

PLL1OVER PLL1 control override. Enables the PLL control signals to be placed under software control, rather than being controlled by the system mode control state machine.

0: Disable PLL1 control override

1: Enable PLL1 control override

0 Reserved for future use. Reading returns 0. Must be written with 0.



#### SRC\_PLLFR

### **PLL** frequency register

|   | 31 | 30 | 29 | 28 | 27    | 26   | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17      | 16           |
|---|----|----|----|----|-------|------|----|----|----|----|----|----|----|----|---------|--------------|
| · | 0  | 0  |    |    | PLL2I | NMUL |    |    | 0  | 0  | 0  | 0  | 0  | 0  | 0       | PLL2P<br>DIV |
|   | R  | R  |    |    | R     | W    |    |    | R  | R  | R  | R  | R  | R  | R       | RW           |
|   |    |    |    |    |       |      |    |    |    |    |    |    |    |    |         |              |
|   | 15 | 14 | 13 | 12 | 11    | 10   | 9  | 8  | 7  | 6  | 5  | 4  | 3  | 2  | 1       | 0            |
|   | 0  | 0  |    |    | PLL1I | NMUL |    |    | 0  | 0  | 0  | 0  | 0  | ı  | PLL1PDI | V            |
|   | R  | R  |    |    | R     | W    |    |    | R  | R  | R  | R  | R  |    | RW      |              |

Address: SRCBaseAddress + 0014

**Reset:** 0x0000 0000

**Description:** Controls the PLL frequency.

There are some PLL1 output frequency restrictions. The PLL1 VCO operates best in the frequency range 600 MHz - 1280 MHz. The CPU operates best in the frequency range 0 to 270 MHz (can reach 264 MHz including the PLL jitter of 100 ps).

The PLL1NMUL multiply factor must be programmed so that the VCO output clock and the CPU clock operate in their characterized frequency

range, so the following formula must be respected at all times:

600 MHz <= Freq (VCOCLK) = Freq (MXTAL) x 2 x (PLL1NMUL+2) <=

1280 MHz, and,

0 MHz  $\leftarrow$  Freq (CLK) = Freq (MXTAL) x (PLL1NMUL + 2) / (2<sup>PLL1PDIV</sup>)  $\leftarrow$  264 MHz.

For example:

PLL1PDIV = 2 = 010,

PLL1NMUL = 53 = 0x35 = 11 0101,

Freq (OSCIN) = 19.2 MHz.

Gives: Freq (VCOCLK) =  $19.2 \times (53+2) = 1056 \text{ MHz}$ ,

Freq (CLK) = Freq (VCO)  $/ 2^2 = 264.0 \text{ MHz}$ 

PLL2NMUL PLL2 N multiply factor. PLL2EN must be cleared before changing this bit-field. When PLL2 is enabled, these bits set the multiply factor of PLL2 to achieve the nominal frequencies requested by the peripherals.  $F_{PLL2} = F_{MXTAL} x (PLL2NUM +1) / 2$ 

The following values must be loaded according to the MXTAL input frequency:

0x2E: MXTAL frequency is 13.0 MHz (F<sub>PLL2</sub> = 624 MHz)

0x34: MXTAL frequency is 16.0 MHz (F<sub>PLL2</sub> = 864 MHz)

0x2B: MXTAL frequency is 19.2 MHz (F<sub>PLL2</sub> = 864 MHz)

0x22: MXTAL frequency is 24.0 MHz ( $F_{PLL2} = 864 \text{ MHz}$ )

0x16: MXTAL frequency is 26.0 MHz (F<sub>PLL2</sub> = 624 MHz)

PLL2PDIV PLL2 post-divisor factor. Sets the division factors for programmable dividers to achieve correct peripheral clock frequency according to the F<sub>PLL2</sub> value. PLL2EN must be cleared before changing this bit-field.

0: use when  $F_{PLL2}$  = 624 MHz. Peripheral clock values: 208 MHz/ 104 MHz/ 78 MHz/ 48 MHz.

1: use when  $F_{PLL2}$  = 864 MHz. Peripheral clock values: 216 MHz/ 108 MHz/ 72 MHz/ 48 MHz.

PLL1NMUL PLL1 N multiply factor. When PLL is enabled, these bits together with PLL1PDIV bits set the multiply factor between the core clock (CLK) and the oscillator clock (OSCIN).

 $Freq(CLK) = Freq(OSCIN) \times (PLL1NMUL + 2) / (2^{PLL1PDIV})$ 

PLL1PDIV PLL1 P post-divisor factor. See previous bit field description.

0 Reserved for future use. Reading returns 0. Must be written with 0.

#### SRC\_RSTSR

#### Reset status register

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22         | 21         | 20           | 19          | 18         | 17           | 16         |
|----|----|----|----|----|----|----|----|----|------------|------------|--------------|-------------|------------|--------------|------------|
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0          | 0          | 0            | 0           | 0          | 0            | 0          |
| R  | R  | R  | R  | R  | R  | R  | R  | R  | R          | R          | R            | R           | R          | R            | R          |
| 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7  | 6          | 5          | 4            | 3           | 2          | 1            | 0          |
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | REMA<br>P1 | REMA<br>P0 | SLEEP<br>RST | SOFT<br>RST | WDT<br>RST | RESER<br>VED | POR<br>RST |
| R  | R  | R  | R  | R  | R  | R  | R  | R  | R          | R          | R            | R           | R          | R            | R          |

Address: SRCBaseAddress + 0018

**Reset:** 0x0000 000X



**Description:** Writing any value causes the SoftResReq output to pulse high for a single clock cycle.

Reading gives the status of the last reset to be generated.

REMAP1 REMAP1 latched value. Reveals the value of REMAP1 (GPIO31) pin latched at power-on reset.

REMAP0 REMAP0 latched value. Reveals the value of REMAP0 (GPIO30) pin latched at power-on reset.

SLEEPRST Sleep reset status. Indicates if the last reset was generated by an exit from deep-sleep state.

0: not generated by deep-sleep state exit

1: generated by deep-sleep state exit

SOFTRST Soft reset status. Indicates if the last reset was generated by a write to the reset status register.

0: not generated by reset status register write

1: generated by reset status register write

WDTRST Watchdog reset status. Indicates if the last reset was generated by a watchdog reset.

0: not generated by watchdog reset

1: generated by watchdog reset

PORRST Power-on reset status. Indicates if the last reset was generated by a POR.

0: not generated by a POR

1: generated by a POR

0 Reserved for future use. Reading returns 0. Must be written with 0.

#### SRC\_PCKEN0

#### Peripheral clock enable register 0

| 31            | 30            | 29            | 28            | 27            | 26            | 25            | 24            | 23            | 22            | 21            | 20            | 19            | 18            | 17            | 16            |
|---------------|---------------|---------------|---------------|---------------|---------------|---------------|---------------|---------------|---------------|---------------|---------------|---------------|---------------|---------------|---------------|
| PerCk<br>En31 | PerCk<br>En30 | PerCk<br>En29 | PerCk<br>En28 | PerCk<br>En27 | PerCk<br>En26 | PerCk<br>En25 | PerCk<br>En24 | PerCk<br>En23 | PerCk<br>En22 | PerCk<br>En21 | PerCk<br>En20 | PerCk<br>En19 | PerCk<br>En18 | PerCk<br>En17 | PerCk<br>En16 |
| W             | W             | W             | W             | W             | W             | W             | W             | W             | W             | W             | W             | W             | W             | W             | W             |
| 15            | 14            | 13            | 12            | 11            | 10            | 9             | 8             | 7             | 6             | 5             | 4             | 3             | 2             | 1             | 0             |
| PerCk<br>En15 | PerCk<br>En14 | PerCk<br>En13 | PerCk<br>En12 | PerCk<br>En11 | PerCk<br>En10 | PerCk<br>En9  | PerCk<br>En8  | PerCk<br>En7  | PerCk<br>En6  | PerCk<br>En5  | PerCk<br>En4  | PerCk<br>En3  | PerCk<br>En2  | PerCk<br>En1  | PerCk<br>En0  |
| W             | W             | W             | W             | W             | W             | W             | W             | W             | W             | W             | W             | W             | W             | W             | W             |

Address: SRCBaseAddress + 0024

Reset: -

**Description:** This write-only register initiates an enable in clock generation for peripheral clocks. A

bit written as 1 sets the corresponding PERIPHCLKEN0[x] signal thus requests an

enable for the peripheral clock. See Table 3 on page 19 for clock details.

PerCkEn[0:31] Peripheral clock enable.

0: no effect

1: enable the clock of the attached peripheral

#### SRC\_PCKDIS0

#### Peripheral clock disable register 0

| 31             | 30             | 29             | 28             | 27             | 26             | 25             | 24             | 23             | 22             | 21             | 20             | 19             | 18             | 17             | 16             |
|----------------|----------------|----------------|----------------|----------------|----------------|----------------|----------------|----------------|----------------|----------------|----------------|----------------|----------------|----------------|----------------|
| PerCk<br>Dis31 | PerCk<br>Dis30 | PerCk<br>Dis29 | PerCk<br>Dis28 | PerCk<br>Dis27 | PerCk<br>Dis26 | PerCk<br>Dis25 | PerCk<br>Dis24 | PerCk<br>Dis23 | PerCk<br>Dis22 | PerCk<br>Dis21 | PerCk<br>Dis20 | PerCk<br>Dis19 | PerCk<br>Dis18 | PerCk<br>Dis17 | PerCk<br>Dis16 |
| W              | W              | W              | W              | W              | W              | W              | W              | W              | W              | W              | W              | W              | W              | W              | W              |
| 15             | 14             | 13             | 12             | 11             | 10             | 9              | 8              | 7              | 6              | 5              | 4              | 3              | 2              | 1              | 0              |
| PerCk<br>Dis15 | PerCk<br>Dis14 | PerCk<br>Dis13 | PerCk<br>Dis12 | PerCk<br>Dis11 | PerCk<br>Dis10 | PerCk<br>Dis9  | PerCk<br>Dis8  | PerCk<br>Dis7  | PerCk<br>Dis6  | PerCk<br>Dis5  | PerCk<br>Dis4  | PerCk<br>Dis3  | PerCk<br>Dis2  | PerCk<br>Dis1  | PerCk<br>Dis0  |
| W              | W              | W              | W              | W              | W              | W              | W              | W              | W              | W              | W              | W              | W              | W              | W              |

Address: SRCBaseAddress + 0028

Reset: -



**Description:** 

This write-only register initiates a disable in clock generation for peripheral clocks. A bit written as 1 clears the corresponding PERIPHCLKEN0[x] signal and thus requests a disable for the corresponding peripheral clock. See *Table 3 on page 19* for clock details.

PerCkDis Peripheral clock disable.

[0:31] 0: no effect on PERIPHCLKEN0[0:31] signal

1: disable the clock of the attached peripheral

#### SRC\_PCKENSR0

### Peripheral clock enable status register 0

| 31              | 30              | 29              | 28              | 27              | 26              | 25              | 24             | 23              | 22              | 21              | 20             | 19              | 18              | 17              | 16              |
|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|----------------|-----------------|-----------------|-----------------|----------------|-----------------|-----------------|-----------------|-----------------|
| PerCk<br>EnSt31 | PerCk<br>EnSt30 | PerCk<br>EnSt29 | PerCk<br>EnSt28 | PerCk<br>EnSt27 | PerCk<br>EnSt26 | PerCk<br>EnSt25 |                | PerCk<br>EnSt23 | PerCk<br>EnSt22 | PerCk<br>EnSt21 | PerCk<br>EnSt0 | PerCk<br>EnSt19 | PerCk<br>EnSt18 | PerCk<br>EnSt17 | PerCk<br>EnSt16 |
| R               | R               | R               | R               | R               | R               | R               | R              | R               | R               | R               | R              | R               | R               | R               | R               |
| 15              | 14              | 13              | 12              | 11              | 10              | 9               | 8              | 7               | 6               | 5               | 4              | 3               | 2               | 1               | 0               |
| PerCk<br>EnSt15 | PerCk<br>EnSt14 | PerCk<br>EnSt13 | PerCk<br>EnSt12 | PerCk<br>EnSt11 | PerCk<br>EnSt10 | PerCk<br>EnSt9  | PerCk<br>EnSt8 | PerCk<br>EnSt7  | PerCk<br>EnSt6  | PerCk<br>EnSt5  | PerCk<br>EnSt4 | PerCk<br>EnSt3  | PerCk<br>EnSt2  | PerCk<br>EnSt1  | PerCk<br>EnSt0  |
| R               | R               | R               | R               | R               | R               | R               | R              | R               | R               | R               | R              | R               | R               | R               | R               |

Address: SRCBaseAddress + 002C

**Reset:** 0xFFFF FFFF

**Description:** Verifies the writes to *SRC\_PCKEN0* and *SRC\_PCKDIS0*.

PerCkEnSt Peripheral clock enable status.

[0:31] 0: disable of clock[0:31] has been requested

1: enable of clock[0:31] has been requested

#### SRC\_PCKSR0

#### Peripheral clock status register 0

| 31          | 30          | 29          | 28          | 27          | 26          | 25          | 24          | 23          | 22          | 21          | 20          | 19          | 18          | 17          | 16          |
|-------------|-------------|-------------|-------------|-------------|-------------|-------------|-------------|-------------|-------------|-------------|-------------|-------------|-------------|-------------|-------------|
| Per<br>Ck31 | Per<br>Ck30 | Per<br>Ck29 | Per<br>Ck28 | Per<br>Ck27 | Per<br>Ck26 | Per<br>Ck25 | Per<br>Ck24 | Per<br>Ck23 | Per<br>Ck22 | Per<br>Ck21 | Per<br>Ck20 | Per<br>Ck19 | Per<br>Ck18 | Per<br>Ck17 | Per<br>Ck16 |
| R           | R           | R           | R           | R           | R           | R           | R           | R           | R           | R           | R           | R           | R           | R           | R           |
| 15          | 14          | 13          | 12          | 11          | 10          | 9           | 8           | 7           | 6           | 5           | 4           | 3           | 2           | 1           | 0           |
| Per<br>Ck15 | Per<br>Ck14 | Per<br>Ck13 | Per<br>Ck12 | Per<br>Ck11 | Per<br>Ck10 | Per<br>Ck9  | Per<br>Ck8  | Per<br>Ck7  | Per<br>Ck6  | Per<br>Ck5  | Per<br>Ck4  | Per<br>Ck3  | Per<br>Ck2  | Per<br>Ck1  | Per<br>Ck0  |
| R           | R           | R           | R           | R           | R           | R           | R           | R           | R           | R           | R           | R           | R           | R           | R           |

Address: SRCBaseAddress + 0030

**Reset:** 0xFFFF FFFF

Description: Monitors the status of the peripheral clocks. Synchronization delays mean clock

enables or disables are not immediately acted on.

PerCk[0:31] Peripheral clock status. Reflects the current value of peripheral clock enable signal.

0: clock of attached peripheral is stopped 1:clock of attached peripheral is running

ST ERICSSON

#### SRC\_PCKEN1

#### Peripheral clock enable register 1

| 31            | 30            | 29            | 28            | 27            | 26            | 25            | 24            | 23            | 22            | 21            | 20            | 19            | 18            | 17            | 16            |
|---------------|---------------|---------------|---------------|---------------|---------------|---------------|---------------|---------------|---------------|---------------|---------------|---------------|---------------|---------------|---------------|
| PerCk<br>En63 | PerCk<br>En62 | PerCk<br>En61 | PerCk<br>En60 | PerCk<br>En59 | PerCk<br>En58 | PerCk<br>En57 | PerCk<br>En56 | PerCk<br>En55 | PerCk<br>En54 | PerCk<br>En53 | PerCk<br>En52 | PerCk<br>En51 | PerCk<br>En50 | PerCk<br>En49 | PerCk<br>En48 |
| W             | W             | W             | W             | W             | W             | W             | W             | W             | W             | W             | W             | W             | W             | W             | W             |
| 15            | 14            | 13            | 12            | 11            | 10            | 9             | 8             | 7             | 6             | 5             | 4             | 3             | 2             | 1             | 0             |
| PerCk<br>En47 | PerCk<br>En46 | PerCk<br>En45 | PerCk<br>En44 | PerCk<br>En43 | PerCk<br>En42 | PerCk<br>En41 | PerCk<br>En40 | PerCk<br>En39 | PerCk<br>En38 | PerCk<br>En37 | PerCk<br>En36 | PerCk<br>En35 | PerCk<br>En34 | PerCk<br>En33 | PerCk<br>En32 |
| W             | W             | W             | W             | W             | W             | W             | W             | W             | W             | W             | W             | W             | W             | W             | W             |

Address: SRCBaseAddress + 0034

Reset: -

**Description:** This write-only register initiates an enable in clock generation for the clock of the

attached peripheral by setting the corresponding PERIPHCLKEN1[x] signal. See

Table 3 on page 19 for clock details.

PerCkEn Peripheral clock enable.

[32:63] 0: no effect on PERIPHCLKEN1[32:63] signal 1: enable the clock of the peripheral

#### SRC\_PCKDIS1

#### Peripheral clock disable register 1

| 31             | 30             | 29             | 28             | 27             | 26             | 25             | 24             | 23             | 22             | 21             | 20             | 19             | 18             | 17             | 16             |
|----------------|----------------|----------------|----------------|----------------|----------------|----------------|----------------|----------------|----------------|----------------|----------------|----------------|----------------|----------------|----------------|
| PerCk<br>Dis63 | PerCk<br>Dis62 | PerCk<br>Dis61 | PerCk<br>Dis60 | PerCk<br>Dis59 | PerCk<br>Dis58 | PerCk<br>Dis57 | PerCk<br>Dis56 | PerCk<br>Dis55 | PerCk<br>Dis54 | PerCk<br>Dis53 | PerCk<br>Dis52 | PerCk<br>Dis51 | PerCk<br>Dis50 | PerCk<br>Dis49 | PerCk<br>Dis48 |
| W              | W              | W              | W              | W              | W              | W              | W              | W              | W              | W              | W              | W              | W              | W              | W              |
| 15             | 14             | 13             | 12             | 11             | 10             | 9              | 8              | 7              | 6              | 5              | 4              | 3              | 2              | 1              | 0              |
| PerCk<br>Dis47 | PerCk<br>Dis46 | PerCk<br>Dis45 | PerCk<br>Dis44 | PerCk<br>Dis43 | PerCk<br>Dis42 | PerCk<br>Dis41 | PerCk<br>Dis40 | PerCk<br>Dis39 | PerCk<br>Dis38 | PerCk<br>Dis37 | PerCk<br>Dis36 | PerCk<br>Dis35 | PerCk<br>Dis34 | PerCk<br>Dis33 | PerCk<br>Dis32 |
| W              | W              | W              | W              | W              | W              | W              | W              | W              | W              | W              | W              | W              | W              | W              | W              |

Address: SRCBaseAddress + 0038

Reset: -

**Description:** This write-only register disables the clock of an attached peripheral by clearing the

corresponding PERIPHCLKEN1[x] signal. See *Table 3 on page 19* for clock details.

PerCkDis Peripheral clock disable.

[32:63] 0: no effect on PERIPHCLKEN1[32:63] signal 1: disable the clock[32:63] of the peripheral



#### SRC\_PCKENSR1

#### Peripheral clock enable status register 1

| 31              | 30              | 29              | 28              | 27              | 26              | 25              | 24 | 23              | 22              | 21              | 20              | 19              | 18              | 17              | 16              |
|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|----|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|
| PerCk<br>EnSt63 | PerCk<br>EnSt62 | PerCk<br>EnSt61 | PerCk<br>EnSt60 | PerCk<br>EnSt59 | PerCk<br>EnSt58 | PerCk<br>EnSt57 |    | PerCk<br>EnSt55 | PerCk<br>EnSt54 | PerCk<br>EnSt53 | PerCk<br>EnSt52 | PerCk<br>EnSt51 | PerCk<br>EnSt50 | PerCk<br>EnSt49 | PerCk<br>EnSt48 |
| R               | R               | R               | R               | R               | R               | R               | R  | R               | R               | R               | R               | R               | R               | R               | R               |
| 15              | 14              | 13              | 12              | 11              | 10              | 9               | 8  | 7               | 6               | 5               | 4               | 3               | 2               | 1               | 0               |
| PerCk<br>EnSt47 | PerCk<br>EnSt46 | PerCk<br>EnSt45 | PerCk<br>EnSt44 | PerCk<br>EnSt43 | PerCk<br>EnSt42 | PerCk<br>EnSt41 |    | PerCk<br>EnSt39 |                 | PerCk<br>EnSt37 | PerCk<br>EnSt36 | PerCk<br>EnSt35 | PerCk<br>EnSt34 | PerCk<br>EnSt33 | PerCk<br>EnSt32 |
| R               | R               | R               | R               | R               | R               | R               | R  | R               | R               | R               | R               | R               | R               | R               | R               |

Address: SRCBaseAddress + 003C

Reset: 0xFFFF FFFF

**Description:** Verifies writes to registers *SRC\_PCKEN1* and *SRC\_PCKDIS1*.

PerCkEnSt Peripheral clock enable status register.

[32:63] 0: clock disable has been requested 1: clock enable has been requested

#### SRC PCKSR1

#### Peripheral clock status register 1

| 31          | 30          | 29          | 28          | 27          | 26          | 25          | 24          | 23          | 22          | 21          | 20          | 19          | 18          | 17          | 16          |
|-------------|-------------|-------------|-------------|-------------|-------------|-------------|-------------|-------------|-------------|-------------|-------------|-------------|-------------|-------------|-------------|
| Per<br>Ck63 | Per<br>Ck62 | Per<br>Ck61 | Per<br>Ck60 | Per<br>Ck59 | Per<br>Ck58 | Per<br>Ck57 | Per<br>Ck56 | Per<br>Ck55 | Per<br>Ck54 | Per<br>Ck53 | Per<br>Ck52 | Per<br>Ck51 | Per<br>Ck50 | Per<br>Ck49 | Per<br>Ck48 |
| R           | R           | R           | R           | R           | R           | R           | R           | R           | R           | R           | R           | R           | R           | R           | R           |
| 15          | 14          | 13          | 12          | 11          | 10          | 9           | 8           | 7           | 6           | 5           | 4           | 3           | 2           | 1           | 0           |
| Per<br>Ck47 | Per<br>Ck46 | Per<br>Ck45 | Per<br>Ck44 | Per<br>Ck43 | Per<br>Ck42 | Per<br>Ck41 | Per<br>Ck40 | Per<br>Ck39 | Per<br>Ck38 | Per<br>Ck37 | Per<br>Ck36 | Per<br>Ck35 | Per<br>Ck34 | Per<br>Ck33 | Per<br>Ck32 |
| R           | R           | R           | R           | R           | R           | R           | R           | R           | R           | R           | R           | R           | R           | R           | R           |

Address: SRCBaseAddress + 0040

**Reset:** 0xFFFF FFFF

**Description:** Monitors the status of the peripheral clocks. Synchronization delays mean clock

enables or disables are not immediately acted on.

PerCk[32:63] Peripheral clock status reflects the current value of the PERIPHCLKEN1[32:63] signal.

0: clock of attached peripheral is stopped

1: clock of attached peripheral is running

Table 3. PCKEN0/1 assignation

| Bit | PCKEN0                         | PCKEN1                        |
|-----|--------------------------------|-------------------------------|
| 26  | HCLK3D: 3D Graphics AMBA clock | 3DCLK: 3D Graphics core clock |
| 25  | PCLKHSEM: HSEM AMBA clock      | Reserved                      |
| 24  | PCLKSKE: SKE AMBA clock        | SKECLK: SKE kernel clock      |
| 23  | Reserved                       | Reserved                      |
| 22  | PCLKOWM: OWM AMBA clock        | OWMCLK: OWM kernel clock      |
| 21  | PCLKMSP2: MSP2 AMBA clock      | MSPCLK2: MSP2 kernel clock    |
| 20  | PCLKMSP1: MSP1 AMBA clock      | MSPCLK1: MSP1 kernel clock    |



Table 3. PCKEN0/1 assignation

| Bit | PCKEN0                                       | PCKEN1                                              |
|-----|----------------------------------------------|-----------------------------------------------------|
| 19  | PCLKUART2: UART2 AMBA clock                  | UART2CLK: UART2 kernel clock                        |
| 18  | RESERVED                                     | RESERVED                                            |
| 17  | RESERVED                                     | RESERVED                                            |
| 16  | RESERVED                                     | IPBMCCLK: BMC clock for VPIP                        |
| 15  | RESERVED                                     | IPI2CCLK: VPIP I2C kernel clock                     |
| 14  | HCLKDIF: Display interface AMBA clock        | DIFCLK: Display interface kernel clock              |
| 13  | HCLKUSB: USB AMBA clock                      | USBCLK: USB kernel clock<br>(48MHz, not ULPI clock) |
| 12  | PCLKMSP0: MSP0 AMBA clock                    | MSPCLK0: MSP0 kernel clock                          |
| 11  | PCLKUART1: UART1 AMBA clock                  | UART1CLK: UART1 kernel clock                        |
| 10  | PCLKI2C1: I2C1 AMBA clock                    | I2C1CLK: I2C1 kernel clock                          |
| 9   | PCLKI2C0: I2C0 AMBA clock                    | I2C0CLK: I2C0 kernel clock                          |
| 8   | PCLKSDI: SD/MM card interface AMBA clock     | SDICLK: SD/MM card interface kernel clock           |
| 7   | PCLKUART0: UART0 AMBA clock                  | UART0CLK: UART0 kernel clock                        |
| 6   | PCLKSSP: SSP AMBA clock                      | SSPICLK: SSP kernel clock                           |
| 5   | PCLKIRDA: IRDA AMBA clock                    | IRDACLK: FIRDA kernel clock                         |
| 4   | HCLKCLCD: LCD controller AMBA clock          | CLCDCLK: LCD controller kernel clock                |
| 3   | HCLKDMA1: DMA1 AMBA clock                    | Reserved                                            |
| 2   | HCLKSDRAM: SDRAM controller AMBA clock       | Reserved                                            |
| 1   | HCLKSMC: Static memory controller AMBA clock | Reserved                                            |
| 0   | HCLKDMA0: DMA0 AMBA clock                    | Reserved                                            |

# SRC\_CLKOCR

# **Clock output configuration register**

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24    | 23      | 22 | 21 | 20 | 19   | 18    | 17 | 16 |
|----|----|----|----|----|----|----|-------|---------|----|----|----|------|-------|----|----|
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | (     | CLKOSEL | 1  |    |    | CLKC | DDIV1 |    |    |
| R  | R  | R  | R  | R  | R  | R  | RW RW |         |    |    |    |      | W     |    |    |
| 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8 7 6 |         |    |    | 4  | 3    | 2     | 1  | 0  |
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | (     | CLKOSEL | 0  |    |    | CLKC | DDIV0 |    |    |
| R  | R  | R  | R  | R  | R  | R  |       | RW      |    |    |    | R    | W     |    | ,  |

Address: SRCBaseAddress + 0044

**Reset:** 0x0000 0000



#### **Description:**

There are two programmable clock output signals delivered by the system and reset controller, CLKOUT0 and CLKOUT1. Each can be individually programmed to deliver a sub-multiple of one of the following clocks:

PLL1 output clock for CLKOUT0, MXTALI clock for CLKOUT1,

PLL2 CLK216 clock output (216 MHz: MXTALI = 19.2 MHz, 208 MHz:XTALI = 13 MHz),

PLL2 CLK108 clock output (108 MHz: MXTALI = 19.2MHz, 104 MHz:XTALI = 13MHz).

PLL2 CLK72 clock output (72 MHz: MXTALI = 19.2 MHz, 78 MHz:XTALI = 13 MHz),

PLL2 CLK48 (48 MHz) clock output,

PLL2 CLK27 (27 MHz) clock output,

PLL2 CLK2 (2.4 MHz) clock output,

PLL2 CLK009 (90.056 kHz) clock output.

This general-purpose 32-bit register directly controls the PLL frequency generated.

CLKOSEL1 Off-chip clock CLKOUT1 selection. When the alternate function of GPIO55 is enabled, the pin delivers the CLKOUT1 signal, derived from one of the MXTAL or PLL2 output frequencies, divided by a programmable factor. CLKOSEL selects which PLL output is used.

```
000: MXTALI frequency divided by (CLKODIV1+1
                                                001: PLL2 CLK216 output freq. / (CLKODIV1+1)
010: PLL2 CLK108 output freq. / (CLKODIV1 + 1)
                                                011: PLL2 CLK72 output freq. / (CLKODIV1 + 1)
100: PLL2 CLK48 output freq. / (CLKODIV1 + 1)
                                                101: PLL2 CLK27 output freq. / (CLKODIV1 + 1)
110: PLL2 CLK2 output freq. / (CLKODIV1 + 1)
                                                111: PLL2 CLK009 output freq. / (CLKODIV1 + 1)
```

CLKODIV1 Off-chip clock CLKOUT1 frequency divisor. When the alternate function of GPIO55 is enabled, the pin delivers the CLKOUT1 signal, derived from one of the MXTAL or PLL2 output frequencies, divided by this programmable factor CLKODIV.

```
00000: MXTAL/PLL2 frequency divided by 1
                                             00001: MXTAL/PLL2 frequency divided by 2
00010: MXTAL/PLL2 freq. divided by 3, through 11111: MXTAL/PLL2 frequency divided by 32
```

CLKOSEL0 Off-chip clock CLKOUT0 selection. When the alternate function of GPIO25 is enabled, the pin delivers the CLKOUT0 signal, derived from one of the PLL1 or PLL2 output frequencies, divided by a programmable factor. CLKOSEL0 selects which PLL output is used.

```
000: PLL1 output freq. / (CLKODIV0 + 1)
                                                 001: PLL2 CLK216 output freq. / (CLKODIV1 + 1)
010: PLL2 CLK108 output freq. / (CLKODIV1 + 1)
                                                 011: PLL2 CLK72 output freq. / (CLKODIV1 + 1)
100: PLL2 CLK48 output freq. / (CLKODIV1 + 1)
                                                 101: PLL2 CLK27 output freq. / (CLKODIV1 + 1)
110: PLL2 CLK2 output freq. / (CLKODIV1 + 1)
                                                 111: PLL2 CLK009 output freq. / (CLKODIV1 + 1)
```

CLKODIVO Off-chip clock CLKOUT0 frequency divisor. When the alternate function of GPIO25 is enabled, the pin delivers the CLKOUT0 signal, derived from one of the PLL1 or PLL2 output frequencies, divided by this programmable factor CLKODIVO.

```
00000: selected PLL frequency divided by 1
                                                00001: selected PLL frequency divided by 2
                                                11111: selected PLL frequency divided by 32
00010: selected PLL frequency divided by 3
```

0 Reserved for future use. Reading returns 0. Must be written with 0.



#### SRCPeriphID0

# SRC peripheral identification register 0

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23           | 22 | 21 | 20     | 19    | 18 | 17 | 16 |  |
|----|----|----|----|----|----|----|----|--------------|----|----|--------|-------|----|----|----|--|
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0            | 0  | 0  | 0      | 0     | 0  | 0  | 0  |  |
| R  | R  | R  | R  | R  | R  | R  | R  | R            | R  | R  | R      | R     | R  | R  | R  |  |
|    |    |    |    |    |    | _  | _  | _            | _  |    |        | _     | _  |    |    |  |
| 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7            | 6  | 5  | 4      | 3     | 2  | 1  | 0  |  |
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |              |    |    | PartNu | mber0 |    |    |    |  |
| R  | R  | R  | R  | R  | R  | R  | R  | -  <br>R - R |    |    |        |       |    |    |    |  |

Address: SRCBaseAddress + 0FE0

**Reset:** 0x0000 0003

**Description:** PartNumber0 reads back as 0x03.

### SRCPeriphID1

# SRC peripheral identification register 1

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18     | 17     | 16 |
|----|----|----|----|----|----|----|----|----|----|----|----|----|--------|--------|----|
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0      | 0      | 0  |
| R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R      | R      | R  |
|    |    |    |    |    |    |    |    |    |    |    |    |    |        |        |    |
| 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7  | 6  | 5  | 4  | 3  | 2      | 1      | 0  |
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |    |    |    |    |    | PartNu | ımber1 |    |
| R  | R  | R  | R  | R  | R  | R  | R  | R  |    |    |    |    | F      | 3      |    |

Address: SRCBaseAddress + 0FE4

**Reset:** 0x0000 0018

**Description:** Designer0 reads back as 0x1. PartNumber1 reads back as 0x8.

#### SRCPeriphID2

### SRC peripheral identification register 2

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18    | 17    | 16 |
|----|----|----|----|----|----|----|----|----|----|----|----|----|-------|-------|----|
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0     | 0     | 0  |
| R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R     | R     | R  |
|    |    |    |    |    |    |    |    |    |    |    |    |    |       |       |    |
| 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7  | 6  | 5  | 4  | 3  | 2     | 1     | 0  |
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |    |    |    |    |    | Desig | gner1 |    |
| R  | R  | R  | R  | R  | R  | R  | R  |    | F  | 3  |    |    | F     | 3     |    |

Address: SRCBaseAddress + 0FE8

**Reset:** 0x0000 0004

**Description:** Revision reads back as 0x0. Designer1 reads back as 0x4.



#### SRCPeriphID3

# SRC peripheral identification register 3

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20      | 19      | 18 | 17 | 16 |  |  |
|----|----|----|----|----|----|----|----|----|----|----|---------|---------|----|----|----|--|--|
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0       | 0       | 0  | 0  | 0  |  |  |
| R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R       | R       | R  | R  | R  |  |  |
|    |    |    |    |    |    |    |    |    |    |    |         |         |    |    |    |  |  |
| 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7  | 6  | 5  | 4       | 3       | 2  | 1  | 0  |  |  |
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |    |    |    | Configu | uration |    |    |    |  |  |
| R  | R  | R  | R  | R  | R  | R  | R  |    |    |    |         |         |    |    |    |  |  |

Address: SRCBaseAddress + 0FEC

**Reset:** 0x0000 0000

**Description:** Configuration reads back as 0x00.

#### **SRCPCellID0**

### **SRC PCell identification registers 0**

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23          | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
|----|----|----|----|----|----|----|----|-------------|----|----|----|----|----|----|----|
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0           | 0  | 0  | 0  | 0  | 0  | 0  | 0  |
| R  | R  | R  | R  | R  | R  | R  | R  | R           | R  | R  | R  | R  | R  | R  | R  |
|    |    |    |    |    |    |    |    |             |    |    |    |    |    |    |    |
| 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7           | 6  | 5  | 4  | 3  | 2  | 1  | 0  |
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | SRCPCellID0 |    |    |    |    |    |    |    |
| R  | R  | R  | R  | R  | R  | R  | R  |             |    |    | В  | )  |    |    | ,  |

Address: SRCBaseAddress + 0FF0

**Reset:** 0x0000 000D

**Description:** SRCPCellID0 reads back as 0x0D.

#### SRCPCellID1

# **SRC PCell identification register 1**

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |
| R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  |
|    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
| 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7  | 6  | 5  | 4  | 3  | 2  | 1  | 0  |
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |    |    |    |    |    |    |    |    |
| R  | R  | R  | R  | R  | R  | R  | R  |    |    |    | F  | }  |    |    |    |

Address: SRCBaseAddress + 0FF4

**Reset:** 0x0000 00F0

**Description:** SRCPCellID1 reads back as 0xF0.



#### SRCPCellID2

# **SRC PCell identification register 2**

| 31 | 30  | 29 | 28 | 27  | 26 | 25 | 24 | 23 | 22 | 21 | 20   | 19      | 18 | 17  | 16 |
|----|-----|----|----|-----|----|----|----|----|----|----|------|---------|----|-----|----|
| 0  | 0   | 0  | 0  | 0   | 0  | 0  | 0  | 0  | 0  | 0  | 0    | 0       | 0  | 0   | 0  |
| R  | R   | R  | R  | R   | R  | R  | R  | R  | R  | R  | R    | R       | R  | R   | R  |
| 45 | 4.4 | 40 | 10 | 4.4 | 10 | 0  | 0  | 7  | •  | -  | 4    | 0       | 0  |     | 0  |
| 15 | 14  | 13 | 12 | 11  | 10 | 9  | 8  | /  | 6  | 5  | 4    | 3       | 2  | ı ı | 0  |
| 0  | 0   | 0  | 0  | 0   | 0  | 0  | 0  |    |    |    | SRCP | CellID2 |    |     |    |
| R  | R   | R  | R  | R   | R  | R  | R  |    |    |    | F    | 3       |    |     |    |

Address: SRCBaseAddress + 0FF8

**Reset:** 0x0000 0005

**Description:** SRCPCellID2 reads back as 0x05.

#### SRCPCellID3

# **SRC PCell identification register 3**

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20    | 19      | 18 | 17 | 16       |
|----|----|----|----|----|----|----|----|----|----|----|-------|---------|----|----|----------|
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0     | 0       | 0  | 0  | 0        |
| R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R     | R       | R  | R  | R        |
|    |    |    |    |    |    |    |    |    |    |    |       |         |    |    |          |
| 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7  | 6  | 5  | 4     | 3       | 2  | 1  | 0        |
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |    |    |    | SRCPC | CellID3 |    |    |          |
| R  | R  | R  | R  | R  | R  | R  | R  |    |    |    | R     | ł       |    |    | <u>.</u> |

Address: SRCBaseAddress + 0FFC

**Reset:** 0x0000 00B1

**Description:** SRCPCellID3 reads back as 0xB1.



# 3 Power management unit (PMU)

# 3.1 PMU register addressing

Register addresses are provided as the PMU base address, PMUBaseAddress, plus the register offset.

The PMUBaseAddress is 0x101E 9000.

# 3.2 PMU register summary

The device communicates with the system via 32-bit wide control registers accessible via the AMBA rev. 2.0 peripheral bus (APB).

Table 4. PMU register list

| Offset | Register     | Description                                             | Page      |
|--------|--------------|---------------------------------------------------------|-----------|
| 0x000  | PMU_CTRL     | PMU control register                                    | 26        |
| 0x004  | PMU_STA      | PMU status register                                     | 27        |
| 0x008  | PMU_CTRL2    | PMU control register 2                                  | 28        |
| 0x00C  | PMU_STA2     | PMU status register 2                                   | 29        |
| 0x010  | PMU_SPR0     | PMU scratch pad register 0                              | 30        |
| 0x028  | PMU_RIS      | PMU raw interrupt status register                       | 30        |
| 0x02C  | PMU_ICR      | PMU interrupt clear register                            | 30        |
| 0xFE0  | PMUPeriphID0 | PMU peripheral identification register 0 (bits [7:0])   | 31        |
| 0xFE4  | PMUPeriphID1 | PMU peripheral identification register 1 (bits [15:8])  | 31        |
| 0xFE8  | PMUPeriphID2 | PMU peripheral identification register 2 (bits [23:16]) | 31        |
| 0xFEC  | PMUPeriphID3 | PMU peripheral identification register 3 (bits [31:24]) | <i>32</i> |
| 0xFF0  | PMUPCellID0  | PMU PCell identification register 0 (bits [7:0])        | 32        |
| 0xFF4  | PMUPCellID1  | PMU PCell identification register 1 (bits [15:8])       | 32        |
| 0xFF8  | PMUPCellID2  | PMU PCell identification register 2 (bits [23:16])      | 33        |
| 0xFFC  | PMUPCellID3  | PMU PCell identification register 3 (bits [31:24])      | 33        |



## 3.3 PMU register descriptions

#### PMU CTRL

#### **PMU** control register

| 31  | 30 | 29 | 28           | 27           | 26          | 25           | 24  | 23   | 22             | 21           | 20          | 19          | 18          | 17           | 16           |
|-----|----|----|--------------|--------------|-------------|--------------|-----|------|----------------|--------------|-------------|-------------|-------------|--------------|--------------|
| SMC | 0  | 0  | EXTBR<br>KEN | RESER<br>VED | LCDn<br>DIF | SDMC<br>PDEN | SDM | CSTR | DIFCLC<br>DHiZ | RESER<br>VED | 0           | XTIEN       | IRPDB<br>G  | 0            | 0            |
| RW  | R  | R  | RW           | RW           | RW          | RW           | R   | W    | RW             | R            | R           | RW          | RW          | R            | R            |
|     |    |    |              |              |             |              |     |      |                |              |             |             |             |              |              |
| 15  | 14 | 13 | 12           | 11           | 10          | 9            | 8   | 7    | 6              | 5            | 4           | 3           | 2           | 1            | 0            |
| 0   | 0  | 0  | 0            | 0            | 0           | 0            | 0   | 0    | 0              | TVOEN        | DEEP<br>DIS | SDMC<br>HLD | IO<br>FORCE | VDDO<br>KMOD | BATOK<br>MOD |
| R   | R  | R  | R            | R            | R           | R            | R   | R    | R              | RW           | RW          | RWH         | RWH         | RW           | RW           |

Address: PMU base address + 0x0000

**Reset:** 0x0000 0000

**Description:** Controls the power manager.

FSMCPDEN FSMC pull-down enable on data bus (SMADQ[15:0]).

0: disable 1: enable

DSPDBGI2C Smart audio and video accelerator DSP I2C debug port enable.

0: SAA and SVA debug port is JTAG-based (common for the two DSPs): when GPIO27 is latched low at PORnot, GPIO37 = HTCK, GPIO36 = HTMS, GPIO35 = HTDO, GPIO34 = HTDI. When the DBGCFG pin (GPIO27) is latched high at PORnot, they are JTAG port pins.

1: SAA and SVA debug ports are I2C based (one port per DSP): GPIO37 = HASCL, GPIO36 = HASDA, GPIO35 = HVSCL, GPIO34 = HVSDA.

EXTBRKEN External debugger break (BRKIN/BRKOUT pins) enable.

0: disabled: GPIO[39:38] are user-defined (GPIO or alt function, depending on GPIO register settings).

1: enabled: GPIO39 = BRKOUT, GPIO38 = BRKIN. BRKOUT is a logical OR of the ARM ICE DBGACK signal, video accelerator HVBRKO and audio accelerator. BRKIN is an external condition that can be used to force the ARM, video accelerator and audio accelerator to enter debug state.

1: master display interface (MDIF) is selected

LCDnDIF LCD/display interface selection. During power-on reset, this takes the value of LCDnDIF. After reset, the default display selection can be changed by programming this bit.

SDMCPDEN SDMC pull-down enable on data bus (SDRDQ[15:0]).

0: disable 1: enable

 ${\tt SDMCSTR}~{\tt SDMC}~{\tt I/O}~{\tt strength}.~{\tt Programs}~{\tt the}~{\tt output}~{\tt impedance}~{\tt of}~{\tt the}~{\tt SDMC}~{\tt IOs};~{\tt SDMC}~{\tt IO}~{\tt output}~{\tt impedance}~{\tt of}~{\tt the}~{\tt SDMC}~{\tt IOs};~{\tt SDMC}~{\tt IO}~{\tt output}~{\tt impedance}~{\tt of}~{\tt output}~{\tt impedance}~{\tt of}~{\tt output}~{\tt impedance}~{\tt of}~{\tt output}~{\tt impedance}~{\tt impedance}~{\tt output}~{\tt impedance}~{\tt impedance}~{\tt impedance}~{\tt output}~{\tt impedance}~{\tt imped$ 

is:

DIFCLCDHiZ DIF/CLCD I/O high impedance enable.

0: LCD is selected

0: outputs enabled (default after reset).

1: outputs (and bi-dir) are forced to high impedance. This allows an external bus master to get ownership of the smart panel or CLCD panel bus in place of the STn8815.

TVOEN TVO enable. Directly enables the TVO outputs on the FSMC I/Os.

0: TVO to FSMC IOs disabled (default after reset) 1: TVO to FSMC IOs enabled.

DEEPDIS Deep-sleep mode disable. Disables deep-sleep mode.

0: automatic transition from sleep to deep-sleep mode, switching off VDD1 intra-chip domain supply.

1: no transition from sleep to deep-sleep mode. The whole chip remains supplied with power.

SDMCHLD SDRAM controller hold in self-refresh. Set to 1 by hardware when the system enters sleep or deepsleep mode. Writing 1 releases the SDRAM forced state during sleep mode. Writing 0 has no effect.

0: SDCSnot[1:0] and SDCKEN[3:0] are controlled by the SDRAM controller, SDRAMs are no longer in self-refresh mode.

1: SDCSnot[1:0] and SDCKEN[3:0] are inactive and SDRAMs are in self-refresh mode.

IOFORCE I/Os forced during sleep mode. Set to 1 by hardware when the system enters sleep or deep-sleep mode. Must be written by software with 1 to release the I/Os' forced state during sleep mode. Writing 0 has no effect. FSMC I/Os are released immediately after a wake-up from deep-sleep is detected, thus allowing the CPU to restart execution from the external Flash memory before clearing this bit.

VDDOKMOD VDDOK pin mode. Selects the operating mode of the VDDOK pin on a high-to-low transition.

0: interrupt mode: VDDOK falling edge triggers an interrupt to ask the CPU to enter sleep mode through software.

1: automatic mode: VDDOK falling edge triggers a hardware process that forces the device into sleep mode and the SDRAM into self-refresh mode.

In automatic sleep mode entry, the CPU data cache content is not written back to the external memory, nor the SDRAM write buffers, so data may be lost when this automatic sleep entry mode is selected.

BATOKMOD BATOK pin mode. Selects the operating mode of the BATOK pin on a high-to-low transition.

0: interrupt mode: BATOK falling edge triggers an interrupt to ask the CPU to enter sleep or deepsleep mode through software.

1: automatic mode: BATOK falling edge triggers a hardware process that forces the device into sleep or deep-sleep mode and the SDRAM into self-refresh mode.

In automatic sleep mode entry, the CPU data cache content is not written back to the external memory, nor the SDRAM write buffers, so data may be lost when this automatic sleep entry mode is selected.

0 Reserved for future use. Reading returns 0. Must be written with 0.

#### **PMU STA**

#### PMU status register

| 31            | 30           | 29           | 28       | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18          | 17         | 16         |
|---------------|--------------|--------------|----------|----|----|----|----|----|----|----|----|----|-------------|------------|------------|
|               |              | NA           | ASRC[6:0 | 0] |    |    | 0  | 0  | 0  | 0  | 0  | 0  | 0           | 0          | 0          |
|               |              |              | R        |    |    |    | R  | R  | R  | R  | R  | R  | R           | R          | R          |
|               |              |              |          |    |    |    |    |    |    |    |    |    |             |            |            |
| 15            | 14           | 13           | 12       | 11 | 10 | 9  | 8  | 7  | 6  | 5  | 4  | 3  | 2           | 1          | 0          |
| SOFT<br>SLEEP | VDD<br>SLEEP | BAT<br>SLEEP | 0        | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | GPWK<br>STA | VDD<br>STA | BAT<br>STA |
| RH            | RH           | RH           | R        | R  | R  | R  | R  | R  | R  | R  | R  | R  | RH          | R          | R          |

Address: PMU base address + 0x0004

Reset: 0xX000 X00X



**Description:** Provides status appropriate to power management.

NASRC[6:0] PVT code. Binary encoded value of process voltage temperature internally delivered by the

compensation cell for the I/O active slew rate control.

SOFTSLEEP Software sleep status. Indicates if the chip is placed in sleep mode by software.

0: not in sleep mode 1: in sleep mode

VDDSLEEP VDD failure sleep status. A VDDOK input pin fall causes the chip to enter sleep mode. This status bit

is not updated when the chip is in sleep mode.

0: no VDDOK fall since sleep mode last exited 1: VDDOK fall caused chip to enter sleep mode

BATSLEEP Battery fault sleep status.

0: no BATOK fall since last exit of sleep mode 1: BATOK

1: BATOK fall caused chip to enter sleep mode

GPWKSTA Wake-up from GPIO status. Indicates if the last wake-up event was triggered by an enabled GPIO, or from a reset or an RTC wake-up event. This bit is cleared by hardware when read and when an entry into sleep mode is requested.

0: triggered by reset or RTC wake-up event 1: triggered by an enabled GPIO

VDDSTA VDDOK status. Reflects the level on the VDDOK pin.

0: low 1: high

BATSTA BATOK status. Reflects the level on the BATOK pin.

0: low 1: high

0 Reserved for future use. Reading returns 0. Must be written with 0.

#### PMU CTRL2

#### PMU control register 2

| 31          | 30          | 29                  | 28                  | 27          | 26          | 25          | 24 | 23          | 22         | 21         | 20         | 19         | 18           | 17         | 16         |
|-------------|-------------|---------------------|---------------------|-------------|-------------|-------------|----|-------------|------------|------------|------------|------------|--------------|------------|------------|
| COMP<br>FRZ | COMP<br>TYP | DRAM<br>COMP<br>FRZ | DRAM<br>COMP<br>TYP | BYP<br>DIV2 | BYP<br>DIV1 | BYP<br>PLL2 | 0  | 0           | 0          | IOLVL<br>F | IOLVL<br>E | IOLVL<br>D | IOLVL<br>C   | IOLVL<br>B | IOLVL<br>A |
| RW          | RW          | RW                  | RW                  | RW          | RW          | RW          | R  | R           | R          | RW         | RW         | RW         | RW           | RW         | RW         |
| 15          | 14          | 13                  | 12                  | 11          | 10          | 9           | 8  | 7           | 6          | 5          | 4          | 3          | 2            | 1          | 0          |
|             |             |                     | WKUP_               | TEMPO       |             |             |    | TEMP<br>OEN | MSP0<br>WR | U2MSP<br>1 | TCKDI<br>R | TFSDI<br>R | MSP<br>BYPEN | 0          | 0          |
|             |             |                     | R                   | W           |             |             |    | RW          | RW         | RW         | RW         | RWH        | RW           | R          | R          |

Address: PMU base address + 0x0008

**Reset:** 0x0000 0000

**Description:** Controls the power manager.

COMPFRZ Compensation freeze. Freezes the compensation code value, regardless of the state of the compensation process. To ensure it freezes after the compensation process terminates, software must wait for <a href="mailto:PMU\_STA2.COMPOK">PMU\_STA2.COMPOK</a> to be high.

0: not frozen, self-updating (default)

1: frozen to its current code value

COMPTYP Compensation typical (not implemented). Forces the compensation code value to its typical value 0001111, regardless of the state of the compensation process.

0: compensation code self-updating (default)

1: compensation code forced to its typical value

DRAMCOMP DRAM I/Os compensation freeze. Freezes the compensation code value, regardless of the state of FRZ the compensation process. To ensure it freezes after the compensation process terminates, software must wait for <a href="https://pmu\_sta2.com/POK">PMU\_STA2.com/POK</a> to be high.

0: not frozen, self-updating (default)

1: frozen to its current code value



DRAMCOMP DRAM I/Os compensation typical. Forces the compensation code value to its typical value 0001111, TYP regardless of the state of the compensation process.

0: compensation code self-updating (default) 1: compensation code forced to its typical value

BYPDIV1 Bypass DIV1. Enables bypassing of the 8/12 divisor, making the 72-78 MHz peripheral clock equal to the divider input. This bit must only be used in conjunction with BYPPLL2, as the logic is not designed to run at a higher speed than 72-78 MHz.

0: disabled, 72-78 MHz clock is 72-78 MHz 1: enabled

BYPDIV2 Bypass DIV2. Enables bypassing of the 18/13 divisor, making the 48 MHz peripheral clock equal to the divider input. This bit must only be used in conjunction with BYPPLL2, as the logic is not designed to run at a higher speed than 48 MHz.

0: disabled, 48 MHz clock is 48 MHz 1: enabled

BYPPLL2 Bypass PLL2. Enables bypassing of PLL2, so that all clocks derived from PLL2 output are derived from MXCLK (typically 19.2 MHz).

0: disabled, clocks derived from PLL2 (default). 1: enabled, clocks are derived from MXCLK.

IOLVL I/O power level, domain F - A. Controls the I/O power level for domains A to F.

F-A 0: I/O power supply is 1.8 V (default)

1: I/O power supply is 2.5 V

TFSDIR TFS direction. Defines frame sync signal direction when in MSP bypass mode and MSPBYPEN = 1.

0: MSPTFS1 is an input, MSPTFS2 an output, signal is routed from MSPTFS1 to MSPTFS2.

1: MSPTFS2 is an input, MSPTFS1 an output, signal is routed from MSPTFS2 to MSPTFS1.

MSP0WR MSP0 signal wiring. Defines MSP0 module connection to the signals from the pins.

0: all MSP0 signals are available on pins (default).

1: MSP0 connected as MSP2 (MSPTFS\_in connected to MSPRFS\_in, MSPTCK\_in to MSPRCK\_in.

U2MSP1 UART2 or MSP1 muxing. The default value (0) keeps full pinout compatibility with STn8810.

0: UART2 is mapped on GPIO[36:39] alt A pins 1: MSP1 is mapped on GPIO[36:39] alt A pins

TCKDIR TCK direction. Defines the clock signal direction when in MSP bypass mode and MSPBYPEN = 1.

0: MSPTCK1 is an input and MSPTCK2 an output, signal is routed from MSPTCK1 to MSPTCK2.

1: MSPTCK2 is an input and MSPTCK1 an output, signal is routed from MSPTCK2 to MSPTCK1.

MSPBYPEN MSP bypass enable. Enables MSP1 I/O to MSP2 I/O redirection (bypass mode) in deep-sleep mode.

0: MSP1 to MSP2 I/O bypass mode disabled (default)1: MSP1 to MSP2 I/O bypass mode enabled

WKUP\_Wake-up tempo. Gives number of 32 kHz clock cycles to wait before closing switches after PWREN is TEMPO sent to power management companion chip. Useful if the chip used does not provide VDDOK signal.

x00: tempo is equal to one 32 kHz cycle (31 us), x01: tempo is equal to 2  $^{\star}$  32 kHz cycles (62 us),

xXX: tempo is equal to (XX+1)\*32 kHz cycles until xFF: tempo is equal to 256 32 kHz cycles (8 ms).

TEMPOEN Tempo enable. Enables the tempo feature for wake-up without VDDOK.

0: tempo feature is disabled (default)

1: tempo feature is enabled

#### PMU STA2

#### PMU status register 2

| 31 | 30 | 29  | 28     | 27    | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17                 | 16         |
|----|----|-----|--------|-------|----|----|----|----|----|----|----|----|----|--------------------|------------|
|    |    | DRA | MNASRO | [6:0] |    |    | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0                  | 0          |
|    |    |     | R      |       |    |    | R  | R  | R  | R  | R  | R  | R  | R                  | R          |
| 15 | 14 | 13  | 12     | 11    | 10 | 9  | 8  | 7  | 6  | 5  | 4  | 3  | 2  | 1                  | 0          |
| 0  | 0  | 0   | 0      | 0     | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | DRAM<br>COMPO<br>K | COMPO<br>K |
| R  | R  | R   | R      | R     | R  | R  | R  | R  | R  | R  | R  | R  | R  | R                  | R          |

Address:

PMU base address + 0x000C



**Reset:** 0xXX00 0000

**Description:** 

DRAMNASRC PVT code for SDRAM I/Os. Binary encoded value of process voltage temperature internally

[6:0] delivered by the compensation cell for the I/O active slew rate control of the DDR-SDRAM I/Os.

DRAMCOMPOK Compensation OK for SDRAM I/Os. When high, shows that the compensation code for the

active slew rate control of the SDRAM IO is stable.

0: unstable

1: stable

COMPOK Compensation OK for other I/Os. When high, shows that the compensation code for the active

slew rate control of the other I/Os is stable.

0: unstable 1: stable

 $\,\,$  0  $\,$  Reserved for future use. Reading returns 0. Must be written with 0.

#### PMU\_RIS

#### PMU raw interrupt status register

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16         |
|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|------------|
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0          |
| R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R          |
|    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |            |
| 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7  | 6  | 5  | 4  | 3  | 2  | 1  | 0          |
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | PMURI<br>S |
| R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R          |

Address: PMU base address + 0x0028

**Reset:** 0x0000 0000

**Description:** 

PMURIS Raw interrupt status bit. Gives the raw interrupt state from VDDOK or BATOK (the BATVDDINTR interrupt).

0: BAT/VDD failure detected during automatic request (no VIC interrupt request).

0 Reserved for future use. Reading returns 0. Must be written with 0.

#### PMU\_ICR

#### PMU interrupt clear register

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16    |
|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|-------|
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0     |
| R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R     |
|    |    |    |    |    |    | _  | _  | _  | _  | _  |    | _  | _  |    | _     |
| 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7  | 6  | 5  | 4  | 3  | 2  | 1  | 0     |
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | PMUIC |
| R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | W     |

Address: PMU base address + 0x002C

**Reset:** 0x0000 0000



#### **Description:**

PMUIC Interrupt clear.

0: no effect

1: clears the BATVDDINTR interrupt

0 Reserved for future use. Reading returns 0. Must be written with 0.

#### PMU\_PeriphID0

## PMU peripheral identification register 0

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20     | 19 | 18 | 17  | 16 |
|----|----|----|----|----|----|----|----|----|----|----|--------|----|----|-----|----|
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0      | 0  | 0  | 0   | 0  |
| R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R      | R  | R  | R   | R  |
| 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7  | 6  | 5  | 4      | 3  | 2  | 1   | 0  |
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |    |    |    | PartNu |    |    | · · |    |
| B  | R  | R  | B  | B  | B  | B  | R  |    |    |    | F      | ?  |    |     |    |

Address: PMU base address + 0xFE0

**Reset:** 0x0000 0004

**Description:** PartNumber0 reads back as 0x04.

### PMU\_PeriphID1

### PMU peripheral identification register 1

|   | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22   | 21    | 20 | 19 | 18     | 17     | 16 |
|---|----|----|----|----|----|----|----|----|----|------|-------|----|----|--------|--------|----|
|   | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0    | 0     | 0  | 0  | 0      | 0      | 0  |
| • | R  | R  | R  | R  | R  | R  | R  | R  | R  | R    | R     | R  | R  | R      | R      | R  |
|   |    |    |    |    |    |    | _  | _  | _  |      | _     | _  |    |        |        |    |
|   | 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  | /  | 6    | 5     | 4  | 3  | 2      | 1      | 0  |
|   | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |    | Desi | gner0 |    |    | PartNu | ımber1 |    |
|   | R  | R  | R  | R  | R  | R  | R  | R  |    | F    | 3     |    |    | F      | 3      |    |

Address: PMU base address + 0xFE4

**Reset:** 0x0000 0008

**Description:** Designer0 reads back as 0x0, PartNumber1 reads back as 0x8.

#### PMU\_PeriphID2

#### PMU peripheral identification register 2

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22  | 21    | 20 | 19 | 18    | 17    | 16 |
|----|----|----|----|----|----|----|----|----|-----|-------|----|----|-------|-------|----|
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0   | 0     | 0  | 0  | 0     | 0     | 0  |
| R  | R  | R  | R  | R  | R  | R  | R  | R  | R   | R     | R  | R  | R     | R     | R  |
|    |    |    |    |    |    | _  | _  |    | _   | _     |    | _  |       |       | _  |
| 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7  | 6   | 5     | 4  | 3  | 2     | 1     | 0  |
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |    | Rev | ision |    |    | Desig | gner1 |    |
| R  | R  | R  | R  | R  | R  | R  | R  | R  |     |       |    | •  | F     | 3     |    |

**Address:** PMU base address + 0xFE8

**Reset:** 0x0000 0028



**Description:** Revision reads back as 0x2, Designer1 reads back as 0x8.

#### PMU\_PeriphID3

### PMU peripheral identification register 3

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20      | 19      | 18 | 17 | 16 |
|----|----|----|----|----|----|----|----|----|----|----|---------|---------|----|----|----|
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0       | 0       | 0  | 0  | 0  |
| R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R       | R       | R  | R  | R  |
| 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7  | 6  | 5  | 4       | 3       | 2  | 1  | 0  |
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |    |    |    | Configu | ıration |    |    |    |
| R  | R  | R  | R  | R  | R  | R  | R  |    |    |    | R       | ł       |    |    |    |

Address: PMU base address + 0xFEC

**Reset:** 0x0000 0000

**Description:** Configuration reads back as 0x00.

#### PMU\_PCellID0

### PMU PCell identification register 0

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20    | 19      | 18 | 17 | 16       |
|----|----|----|----|----|----|----|----|----|----|----|-------|---------|----|----|----------|
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0     | 0       | 0  | 0  | 0        |
| R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R     | R       | R  | R  | R        |
| 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7  | 6  | 5  | 4     | 3       | 2  | 1  | 0        |
| 15 | 14 | 10 | 12 | 11 | 10 | 9  | 0  | 1  | O  | 5  | 4     | J       |    | '  | <u> </u> |
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |    |    |    | PMUPO | CellID0 |    |    |          |
| R  | R  | R  | R  | R  | R  | R  | R  |    |    |    | В     | 1       |    |    |          |

Address: PMU base address + 0xFF0

**Reset:** 0x0000 000D

**Description:** PMUPCellID0 reads back as 0x0D.

#### PMU\_PCellID1

# **PMU PCell identification register 1**

| 31 | 30  | 29 | 28 | 27  | 26 | 25 | 24 | 23          | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
|----|-----|----|----|-----|----|----|----|-------------|----|----|----|----|----|----|----|
| 0  | 0   | 0  | 0  | 0   | 0  | 0  | 0  | 0           | 0  | 0  | 0  | 0  | 0  | 0  | 0  |
| R  | R   | R  | R  | R   | R  | R  | R  | R           | R  | R  | R  | R  | R  | R  | R  |
| 45 | 4.4 | 40 | 10 | 4.4 | 10 |    |    | 7           |    | -  | 4  | 0  | 0  |    | 0  |
| 15 | 14  | 13 | 12 | 11  | 10 | 9  | 8  | /           | 6  | 5  | 4  | 3  | 2  | ı. | 0  |
| 0  | 0   | 0  | 0  | 0   | 0  | 0  | 0  | PMUPCellID1 |    |    |    |    |    |    |    |
| R  | R   | R  | R  | R   | R  | R  | R  | R           |    |    |    |    |    |    |    |

Address: PMU base address + 0xFF4

**Reset:** 0x0000 00F0

**Description:** PMUPCellID1 reads back as 0xF0.



### PMU\_PCellID2

# **PMU PCell identification register 2**

| 31 | 30  | 29 | 28 | 27  | 26 | 25 | 24 | 23 | 22 | 21 | 20    | 19      | 18 | 17  | 16 |
|----|-----|----|----|-----|----|----|----|----|----|----|-------|---------|----|-----|----|
| 0  | 0   | 0  | 0  | 0   | 0  | 0  | 0  | 0  | 0  | 0  | 0     | 0       | 0  | 0   | 0  |
| R  | R   | R  | R  | R   | R  | R  | R  | R  | R  | R  | R     | R       | R  | R   | R  |
| 45 | 4.4 | 10 | 40 | 4.4 | 10 |    | 0  | 7  |    | -  | 4     | 0       | 0  |     | 0  |
| 15 | 14  | 13 | 12 | 11  | 10 | 9  | 8  | /  | 6  | 5  | 4     | 3       | 2  | ı ı | U  |
| 0  | 0   | 0  | 0  | 0   | 0  | 0  | 0  |    |    |    | PMUPO | CellID2 |    |     |    |
| R  | R   | R  | R  | R   | R  | R  | R  |    |    |    | В     | ł       |    |     |    |

Address: PMU base address + 0xFF8

**Reset:** 0x0000 0005

**Description:** PMUPCellID2 reads back as 0x05.

#### PMU\_PCellID3

# PMU PCell identification register 3

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20    | 19      | 18 | 17 | 16 |
|----|----|----|----|----|----|----|----|----|----|----|-------|---------|----|----|----|
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0     | 0       | 0  | 0  | 0  |
| R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R     | R       | R  | R  | R  |
|    |    |    |    |    |    |    |    |    |    |    |       |         |    |    |    |
| 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7  | 6  | 5  | 4     | 3       | 2  | 1  | 0  |
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |    |    |    | PMUPO | CellID3 |    |    |    |
| R  | R  | R  | R  | R  | R  | R  | R  |    |    |    | Р     | 1       |    |    |    |

Address: PMU base address + 0xFFC

**Reset:** 0x0000 00B1

**Description:** PMUPCellID3 reads back as 0xB1.



ARM926EJ RM0040

#### 4 ARM926EJ

# 4.1 ARM926EJ register addressing

CP15 registers can only be accessed with MRC and MCR instructions in a privileged mode. CDP, LDC, STC, MCRR and MRRC instructions, and unprivileged MRC or MCR instructions to CP15, cause an undefined instruction exception.

Figure 1. MRC and MCR instruction bit pattern



The CRn field specifies the coprocessor register to access. The CRm and opcode\_2 fields specify a particular action when addressing registers or shadow registers.

The assembler for these instructions is:

```
MCR{cond} p15,Opcode_1,Rd,CRn,CRm,Opcode_2
MRC{cond} p15,Opcode_1,Rd,CRn,CRm,Opcode_2
```

# 4.2 ARM926EJ register summary

The system control coprocessor (CP15) configures and controls the ARM926EJ processor, caches, memory management units (MMU) and other system options.

Table 5. ARM926EJ register list

| Dogistor               |                              | Description                      | Domo |
|------------------------|------------------------------|----------------------------------|------|
| Register               | Reads                        | Writes                           | Page |
|                        | ID code                      |                                  | 35   |
| CP15 r0 <sup>(1)</sup> | Cache type                   | Unpredictable                    | 36   |
|                        | TCM status                   |                                  | 36   |
| CP15 r1                | Control                      | Control                          | 37   |
| CP15 r2                | Translation table base (TTB) | Translation table base           | 39   |
| CP15 r3                | Domain access control        | Domain access control            | 39   |
| CP15 r4                | Unpredictable                | Ignored                          | N/A  |
| CP15 r5 <sup>1)</sup>  | Fault status (FSR)           | Data or instruction fault status | 40   |
| CP15 r6                | Fault address (FAR)          | Fault address                    | 40   |
| CP15 r7                | Cache operation              | Cache operations                 | 41   |
| CP15 r8                | TLB operations               | TLB operations                   | 43   |
| CP15 r9 <sup>(2)</sup> | Cache lockdown               | Cache lockdown                   | 44   |
| OF 10 1917             | TCM region                   | TCM region                       | 46   |
| CP15 r10               | TLB lockdown                 | TLB lockdown                     | 47   |

RM0040 ARM926EJ

| Table 5. | ARM926EJ | reaister | list ( | (continued) |  |
|----------|----------|----------|--------|-------------|--|
|          |          |          |        |             |  |

| Register               | Description                              |                        |      |  |  |  |  |  |  |  |
|------------------------|------------------------------------------|------------------------|------|--|--|--|--|--|--|--|
| Register               | Reads                                    | Writes                 | Page |  |  |  |  |  |  |  |
| r11                    | Unpredictable                            | Ignored                | N/A  |  |  |  |  |  |  |  |
| r12                    | Unpredictable                            | Ignored                | N/A  |  |  |  |  |  |  |  |
| CP15 r13 <sup>1)</sup> | Fast context switch extension (FCSE) PID | FCSE PID or context ID | 48   |  |  |  |  |  |  |  |
| CP151137               | Context ID                               | PCSE PID of context ID | 49   |  |  |  |  |  |  |  |
| r14                    | Unpredictable                            | Ignored                | N/A  |  |  |  |  |  |  |  |
| r15                    | Test configuration                       | Test configuration     | N/A  |  |  |  |  |  |  |  |

<sup>1.</sup> Registers 0, 5, and 13 provide access to more than one register, depending on the Opcode\_2 field value.

#### **Abbreviations**

The following terms and abbreviations are used throughout the CP15 register descriptions.

- Unpredictable (UNP): reading from such a location returns data of unpredictable value. Writing to this location causes unpredictable behavior or an unpredictable change in device configuration.
- Undefined (UND): any access to such registers makes ARM926EJ take the undefined instruction trap.
- Should be zero (SBZ): all bits written to this field must be 0.
- Should be one (SBO): all bits written to this field must be 1.
- Virtual address (VA): data or instruction.
- Ignored: writing to such a location does not affect the system behavior.

Reading or writing CP15 register data, including unpredictable or SBZ fields, causes no permanent damage to the ARM926EJ processor. All CP15 register bits that are defined and contain a state are set to 0 by a reset.

# 4.3 ARM926EJ register descriptions

CP15 r0 ID code register

|    |    | ASCI | I code of | user trade | emark  |       | Spec. revision Architecture |   |   |     |                 |   |   |   |   |
|----|----|------|-----------|------------|--------|-------|-----------------------------|---|---|-----|-----------------|---|---|---|---|
|    | R  |      |           |            |        |       |                             |   |   | R R |                 |   |   |   |   |
|    |    |      |           |            |        |       |                             |   |   |     |                 |   |   |   |   |
| 15 | 14 | 13   | 12        | 11         | 10     | 9     | 8                           | 7 | 6 | 5   | 4               | 3 | 2 | 1 | 0 |
|    |    |      |           |            | Part n | umber |                             |   |   |     | Layout revision |   |   |   |   |
|    |    |      |           |            | F      | 3     |                             |   |   |     |                 |   | ı | 3 |   |

**Reset:** 0x4106 9260

**Description:** Returns the 32-bit device ID code. It is accessed by reading CP15 r0 with the

Opcode\_2 field set to any value other than 1 or 2. For example:

<sup>2.</sup> Register 9 provides access to more than one register, depending on the CRm field value.

ARM926EJ RM0040

MRC p15, 0, Rd, c0, c0, {0, 3-7}; returns ID

ASCII code of user trademark returns 0x41.

Spec. revision returns 0x0.

Architecture returns 0x6 (ARMv5TEJ).

Part number returns 0x926. Layout revision returns 0x0.

#### CP15 r0

#### Cache type register

| 31 | 30 | 29 | 28       | 27         | 26     | 25 | 24 | 23         | 22 | 21          | 20    | 19     | 18 | 17         | 16          | 15 |  |
|----|----|----|----------|------------|--------|----|----|------------|----|-------------|-------|--------|----|------------|-------------|----|--|
| 0  | 0  | 0  |          | Cache      | е Туре |    | S  | 0          | 0  |             | DCach | neSize |    | DO         | DCacheAssoc |    |  |
| R  | R  | R  | •        | ı          | 7      |    | R  | R          | R  |             | F     | 3      |    |            |             |    |  |
|    |    |    |          |            |        |    |    |            |    |             |       |        |    |            |             |    |  |
|    |    | 14 | 13 12 11 |            | 10     | 9  | 8  | 7          | 6  | 5           | 4     | 3      | 2  | 1          | 0           |    |  |
|    |    | DM | DCacl    | DCacheLine |        | 0  |    | ICacheSize |    | ICacheAssoc |       | юс     | IM | ICacheLine |             |    |  |
|    |    | R  | R R R    |            |        |    | R  |            |    |             |       |        | R  | ı          | 3           |    |  |

**Reset:** 0x1D15 2152

**Description:** 

Returns the cache size and architecture. It is accessed by reading CP15 r0 with the

Opcode\_2 field set to 1. For example:

MRC p15, 0, Rd, c0, c0, 1; returns Cache Type

Cache Type returns 0xE.

S returns 1.

DCacheSize returns 0x5 (16 Kbyte).

DCacheAssoc returns 010 (4-way).

DM returns 0.

DCacheLine returns 10 (8 words).

ICacheSize returns 0x05 (16 Kbyte).

ICacheAssoc returns 010 (4-way).

IM returns 0.

ICacheLine returns 10 (8 words).

#### CP15 r0

#### **TCM** status register

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16              |
|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|-----------------|
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | DTCM<br>Present |
| R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R               |
| 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7  | 6  | 5  | 4  | 3  | 2  | 1  | 0               |
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | ITCM<br>Present |
| R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R               |

**Description:** 

Returns the physical size and organization of the tightly coupled memories (TCM). It is accessed by reading CP15 r0 with the Opcode\_2 field set to 2. For example:

RM0040 ARM926EJ

MRC p15, 0, Rd, c0, c0, 2; returns TCM Status

DTCM present returns 0.

ITCM present returns 1.

#### CP15 r1 Control register

|   | 31  | 30  | 29  | 28  | 27  | 26  | 25  | 24  | 23  | 22  | 21  | 20  | 19  | 18  | 17  | 16  |
|---|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|
|   | SBZ | SBO | SBZ | SBO |
| 1 | RW  |
|   | 15  | 14  | 13  | 12  | 11  | 10  | 9   | 8   | 7   | 6   | 5   | 4   | 3   | 2   | 1   | 0   |
|   | L4  | RR  | ٧   | I   | SBZ | SBZ | R   | S   | В   | SBO | SBO | SBO | SBO | С   | Α   | М   |
|   | RW  |

#### **Description:**

Specifies the ARM926EJ processor configuration used to enable and disable the caches and MMU. It is recommended that the register be written using a read-modify-write routine to provide the greatest future compatibility. The CRm and opcode\_2 fields are not used and must be zero.

Reading from CP15 r1 reads the control bits, writing sets the control bits. For example:

MRC p15, 0, Rd, c1, c0, 0; read control register MCR p15, 0, Rd, c1, c0, 0; write control register

SBZ Reserved. Returns an unpredictable value. When written, must be zero, or a value read from bits [31:19] on the same processor.

SBO Reserved. Returns 1. When written, must be one, or a value read from bits [31:19] on the same processor.

L4 Configures if load instruction to the PC sets the T bit. For details, see the ARM Architecture Reference Manual.

0: sets the T bit 1: does not set the T bit

RR Replacement strategy for ICache and DCache.

0: random replacement 1: round-robin replacement

V Location of exception vectors.

I ICache enable or disable.

0: ICache disabled 1: ICache enabled

R ROM protection. Modifies the MMU protection system (see domain access control).

S System protection. Modifies the MMU protection system.

0: MMU protection disabled 1: MMU protection enabled

B Endianness.

0: little-endian operation 1: big-endian operation (reserved, do not use)

C DCache enable or disable.

0: DCache disabled 1: DCache enabled

ARM926EJ RM0040

- A Alignment fault enable or disable.
  - 0: data address alignment fault checks disabled 1: data address alignment fault checking enabled

M MMU enable or disable. Care must be taken if the translated address differs from the non-translated address, because the instructions following MMU enabling are fetched using no address translation. Enabling the MMU has delayed execution. A similar situation occurs when the MMU is disabled.

0: MMU disabled 1: MMU enabled

#### Effects of the control register on caches

The control register bits M, C, I and RR directly affect the ICache and DCache.

Table 6. Effect of control register on caches

| Cache           | мми                 | Behavior                                                                                                                                                                                                                           |
|-----------------|---------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| ICache disabled | Enabled or disabled | All instruction fetches are from external memory (AHB).                                                                                                                                                                            |
| ICache enabled  | Disabled            | All instruction fetches are cachable, with no protection checks. All addresses are flat mapped, that is VA = MVA = PA.                                                                                                             |
| ICache enabled  | Enabled             | Instruction fetches are cachable or non-cachable, and protection checks are performed.  All addresses are remapped from VA to PA, depending on the MMU page table entry, that is VA translated to MVA, MVA remapped to PA.         |
| DCache disabled | Enabled or disabled | All instruction accesses are from external memory (AHB).                                                                                                                                                                           |
| DCache enabled  | Disabled            | All data accesses are non-cachable non-bufferable. All addresses are flat mapped, that is VA = MVA = PA.                                                                                                                           |
| DCache enabled  | Enabled             | All data accesses are cachable or non-cachable, and protection checks are performed.  All addresses are remapped from VA to PA, depending on the MMU page table entry. That is, VA is translated to MVA and MVA is remapped to PA. |

If either the DCache or the ICache is disabled, its contents are not accessed. If the cache is subsequently re-enabled, the content will not have changed.

To guarantee that memory coherency is maintained, the DCache must be cleaned of dirty data before it is disabled.

**RM0040** ARM926EJ

#### CP15 r2

#### Translation table base (TTB) register

31 21 30 29 28 27 26 25 23 22 20 19 18 17 16 15 24 Translation table base

RW

| 13  | 12  | 11  | 10  | 9   | 8   | 7   | 6   | 5   | 4   | 3   | 2   | 1   | 0   |
|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|
| SBZ |
| RW  |

#### **Description:**

Register r2 is the translation table base of the first-level translation table base address.

Reading from CP15 r2 returns the pointer to the currently active first-level translation table in bits [31:14] and an unpredictable value in bits [13:0]. The CRm and opcode\_2 fields should be zero when CP15 r2.

Writing to CP15 r2 updates the pointer to the first-level translation table from the value in bits [31:14] of the written value. Bits [13:0] must be zero. The CRm and opcode\_2 fields should be zero when writing CP15 r2. For example:

MRC p15, 0, Rd, c2, c0, 0; read TTB register MCR p15, 0, Rd, c2, c0, 0; write TTB register

#### **CP15 r3**

#### Domain access control register

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|
| D  | 15 | D  | 14 | D  | 13 | D  | 12 | D  | 11 | D  | 10 | D  | 9  | D  | 8  |
| R  | W  | R  | W  | R  | W  | R  | W  | R  | W  | R  | W  | R\ | W  | R  | W  |
| 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7  | 6  | 5  | 4  | 3  | 2  | 1  | 0  |
| D  | )7 | С  | 06 | С  | )5 | С  | )4 | С  | 03 | D  | 2  | D  | 1  | D  | 00 |
| R  | W  | R  | W  | R  | W  | R  | W  | R  | W  | R  | W  | R\ | W  | R  | W  |

#### **Description:**

Reading CP15 r3 returns the value of the domain access control register.

Writing to CP15 r3 writes the value of domain access control register. For example:

MRC p15, 0, Rd, c3, c0, 0; read domain access permissions MCR p15, 0, Rd, c3, c0, 0; write domain access permissions

D[0:15] Domain access control.

00: No access. Any access generates a domain fault.

01: Client. Accesses are checked against the access permission in the section or page descriptor.

10: Reserved. Same as the no access mode.

11: Manager. Accesses are not checked against the access permission bits so a permission fault cannot be generated.

ARM926EJ RM0040

#### CP15 r5

#### Fault status register (FSR)

| 31   | 30   | 29   | 28   | 27   | 26   | 25   | 24   | 23   | 22   | 21   | 20   | 19   | 18   | 17   | 16   |
|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|
| SBZP |
| RW   |
| 15   | 14   | 13   | 12   | 11   | 10   | 9    | 8    | 7    | 6    | 5    | 4    | 3    | 2    | 1    | 0    |
| SBZP | 0    |      | Dor  | main |      |      | Sta  | itus |      |
| RW   |      | R    | W    |      |      | R    | W    |      |

#### **Description:**

Contains the source of the last instruction or data fault. It is updated for alignment faults and external aborts that occur while the MMU is disabled.

If Opcode\_2 = 0, FSR = data fault status register (DFSR),

If Opcode\_2 = 1, FSR = instruction fault status register (IFSR).

The FSR is accessed using the following instructions:

MRC p15, 0, Rd, c5, c0, 0; read DFSR

MCR p15, 0, Rd, c5, c0, 0; write DFSR

MRC p15, 0, Rd, c5, c0, 1; read IFSR MCR p15, 0, Rd, c5, c0, 1; write IFSR

SBZP Reserved. When read, it returns an unpredictable value. When written, it must be zero or preserved.

Domain Specifies which of the 16 domains (D15-D0) was being accessed during a instruction or data fault.

Status Type of fault generated. Refer to *Table 7* for the encoding used for the status field.

Table 7. Status values

| Priority | Source                        | Size                        | Status       | Domain           |
|----------|-------------------------------|-----------------------------|--------------|------------------|
| Highest  | Alignment                     | -                           | 00X1         | Invalid          |
|          | External abort on translation | First level<br>Second level | 1100<br>1110 | Invalid<br>Valid |
|          | Translation                   | Section<br>Page             | 0101<br>0111 | Invalid<br>Valid |
|          | Domain                        | Section<br>Page             | 1001<br>1011 | Valid<br>Valid   |
|          | Permission                    | Section<br>Page             | 1101<br>1111 | Valid<br>Valid   |
| Lowest   | External abort                | Section<br>Page             | 1000<br>1010 | Valid<br>Valid   |

#### CP15 r6

#### Fault address register (FAR)

#### **Description:**

The FAR contains the modified virtual address of the access being attempted when a data abort occurred. It is only updated for data aborts, not for prefetch aborts. It is updated for alignment faults and external aborts that occur while the MMU is disabled.

You can access the FAR using the following instructions:

MRC p15, 0, Rd, c6, c0, 0; read FAR MCR p15, 0, Rd, c6, c0, 0; write FAR

The CRm and Opcode\_2 fields must be zero when reading or writing CP15 r6.

RM0040 ARM926EJ

#### CP15 r7

#### Cache operation register

#### **Description:**

Register r7 controls the caches and the write buffer. The function of each cache operation is selected by the Opcode\_2 and CRm fields in the MCR instruction used to write to CP15 r7. Writing other Opcode\_2 or CRm values is unpredictable. Reading from CP15 r7 is unpredictable, with the exception of the two test and clean operations.

You can use the following instruction to write to r7: MCR p15, 0, Rd, c7, CRm, Opcode\_2; write CP15 r7

Table 8. Cache functions provided by CP15 r7

| Function                                                                       | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|--------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Invalidate cache                                                               | Invalidates all cache data, including any dirty data.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| Invalidate single entry using index or modified virtual address                | Invalidates a single cache line, discarding any dirty data.                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| Clean single data entry using index or modified virtual address                | Writes the specified DCache line to main memory if the line is marked valid and dirty. The line is marked as not dirty. The valid bit is unchanged.                                                                                                                                                                                                                                                                                                                                                                                  |
| Clean and invalidate single data entry using index or modified virtual address | Writes the specified DCache line to main memory if the line is marked valid and dirty. The line is marked not valid.                                                                                                                                                                                                                                                                                                                                                                                                                 |
| Test and clean DCache                                                          | Tests a number of cache lines, and cleans one of them if any are dirty. Returns the overall dirty state of the cache in bit 30. See <i>Clean operations on page 42</i> .                                                                                                                                                                                                                                                                                                                                                             |
| Test, clean, and invalidate DCache                                             | As for test and clean, except that when the entire cache has been tested and cleaned, it is invalidated. See <i>Clean operations</i> .                                                                                                                                                                                                                                                                                                                                                                                               |
| Pre-fetch ICache line                                                          | Performs an ICache lookup of the specified modified virtual address. If the cache misses, and region is cachable, a line-fill is performed.                                                                                                                                                                                                                                                                                                                                                                                          |
| Drain write buffer                                                             | This instruction acts as an explicit memory barrier. It drains the content of the write buffers of all memory stores occurring in program order before this instruction is completed. No instructions occurring in program order after this instruction are executed until it completes. This can be used when timing of specific stores to the level two memory system has to be controlled (for example, when a store to an interrupt acknowledge location has to complete before interrupts are enabled).                         |
| Wait for interrupt                                                             | This instruction drains the contents of the write buffers, puts the processor into a low-power state, and stops it executing further instructions until an interrupt (or debug request) occurs. When an interrupt does occur, the MCR instruction completes and the IRQ or FIQ handler is entered as normal. The return link in R14_irq or R14_fiq contains the address of the MCR instruction plus eight, so that the normal instruction used for interrupt return (SUBS PC, R14, #4) returns to the instruction following the MCR. |



ARM926EJ RM0040

Table 9. Cache operation functions and associated data and instruction formats for r7

| Function or operation                          | Data format | Instruction                |
|------------------------------------------------|-------------|----------------------------|
| Invalidate ICache and DCache                   | SBZ         | MCR p15, 0, Rd, c7, c7, 0  |
| Invalidate ICache                              | SBZ         | MCR p15, 0, Rd, c7, c5, 0  |
| Invalidate ICache single entry (MVA)           | MVA         | MCR p15, 0, Rd, c7, c5, 1  |
| Invalidate ICache single entry (Set or Way)    | Set or Way  | MCR p15, 0, Rd, c7, c5, 2  |
| Pre-fetch ICache line (MVA)                    | MVA         | MCR p15, 0, Rd, c7, c13, 1 |
| Invalidate DCache                              | SBZ         | MCR p15, 0, Rd, c7, c6, 0  |
| Invalidate DCache single entry (MVA)           | MVA         | MCR p15, 0, Rd, c7, c6, 1  |
| Invalidate DCache single entry (Set or Way)    | Set or Way  | MCR p15, 0, Rd, c7, c6, 2  |
| Clean DCache single entry (MVA)                | MVA         | MCR p15, 0, Rd, c7, c10, 1 |
| Clean DCache single entry (Set or Way)         | Set or Way  | MCR p15, 0, Rd, c7, c10, 2 |
| Test and clean DCache                          | -           | MCR p15, 0, Rd, c7, c10, 3 |
| Clean and invalidate DCache entry (MVA)        | MVA         | MCR p15, 0, Rd, c7, c14, 1 |
| Clean and invalidate DCache entry (Set or Way) | Set or Way  | MCR p15, 0, Rd, c7, c14, 2 |
| Test, clean, and invalidate DCache             | -           | MCR p15, 0, Rd, c7, c14, 3 |
| Drain write buffer                             | SBZ         | MCR p15, 0, Rd, c7, c10, 4 |
| Wait for interrupt                             | SBZ         | MCR p15, 0, Rd, c7, c0, 4  |

Figure 2. MVA format for Rd for CP15 r7 MCR operations



Figure 3. Set and Way format for Rd for CP15 r7 MCR operations

| 3        | 1 30 29  |                               | S+5 | S+4 5         | 2    | 1 0 |
|----------|----------|-------------------------------|-----|---------------|------|-----|
| ,        | Way      | SBZ                           |     | Set (= index) | Word | SBZ |
| S = 7 fc | or DCach | e (16 Kbyte)                  |     |               |      |     |
|          |          | e (32 Kbyte)                  |     |               |      |     |
|          | · ·      | nd Word fields define the MVA |     |               |      |     |
| For all  | cache op | erations, Word must be zero   |     |               |      |     |

#### **Clean operations**

The clean DCache instruction provides an efficient way to clean the entire DCache using a simple loop. See the MRC instruction entry in the *ARM Architecture Reference Manual* for details of how the condition code flag bits are updated. If the cache contains any dirty lines, bit 30 is set to 0. If the cache contains no dirty lines, bit 30 is set to 1. This means that the following loop can clean the entire DCache:

```
tc_loop:MRC p15, 0, r15, c7, c10, 3; test and clean BNE tc_loop
```

RM0040 ARM926EJ

#### The following loop cleans and invalidates the entire DCache:

```
tci_loop:MRC p15, 0, r15, c7, c14, 3; test, clean and
invalidate
   BNE tci_loop
```

#### **CP15 r8**

#### TLB operations register

#### **Description:**

Controls the translation look aside buffer (TLB). A single TLB holds both data and instruction entries. It is divided into two parts:

- a set associative part,
- a fully associative part.

The fully-associative part (also referred to as the lockdown part of the TLB) is used to store entries to be locked down. Entries held in the lockdown part of the TLB are preserved during an invalidate TLB operation. Entries can be removed from the lockdown TLB using an invalidate TLB single entry operation.

Six TLB operations are defined, and the function to be performed is selected by the Opcode\_2 and CRm field in the MCR instruction used to write CP15 r8. Writing other Opcode\_2 or CRm values is unpredictable. Reading from CP15 r8 is unpredictable.

Table 10. TLB operation functions and associated data and instruction formats for r8

| Function or operation             | Data format | Instruction               |
|-----------------------------------|-------------|---------------------------|
| Invalidate set-associative TLB    | SBZ         | MCR p15, 0, Rd, c8, c7, 0 |
| Invalidate TLB single entry       | SBZ         | MCR p15, 0, Rd, c8, c7, 1 |
| Invalidate set-associative TLB    | SBZ         | MCR p15, 0, Rd, c8, c5, 0 |
| Invalidate TLB single entry (MVA) | MVA         | MCR p15, 0, Rd, c8, c5, 1 |
| Invalidate set-associative TLB    | SBZ         | MCR p15, 0, Rd, c8, c6, 0 |
| Clean TLB single entry            | MVA         | MCR p15, 0, Rd, c8, c6, 1 |

The invalidate TLB operations invalidate all non-preserved entries in the TLB. The invalidate TLB single entry operations invalidate any TLB entry corresponding to the modified virtual address given in the Rd, regardless of its preserved state.

The Tag, Set, and Word fields define the MVA. For all cache operations, Word must be zero.

Figure 4. MVA Rd format for the CP15 r8 MCR operations

| 31 | 10                       | 9 ( | )          |
|----|--------------------------|-----|------------|
|    | Modified virtual address | SBZ |            |
|    |                          |     | <u>-</u> ' |

#### Note:

If either small or large pages are used, and these pages contain sub-page access permissions that are different, then you must use four invalidate TLB single entry operations with the MVA set to each sub-page. This invalidates all information related to that page held in a TLB.

ARM926EJ RM0040

#### **CP15 r9** Lockdown cache register 31 20 19 17 30 29 28 27 26 25 23 22 21 18 16 24 UNP/SBZ RW 15 14 13 12 11 10 6 3 2 0 SBO L3 L2 L1 L0 RW RW RW RW RW

Reset: 0000 FFF0

**Description:** Register r9 accesses the lockdown cache when CRm = c0.

The register uses a cache way based locking scheme (format C) that enables control of each cache way independently. It controls which way, of the four-way cache, is used for the allocation on a line-fill.

When the registers are defined, subsequent line-fills are only placed in the specified way. This gives control over cache pollution caused by particular applications and provides a traditional lockdown operation for locking critical code into the cache. A locking bit for each way of the four-way associative cache can be locked, ensuring that normal cache line replacement is performed.

The first four bits of this register determine the L bit for the associated cache way.

If no ways have L bits set to 0, then way 3 is used for all line-fills.

- Opcode\_2 = 0: selects the DCache lockdown register,
- Opcode\_2 = 1: selects the ICache lockdown register.

Table 11. TLB operation functions and associated data and instruction formats for r9

| Function or operation          | Data format | Instruction               |
|--------------------------------|-------------|---------------------------|
| Read DCache lockdown register  | L bit       | MRC p15, 0, Rd, c9, c0, 0 |
| Write DCache lockdown register | L bit       | MCR p15, 0, Rd, c9, c0, 0 |
| Read ICache lockdown register  | L bit       | MRC p15, 0, Rd, c9, c0, 1 |
| Write ICache lockdown register | L bit       | MCR p15, 0, Rd, c9, c0, 1 |

The cache lockdown register can only be modified using a read-modify-write sequence. For example, this sequence sets the L bit to 1 for way 0 of the ICache:

```
MRC p15, 0, Rn, c9, c0, 1;
ORR Rn, Rn, 0x01;
```



RM0040 ARM926EJ

```
MCR p15, 0, Rn, c9, c0, 1;
```

UNP/SBZ Unpredictable/should be zero. Reserved.

SBO Should be one. 0xFFF.

L3 L bit for way 3 indicates which cache way is used for allocation on a line-fill.

0: standard replacement algorithm (default after reset)

1: no allocation performed

L2 L bit for way 2 indicates which cache way is used for allocation on a line-fill.

0: standard replacement algorithm (default after reset) 1: no allocation performed

L1 L bit for way 1 indicates which cache way is used for allocation on a line-fill.

0: standard replacement algorithm (default after reset)

1: no allocation performed

L0 L bit for way 0 indicates which cache way is used for allocation on a line-fill.

0: standard replacement algorithm (default after reset)

1: no allocation performed

#### Procedure for locking down code and data into way i of a cache

- 1. Ensure that no processor exceptions can occur during the execution of this procedure, for example by disabling interrupts. If this is not possible, all code and data used by any exception handlers must be treated as code and data as in steps 2 and 3.
- 2. If an ICache way is being locked down, ensure that all code executed by the lockdown procedure is in a non-cachable area of memory or in a locked cache way.
- 3. If a DCache way is being locked down, ensure that all data used by the lockdown procedure is in an non-cachable area of memory or is in a locked cache way.
- Ensure that the data or instructions that are locked down are in a cachable area of memory.
- 5. Ensure that the data or instructions that are to be locked down are not already in the cache. Use the register r7 clean or invalidate operations to ensure this.
- 6. Write to register r9, with CRm = 0, setting Li = 0 and Lj = 1 for all other ways (j <> i). This enables allocation to the target cache way.
- 7. For each of the cache lines to be locked down in cache way i:
  - If a DCache is being locked down, use an LDR instruction to load a word from the memory cache line to ensure that the memory cache line is loaded into the cache.
  - If an ICache is being locked down, use the register r7 MCR prefetch
     ICache line (CRm = c13, Opcode\_2 = 1) to fetch the memory cache line into the cache.
- 8. Write to register r9, CRm = 0 setting Li = 1 and restoring all the other bits to the values they had before the lockdown routine was started.

#### Procedure for unlocking cache

To unlock the locked down portion of the cache, write to register r9 setting L=0 for the appropriate bit. For example, the following sequence sets L to 0 for way 0 of the ICache, unlocking way 0:

```
MRC p15, 0, Rn, c9, c0, 1;
BIC Rn, Rn, 0x01;
MCR p15, 0, Rn, c9, c0, 1;
```



ARM926EJ RM0040



#### **Description:** Register r9 accesses the TCM region when CRm = c1.

The ARM926EJ processor supports physically-indexed, physically-tagged tightly coupled memories (TCM). The TCM status register indicates if TCM memories are attached. The TCM region minimum size is 4 Kbyte. The size of each TCM region is hardwired (ITCM size = 128 Kbyte, DTCM size = 0 Kbyte). There is one region of instruction TCM and one region of data TCM. Both the DTCM and ITCM are disabled at reset in this implementation. Instruction fetches from the DTCM are not possible. An attempt to fetch an instruction from an address in the DTCM space does not result in an access to the DTCM; the instruction is fetched from main memory. These accesses can result in external aborts, because the address range might not be supported in main memory.

Baseaddress TCM base address is the physical address for TCM mapping. It must be aligned with the TCM size.

UNP/SBZ Unpredictable/should be zero. Reserved.

Size TCM size.

0x0: TCM absent (0 Kbyte)0x1: reserved0x2: reserved0x3: 4 Kbyte

0x4: 8 Kbyte0x5: 16 Kbyte (data TCM size)0x6: 32 Kbyte0x7: 64 Kbyte (instruction TCM size)

 0x8: 128 Kbyte
 0x9: 256 Kbyte

 0xA: 512 Kbyte
 0xB: 1 Mbyte

0xC to 0xF: reserved.

EN TCM enable. If either the data or instruction TCM is disabled, its contents are not accessed. If the TCM is re-enabled, the contents will not have been changed by the ARM926EJ processor.

0: TCM disabled 1: TCM enabled

Table 12. TCM operation functions and associated data and instruction formats for r9

| Function or operation                 | Data         | Instruction               |
|---------------------------------------|--------------|---------------------------|
| Read data TCM region register         | Base address | MRC p15, 0, Rd, c9, c1, 0 |
| Write data TCM region register        | Base address | MCR p15, 0, Rd, c9, c1, 0 |
| Read Instruction TCM region register  | Base address | MRC p15, 0, Rd, c9, c1, 1 |
| Write Instruction TCM region register | Base address | MCR p15, 0, Rd, c9, c1, 1 |

The ITCM must not be programmed to the same address as the DTCM.

If the two TCMs are of different sizes, the regions in physical memory must not overlap. If they do overlap, it is unpredictable which memory is accessed.

RM0040 ARM926EJ

| O. |   |        |    |    |        |    |    |         |    |    |     | . –  | D 100 | ovi |    | giotoi |
|----|---|--------|----|----|--------|----|----|---------|----|----|-----|------|-------|-----|----|--------|
| 3  | 1 | 30     | 29 | 28 | 27     | 26 | 25 | 24      | 23 | 22 | 21  | 20   | 19    | 18  | 17 | 16     |
|    | U | NP/SBZ |    |    | Victim |    |    |         |    |    | UNP | /SBZ |       |     |    |        |
|    |   | RW     |    |    | RW     |    |    |         |    |    | R   | W    |       |     |    |        |
| 15 | 5 | 14     | 13 | 12 | 11     | 10 | 9  | 8       | 7  | 6  | 5   | 4    | 3     | 2   | 1  | 0      |
|    |   |        |    |    |        |    | ı  | UNP/SBZ |    |    |     |      |       |     |    | Р      |
|    |   |        |    |    |        |    |    | RW      |    |    |     |      |       |     |    | RW     |

#### **Description:**

CP15 r10

Controls where hardware page table walks place the TLB entry. That is, in the set associative region, or the lockdown region of the TLB, and if in the lockdown region, which entry is written. The lockdown region of the TLB contains eight entries which are preserved so that invalid TLB operations only invalidate the unpreserved entries in the TLB (those in the set-associative region). Invalid TLB single entry operations invalidate any TLB entry corresponding to the modified virtual address given in Rd, regardless of their preserved state. That is, if they are in the lockdown or set-associative regions of the TLB. See register *CP15 r8* for a description of the structure of the TLB and invalid TLB operations.

TLB lockdown register

It is not possible for a lockdown entry to entirely map either small or large pages, unless all the subpage access permissions are identical. Entries can still be written into the lockdown region, but the mapped address range only covers the subpage corresponding to the address that was used to perform the page table walk.

The following code sample locks down an entry to the current victim:

```
MRC p15, 0, R0, c10, c0, 0; read the lockdown register
ORR R0, R0, #1; set the preserved bit
MCR p15, 0, R0, c10, c0, 0; write to the lockdown register
ADR r1, LockAddr; set r1 to the value of the
   ;address to be locked down
MCR p15, 0, r1, c8, c7, 1; invalidate TLB single entry to
   ;ensure that LockAddr is not
   ;already in the TLB
LDR r1, [r1]; TLB will miss, and entry will
   ;be loaded
MRC p15, 0, r0, c10, c0, 0; read the lockdown register
   ;(victim will have incremented)
BIC r0, r0, #1; clear preserve bit
MCR p15, 0, r0, c10, c0, 0; write to the lockdown register
```



ARM926EJ RM0040

Table 13. TLB lockdown functions and the associated instruction formats for r10

| Function or operation            | Instruction                |
|----------------------------------|----------------------------|
| Read data TLB lockdown register  | MRC p15, 0, Rd, c10, c0, 0 |
| Write data TLB lockdown register | MCR p15, 0, Rd, c10, c0, 0 |

UNP/SBZ Unpredictable/should be zero. Reserved.

Victim Victim automatically increments after each table walk resulting in an entry being written into the lockdown part of the TLB.

P Preserved bit indicates where subsequent hardware page walks place the TLB entry. In the:

0: set associative region of the TLB

1: lockdown region at the entry specified by victim

#### CP15 r13

#### Fast context switch extension (FCSE) PID register



#### **Description:**

The FCSE PID register is selected when  $Opcode_2 = 0$ .

Addresses issued by the ARM9EJ core in the range 0 to 32 Mbyte are translated in accordance with the value contained in this register. Address A becomes A + (FCSE PID x 32 Mbyte). It is this modified address that is seen by the caches and MMU. Addresses above 32 Mbyte are not modified. The FCSE PID is a seven-bit field, enabling 128 x 32 Mbyte processes to be mapped.

If the FCSE PID is 0, there is a flat-mapping between the virtual addresses output by the ARM9EJ core and the modified virtual addresses used by the caches and MMU. The FCSE PID is set to 0 at system reset. If the MMU is disabled no FCSE address translation occurs. FCSE translation is not applied for addresses used for entry based cache of TLB maintenance operations. For these operations, VA = MVA.

A fast context switch can be performed by writing to CP15 register 13 with Opcode\_2 = 0. The content of the caches and the TLB do not have to be flushed after a fast context switch because they will hold valid address tags. The two instructions after the FCSE PID has been written have been fetched with the old FCSE PID, as the following code example shows:

```
{FCSE PID = 0}
MOV r0, #1:SHL:25;fetched with FCSE PID = 0
MCR p15, 0, r0, c13, c0, 0;fetched with FCSE PID = 0
A1;fetched with FCSE PID = 0
A2;fetched with FCSE PID = 0
A3;fetched with FCSE PID = 1
```

RM0040 ARM926EJ

Table 14. FCSE operation functions and instructions to access CP15 r13 FCSE PID

| Function or operation | Data format | Instruction                |
|-----------------------|-------------|----------------------------|
| Read FCSE PID         | FCSE PID    | MRC p15, 0, Rd, c13, c0, 0 |
| Write FCSE PID        | FCSE PID    | MCR p15, 0, Rd, c13, c0, 0 |

CP15 r13 **Context ID register** Context Identifier, bits [31:16] Context Identifier, bits [15:0]

RW

**Description:** The context ID register is selected when Opcode\_2 = 1.

It provides a mechanism to allow real-time trace tools to identify the currently executing process in multi-tasking environments.

Table 15. Context ID register operations

| Function or operation | Data format | Instruction                |
|-----------------------|-------------|----------------------------|
| Read context ID       | context ID  | MRC p15, 0, Rd, c13, c0, 1 |
| Write context ID      | context ID  | MCR p15, 0, Rd, c13, c0, 1 |

# 5 Level 2 cache controller (L2CC)

The L2CC is controlled by a set of 32-bit memory-mapped registers that occupy a relocatable 4KB memory space starting from address L2CC\_Base = 0x1021\_0000.

All registers except some Test and Debug registers accept 32-bits accesses only.

The Auxiliary Control register, L2CC\_ACR, must only be written with a read-modify-write type access when the cache is turned off.

Data line and tag line registers, L2CC\_LDAT and L2CC\_LTAG, support 64-bit transfer to enable setting or reading registers with LDM/STM instructions.

You must disable the L2CC by writing to the L2CC Control Register, L2CC\_CR, and perform a Cache Sync operation (by writing to L2CC\_CSYNC register) before writing to any of the other internal registers.

Reads to an unmapped register return 0x0.



# 5.1 L2CC register summary

Table 16. L2CC register list

| Offset               | Register name | Description                                          | Page |
|----------------------|---------------|------------------------------------------------------|------|
| 0x00                 | L2CC_ID       | L2CC ID Register                                     | 52   |
| 0x04                 | L2CC_TYP      | L2CC Type Register                                   | 52   |
| 0x100                | L2CC_CR       | L2CC Control Register                                | 53   |
| 0x104                | L2CC_ACR      | L2CC Auxiliary Control Register                      | 53   |
| 0x730                | L2CC_CSYNC    | L2CC Cache Sync Register                             | 55   |
| 0x770                | L2CC_ILIPA    | L2CC Invalidate Line by PA Register                  | 56   |
| 0x77C                | L2CC_IWAY     | L2CC Invalidate by Way Register                      | 56   |
| 0x7B0                | L2CC_CLIPA    | L2CC Clean Line by PA Register                       | 57   |
| 0x7B8                | L2CC_CLIWI    | L2CC Clean Line by Way/Index Register                | 57   |
| 0x7BC                | L2CC_CWAY     | L2CC Clean by Way Register                           | 58   |
| 0x7F0                | L2CC_CILIPA   | L2CC Clean and Invalidate Line by PA Register        | 57   |
| 0x7F8                | L2CC_CILIWI   | L2CC Clean and Invalidate Line by Way/Index Register | 59   |
| 0x7FC                | L2CC_CIWAY    | L2CC Clean and Invalidate by Way Register            | 59   |
| 0x900                | L2CC_LCKWD    | L2CC Lockdown by Way - D Side Register               | 60   |
| 0x904                | L2CC_LCKWI    | L2CC Lockdown by Way - I Side Register               | 60   |
| 0xF00                | L2CC_TSTOP    | L2CC Test Operation Register                         | 61   |
| 0xF10<br>to<br>0xF2C | L2CC_LDAT0.7  | L2CC Line Data 0 to 7 Registers                      | 62   |
| 0xF30                | L2CC_LTAG     | L2CC Line Tag Register                               | 62   |
| 0xF40                | L2CC_DBGCR    | L2CC Debug Control Register                          | 63   |



## 5.2 L2CC register descriptions

L2CC\_ID L2CC ID Register

| 31 | 30 | 29 | 20   | 21    | 20 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 10 | 17  | 10  | 13 | 14 | 13 | 12 | <br>10 | J | 0     | ,    | U  | 5 | 4 | J   |       | U |
|----|----|----|------|-------|----|----|----|----|----|----|----|----|----|-----|-----|----|----|----|----|--------|---|-------|------|----|---|---|-----|-------|---|
|    |    |    | Desi | igner | •  |    |    |    |    |    |    |    | R  | ESE | RVE | D  |    |    |    |        | Р | artNı | umbe | er |   |   | Rev | ision |   |
| R  |    |    |      |       |    |    |    |    |    |    |    |    |    | F   | }   |    |    |    |    |        |   | F     | }    |    |   |   |     | 7     |   |

Address: L2CCBaseAddress + 0x00

Type: R

**Reset:** 0x41000041

**Description:** L2CC\_ID is the read-only ID Register that returns the 32-bit device ID code of the

L2CC

[31:24] Designer: These bits read back as 0x41[9:6] PartNumber: These bits read back as 0x1[5:0] Revision: These bits read back as 0x03

#### L2CC\_TYP

#### **L2CC Type Register**

| 31 | 30 | 29 | 28 | 27       | 26 | 25 | 24 | 23 | 22 | 21              | 20 | 19       | 18                   | 17 | 16 | 15 | 14       | 13 | 12 | 11 | 10 | 9               | 8 | /        | 6 | 5                   | 4       | 3 | 2 | 1        | 0 |
|----|----|----|----|----------|----|----|----|----|----|-----------------|----|----------|----------------------|----|----|----|----------|----|----|----|----|-----------------|---|----------|---|---------------------|---------|---|---|----------|---|
|    |    |    |    | RESERVED |    |    |    |    |    | Way_size_D_side |    | RESERVED | Associativity_D_side |    |    |    | RESERVED |    |    |    |    | Way_size_I_side |   | RESERVED |   | Accordativity Leide | , I - N |   |   | RESERVED |   |
|    |    |    |    | R        |    |    |    |    |    | R               |    | R        | R                    |    |    |    | R        |    |    |    |    | R               |   | R        |   | F                   | 3       |   |   | R        |   |

Address: L2CCBaseAddress + 0x04

Type: R

**Reset:** 0x1C100100

**Description:** L2CC\_TYP is the read-only register that returns the 32-bit Cache Type, which makes

the cache parameter a product of cache way size and the asociativity.

 $\hbox{[22:20]} \ \ \textbf{Way\_size\_D\_side:} \ \ \hbox{These bits reflects the bits [19:17] of L2CC\_ACR register }$ 

[18] Associativity\_D\_side: These bits reflects the bits [16:13] of L2CC\_ACR register

[10:8] Way\_size\_I\_side: These bits reflects the bits [19:17] of L2CC\_ACR register

[6:3] Associativity\_I\_side: These bits reflects the bits [16:13] of L2CC\_ACR register

#### L2CC\_CR

#### **L2CC Control Register**

| 3 | 1 3 | 30 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16       | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0       |
|---|-----|-------|----|----|----|----|----|----|----|----|----|----|----|----|----------|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---------|
|   |     |       |    |    |    |    |    |    |    |    |    |    |    |    | RESERVED |    |    |    |    |    |    |   |   |   |   |   |   |   |   |   | L2EN    |
|   |     |       |    |    |    |    |    |    |    |    |    |    |    |    | R        |    |    |    |    |    |    |   |   |   |   |   |   |   |   |   | R/<br>W |

Address: L2CCBaseAddress + 0x100

Type: R/W

**Reset:** 0x00000000

**Description:** L2CC\_CR is the L2CC control register, and must be accessed using a read-modify-

write sequence.

Note: If the L2EN bit is change while a transaction is on going in the L2CC, that transaction completes as if the enable bit did not change, so an ongoing linefill, and possible subsequent line eviction, completes even if the cache is turned off.

[0] L2EN: Level 2 Cache Enable bit. This bit enables or disables the L2CC:

0: L2CC cache in bypass mode (disabled),

1: L2CC cache is enabled.

#### L2CC\_ACR

#### **L2CC Auxiliary Control Register**

| 31 | 30 | 29 | 28       | 27 | 26 | 25 | 24      | 23      | 22       | 21      | 20      | 19 | 18      | 17 | 16 | 15   | 14 | 13 | 12      | 11 | 10      | 9 | 8 | 7      | 6 | 5 | 4        | 3 | 2 | 1        | 0 |
|----|----|----|----------|----|----|----|---------|---------|----------|---------|---------|----|---------|----|----|------|----|----|---------|----|---------|---|---|--------|---|---|----------|---|---|----------|---|
|    |    |    | RESERVED |    |    |    | EABDIS  | WRAOVR  | SHATOVEN | PAREN   | EVMBEN  |    | WAYSIZE |    |    | Coov |    |    | WRAPDIS |    | DIRTLAT |   |   | TAGLAT |   |   | DATWRLAT |   |   | DATRDLAT |   |
|    |    |    | R        |    |    |    | R/<br>W | R/<br>W | R/<br>W  | R/<br>W | R/<br>W |    | R/W     |    |    | R/   | W  |    | R/<br>W |    | R/W     |   |   | R/W    |   |   | R/W      |   |   | R/W      |   |

Address: L2CCBaseAddress + 0x104

Type: R/W

**Reset:** 0x00000000

**Description:** L2CC\_ACR is the L2CC auxiliary control register.

[24] EABDIS: Exclusive Abort Disable bit

0: L2CC sends an ERROR response back to exclusive access in a cachable, shared memory region with shared override bit set (default after reset),

1: Abort generation for exclusive access disabled. Treated as cachable non-shared accesses.

[23] WRAOVR: Write Allocate Override

0: Use of HPROT attributes (default after reset),

1: Override HPROT attributes. All Write-Through and Writeback accesses are read-write-allocate.

[22] **SHATOVEN:** Shared Attribute Override Enable

0: Shared accesses treated as non-cachable (default after reset),

1: Shared attribute internally ignored but still forwarded to system memory.

- [21] PAREN: Parity Enable
  - 0: Disabled (default after reset),
  - 1: Enabled.
- [20] EVMBEN: Event Bus Enable
  - 0: Disabled (default after reset),
  - 1: Enabled.
- [19:17] WAYSIZE: Way Size
  - 000: Reserved,
  - 001: 16 KBytes (default after reset),
  - 010: 32 KBytes,
  - 011: 64 KBytes,
  - 100: 128 KBytes,
  - 101: 256 KBytes,
  - 110: to
  - 111: Reserved.
- [16:13] ASSO: Associativityto
  - 0000: Cache absent (default after reset),
  - 0001: Direct-mapped cache,
  - 0010: 2-way cache,
  - 0011: 3-way cache,
  - 0100: ,4-way cache,
  - 0101: 5-way cache,
  - 00110: 6-way cache,
  - 111: 7-way cache,
  - 1000: 8-way cache,
  - 1001:
  - 1111: Reserved.
  - [12] WRAPDIS: Wrap Accesses Disabled
    - 0: AHB Master ports can perform wrap accesses (default after reset),
    - 1: Wrap accesses requested on AHB slave ports are converted to linear accesses on AHB master ports.
  - [11:9] **DIRTLAT:** Latency for dirty RAMDefines the number of CPU clock-cycles used for accessing the Dirty RAM:
    - 000: 1 cycle, i.e. no additional latency: do not use this value,
    - 001: 2 cycles of latency,
    - ••
    - 111: 8 cycles of latency (default after reset)

Note: The minimum value when CPU clock is 264 MHz at 1.2V and 332MHz at 1.4V is 2 cycles of latency, so set DIRTLAT to 001b.



[8:6] **TAGLAT:** Latency for tag RAMDefines the number of CPU clock-cycles used for accessing the Tag RAM:

000: 1 cycle, i.e. no additional latency: do not use this value,

001: 2 cycles of latency,

..

111: 8 cycles of latency (default after reset)

Note: The minimum value when CPU clock is 264 MHz at 1.2V and 332MHz at 1.4V is 2 cycles of latency, so set TAGLAT to 001b.

[5:3] **DATWRLAT:** Latency for data RAM writes. Defines the number of CPU clock-cycles used for accessing the data RAM write operations:

Note: The minimum value when CPU clock is 264 MHz at 1.2V and 332MHz at 1.4V is 2 cycles of latency, so set DATWRLAT to 001b.

000: 1 cycle, i.e. no additional latency: do not use this value,

001: 2 cycles of latency,

..

111: 8 cycles of latency (default after reset),

[2:0] **DATRDLAT:** Latency for data RAM reads. Defines the number of CPU clock-cycles used for accessing the data RAM read operations:

000: 1 cycle, i.e. no additional latency: do not use this value,

001: 2 cycles of latency,

..

111: 8 cycles of latency (default after reset)

Note: The minimum value when CPU clock is 264 MHz at 1.2V and 332MHz at 1.4V is 2 cycles of latency, so set DATRDLAT to 001b.

#### L2CC\_CSYNC

#### **L2CC Cache Sync Register**

 $31 \quad 30 \quad 29 \quad 28 \quad 27 \quad 26 \quad 25 \quad 24 \quad 23 \quad 22 \quad 21 \quad 20 \quad 19 \quad 18 \quad 17 \quad 16 \quad 15 \quad 14 \quad 13 \quad 12 \quad 11 \quad 10 \quad 9 \quad 8 \quad 7 \quad 6 \quad 5 \quad 4 \quad 3 \quad 2 \quad 1 \quad 0$ 

RESERVED R/W

Address: L2CCBaseAddress + 0x730

Type: R/W

**Reset:** 0x00000000

Description: L2CC CSYN

L2CC\_CSYNC performs a L2CC Cache Sync operation when it is written. Written data is don't care, and is not memorized. Read accesses from this register always return 0x0. A Cache Sync operation performs the following operations:

- Drain write buffer (WB). and eviction buffer (EB) to System (L3) memory
- Drain write-allocate buffer (WA) to the L2CC data RAM.

Note: The Cache Sync operation is considered to be complete when the write buffer (WB), eviction buffer (EB) and write-allocate buffer (WA) are empty, regardless of on-going linefills that could generate a new eviction.



#### L2CC ILIPA

#### L2CC Invalidate Line by PA Register

31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0

| RESERVED | TAGADDR | RESERVED | DATAADDR | RESERVED |
|----------|---------|----------|----------|----------|
| R        | R       | R        | R        | R        |

Address: L2CCBaseAddress + 0x770

Type: R

**Reset:** 0x00000000

**Description:** L2CC\_ILIPA register allows to invalidate the L2CC line specified by its Physical

Address (PA) (the line is marked as not valid). This register is always read as 0x0.

Note: Cache maintenance operations are atomic operations (AHB bus from which this register is written to is blocked until the operation completes), and writing to the

register starts the operation, on the line specified here by {Tag, Index}.

[27:19] TAGADDR: Tag RAM address bits. TAGADDR[8:0] are the LSBs of Tag RAM address bus.

[13:5] **DATAADDR:** Data RAM address bits. DATAADDR[8:0] are the LSBs of Data RAM address bus for the line to be invalidated.

#### L2CC\_IWAY

#### L2CC Invalidate by Way Register

| 3 | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20  | 19  | 18 | 1/ | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | /       | 6       | 5       | 4       | 3       | 2       | 1       | 0       |
|---|----|----|----|----|----|----|----|----|----|----|----|-----|-----|----|----|----|----|----|----|----|----|----|---|---|---------|---------|---------|---------|---------|---------|---------|---------|
|   |    |    |    |    |    |    |    |    |    |    | R  | ESE | RVE | D  |    |    |    |    |    |    |    |    |   |   | W<br>7  | W<br>6  | W<br>5  | W<br>4  | W<br>3  | W<br>2  | W<br>1  | W<br>0  |
|   |    |    |    |    |    |    |    |    |    |    |    | F   | 3   |    |    |    |    |    |    |    |    |    |   |   | R/<br>W |

Address: L2CCBaseAddress + 0x77C

Type: R/W

**Reset:** 0x00000000

**Description:** L2CC\_IWAY register allows to invalidate all data in the specified ways including dirty

data. This register is always read as 0x0.

Note: Way-based cache maintenance operations are background operation, so writing to the register starts the operation, on the ways for which bit Wn is written to 1b in L2CC\_IWAY register. The Way bits Wn are reset to 0b as the respective ways are invalidated, so the L2CC\_IWAY register must be polled to see when the operation has completed.

[7:0] **W[7:0]:** Way bit n (n = 0..7)Writing 0b do not invalidate data in way n, writing 1b invalidate data in way n,

Reading 0b: no operation or maintenance operation is completed on way n, Reading 1b: maintenance operation is on going/not completed on way n.



R

#### L2CC CLIPA

R

#### L2CC Clean Line by PA Register

R

31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0 RESERVED TAGADDR RESERVED DATAADDR RESERVED

R

Address: L2CCBaseAddress + 0x7B0

R

Type: R

Reset: 0x00000000

**Description:** L2CC CLIPA register allows to clean the L2CC line specified by its Physical Address (PA). The clean operation:

- write the specified L2CC line to main memory if the line is marked as valid and
- mark the line as not dirty, valid bit is unchanged. This register is always read as 0x0.

Note: Cache maintenance operations are atomic operations (AHB bus from which this register is written to is blocked until the operation completes), and writing to the register starts the operation, on the line specified here by {Tag, Index}.

- [27:19] TAGADDR: Tag RAM address bits. TAGADDR[8:0] are the LSBs of Tag RAM address bus for the line to be cleaned.
- [13:5] DATAADDR: Data RAM address bits. DATAADDR[8:0] are the LSBs of Data RAM address bus for the line to be cleaned.

#### L2CC\_CLIWI

#### L2CC Clean Line by Way/Index Register

| 31 | 30  | 29 | 20 | 21 | 20 | 25 | 24 | 23 | 22  | 21  | 20  | 19 | 10 | 17 | 10 | 15 | 14 | 13 | 12 | 11 | 10  | 9   | 0  | -/ | O | 5 | 4 | 3  |     | - 1 | U |
|----|-----|----|----|----|----|----|----|----|-----|-----|-----|----|----|----|----|----|----|----|----|----|-----|-----|----|----|---|---|---|----|-----|-----|---|
| ,  | WAY |    |    |    |    |    |    |    | RES | SER | /ED |    |    |    |    |    |    |    |    |    | DAT | AAC | DR |    |   |   |   | RE | SER | /ED |   |
|    | R   |    |    |    |    |    |    |    |     | R   |     |    |    |    |    |    |    |    |    |    |     | R   |    |    |   |   |   |    | R   |     |   |

Address: L2CCBaseAddress + 0x7B8

Type: R

Reset: 0x00000000

L2CC\_CLIWI register allows to clean the L2CC line specified by its Index/Way. The **Description:** clean operation:

- write the specific L2CC line within the specified way to main memory if the line is marked as valid and dirty
- mark the line as not dirty, valid bit is unchanged. This register is always read as 0x0.

Note: Cache maintenance operations are atomic operations (AHB bus from which this register is written to is blocked until the operation completes), and writing to the register starts the operation, on the line specified here by {Way, Index}.

- [31:29] WAY: Way bits. Way number for the line to be cleaned.
- [13:5] DATAADDR: Data RAM address bits. DATAADDR[8:0] are the LSBs of Data RAM address bus for the line to be cleaned.

ERICSSON

#### L2CC\_CWAY

#### L2CC Clean by Way Register

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20  | 19  | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7       | 6       | 5       | 4       | 3       | 2       | 1       | 0       |
|----|----|----|----|----|----|----|----|----|----|----|-----|-----|----|----|----|----|----|----|----|----|----|---|---|---------|---------|---------|---------|---------|---------|---------|---------|
|    |    |    |    |    |    |    |    |    |    | R  | ESE | RVE | D  |    |    |    |    |    |    |    |    |   |   | W<br>7  | W<br>6  | W<br>5  | W<br>4  | W<br>3  | W<br>2  | W<br>1  | W<br>0  |
|    |    |    |    |    |    |    |    |    |    |    | F   | 3   |    |    |    |    |    |    |    |    |    |   |   | R/<br>W |

Address: L2CCBaseAddress + 0x7BC

R/W Type:

0x0000000 Reset:

**Description:** L2CC\_CWAY register allows to clean all data in the specified ways. The clean

operation:

write each line of the specified L2CC ways to main memory if the line is marked as valid and dirty

mark the lines as not dirty, valid bits are unchanged. This register is always read

Note: Way-based cache maintenance operations are background operation, so writing to the register starts the operation, on the ways for which bit Wn is written to 1b in L2CC\_CWAY register. The Way bits Wn are reset to 0b as the respective ways are cleaned, so the L2CC\_CWAY register must be polled to see when the operation has completed.

[7:0] **W[7:0]:** Way bit n (n = 0..7)Writing 0b do not clean data in way n,

Writing 1b clean data in way n,

Reading 0b: no operation or maintenance operation is completed on way n, Reading 1b: maintenance operation is on going/not completed on way n.

#### L2CC CILIPA

### L2CC Clean and Invalidate Line by PA Register

| 31 | 30   | 29  | 28 | 27 | 26 | 25 | 24 | 23  | 22 | 21 | 20 | 19 | 18 | 17  | 16  | 15  | 14 | 13 | 12 | 11 | 10  | 9   | 8  | 7 | 6 | 5 | 4 | 3   | 2    | 1   | 0 |
|----|------|-----|----|----|----|----|----|-----|----|----|----|----|----|-----|-----|-----|----|----|----|----|-----|-----|----|---|---|---|---|-----|------|-----|---|
| F  | RESE | RVE | D  |    |    |    | TA | GAD | DR |    |    |    |    | RES | SER | /ED |    |    |    |    | DAT | AAC | DR |   |   |   |   | RES | SER\ | /ED |   |
|    | F    | 3   |    |    |    |    |    | R   |    |    |    |    |    |     | R   |     |    |    |    |    |     | R   |    |   |   |   |   |     | R    |     |   |

Address: L2CCBaseAddress + 0x7F0

Type: R

Reset: 0x00000000

L2CC CILIPA register allows to clean and mark as not valid the L2CC line specified **Description:** 

by its Physical Address (PA). The clean and invalidate operation:

write the specified L2CC line to main memory if the line is marked as valid and

mark the line as not valid. This register is always read as 0x0.

Note: Cache maintenance operations are atomic operations (AHB bus from which this register is written to is blocked until the operation completes), and writing to the register starts the operation, on the line specified here by {Tag, Index}.

[27:19] **TAGADDR:** Tag RAM address bits. TAGADDR[8:0] are the LSBs of Tag RAM address bus for the line to be cleaned and invalidated.

[13:5] **DATAADDR:** Data RAM address bits. DATAADDR[8:0] are the LSBs of Data RAM address bus for the line to be cleaned and invalidated.

#### L2CC\_CILIWI

# L2CC Clean and Invalidate Line by Way/Index Register

31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0

WAY

RESERVED

RESERVED

RESERVED

RESERVED

Address: L2CCBaseAddress + 0x7F8

Type: R

**Reset:** 0x00000000

Description: L2CC\_CLIWI register allows to clean and invalidate the L2CC line specified by its

Index/Way. The clean and invalidate operation:

 write the specific L2CC line within the specified way to main memory if the line is marked as valid and dirty

mark the line as not valid. This register is always read as 0x0.

Note: Cache maintenance operations are atomic operations (AHB bus from which this register is written to is blocked until the operation completes), and writing to the register starts the operation, on the line specified here by {Way, Index}.

[31:29] **WAY:** Way bits. Way number for the line to be cleaned and invalidated.

[13:5] **DATAADDR:** Data RAM address bits. DATAADDR[8:0] are the LSBs of Data RAM address bus for the line to be cleaned and invalidated.

#### L2CC\_CIWAY

#### L2CC Clean and Invalidate by Way Register

|   | 31 | 30 | 29 | 28 | 21 | 20 | 25 | 24 | 23 | 22 | 21 | 20  | 19  | 18 | 17 | 10 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | Ö | /       | О       | Э       | 4       | 3       | 2      | ı       | U       |
|---|----|----|----|----|----|----|----|----|----|----|----|-----|-----|----|----|----|----|----|----|----|----|----|---|---|---------|---------|---------|---------|---------|--------|---------|---------|
|   |    |    |    |    |    |    |    |    |    |    | P  | ESE | RVE | D  |    |    |    |    |    |    |    |    |   |   | W<br>7  | W<br>6  | W 5     | W<br>4  | W<br>3  | W<br>2 | W<br>1  | W<br>0  |
| Ī |    |    |    |    |    |    |    |    |    |    |    | F   | 3   |    |    |    |    |    |    |    |    |    |   |   | R/<br>W | R/<br>W | R/<br>W | R/<br>W | R/<br>W |        | R/<br>W | R/<br>W |

Address: L2CCBaseAddress + 0x7FC

Type: R/W

**Reset:** 0x00000000

**Description:** L2CC\_CIWAY register allows to clean and invalidate all data in the specified ways.

The clean and invalidate operation:

 write each line of the specified L2CC ways to main memory if the line is marked as valid and dirty

mark the lines as not valid. This register is always read as 0x0.

Note: Way-based cache maintenance operations are background operation, so writing to the register starts the operation, on the ways for which bit Wn is written to 1b in L2CC\_CIWAY register. The Way bits Wn are reset to 0b as the respective ways are cleaned, so the L2CC\_CIWAY register must be polled to see when the operation has completed.

[7:0] **W[7:0]:** Way bit n (n = 0..7).

Writing 0b does not clean and invalidate data in way n,

Writing 1b cleans and invalidates data in way n,

Reading 0b: no operation or maintenance operation is completed on way n, Reading 1b: maintenance operation is on going/not completed on way n.

#### L2CC\_LCKWD

#### L2CC Lockdown by Way - D Side Register

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20  | 19  | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7       | 6       | 5       | 4       | 3       | 2       | 1      | 0       |
|----|----|----|----|----|----|----|----|----|----|----|-----|-----|----|----|----|----|----|----|----|----|----|---|---|---------|---------|---------|---------|---------|---------|--------|---------|
|    |    |    |    |    |    |    |    |    |    | R  | ESE | RVE | D  |    |    |    |    |    |    |    |    |   |   | W<br>7  | W<br>6  | W<br>5  | W<br>4  | W<br>3  | W<br>2  | W<br>1 | W<br>0  |
|    |    |    |    |    |    |    |    |    |    |    | F   | 3   |    |    |    |    |    |    |    |    |    |   |   | R/<br>W | R/<br>W | R/<br>W | R/<br>W | R/<br>W | R/<br>W |        | R/<br>W |

Address: L2CCBaseAddress + 0x900

Type: R/W

**Reset:** 0x00000000

**Description:** 

If a cache lookup misses and a cache linefill is required, there are eight possible locations where the new line can be placed. Lockdown format C restricts the cache replacement algorithm to only use a subset of the eight possible locations. The choice of an 8-way L2CC increases hit rate and increases effectiveness of Lockdown Format C. With Lockdown Format C, a block of the L2CC can be used as a form of frame buffer.

If all ways are locked, a linefill is performed on a cache miss, reading eight words from external memory, but the cache is not updated with the linefill data. In the same way, Write-Through write allocate and Write-Back write allocate accesses are treated as normal Write-Through and Write-Back accesses respectively.

L2CC\_LCKWD register allows to lock the specified ways for the Data side.

[7:0] **W[7:0]:** Way bit n (n = 0..7). Writing 0b do lock way n on data side,

Writing 1b way n on data side,

Reading 0b: way n is not locked on data side, Reading 1b: way n is locked on data side.

#### L2CC\_LCKWI

#### L2CC Lockdown by Way - I Side Register

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20   | 19  | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7       | 6       | 5       | 4       | 3      | 2       | 1       | 0       |
|----|----|----|----|----|----|----|----|----|----|----|------|-----|----|----|----|----|----|----|----|----|----|---|---|---------|---------|---------|---------|--------|---------|---------|---------|
|    |    |    |    |    |    |    |    |    |    | F  | RESE | RVE | D  |    |    |    |    |    |    |    |    |   |   | W<br>7  | W<br>6  | W<br>5  | W<br>4  | W<br>3 | W<br>2  | W<br>1  | W<br>0  |
|    |    |    |    |    |    |    |    |    |    |    | F    | 3   |    |    |    |    |    |    |    |    |    |   |   | R/<br>W | R/<br>W | R/<br>W | R/<br>W |        | R/<br>W | R/<br>W | R/<br>W |

Address: L2CCBaseAddress + 0x904

Type: R/W

**Reset:** 0x00000000

**Description:** If a cache lookup misses and a cache linefill is required, there are eight possible

locations where the new line can be placed. Lockdown format C restricts the cache replacement algorithm to only use a subset of the eight possible locations. The choice of an 8-way L2CC increases hit rate and increases effectiveness of Lockdown Format C. With Lockdown Format C, a block of the L2CC can be used as a form of frame

buffer.

If all ways are locked, a linefill is performed on a cache miss, reading eight words from external memory, but the cache is not updated with the linefill data. In the same way, Write-Through write allocate and Write-Back write allocate accesses are treated as normal Write-Through and Write-Back accesses respectively.

L2CC\_LCKWI register allows to lock the specified ways for the Instruction side.

[7:0] **W[7:0]:** Way bit n (n = 0..7)

Writing 0b do lock way n on instruction side,

Writing 1b way n on instruction side,

Reading 0b: way n is not locked on instruction side, Reading 1b: way n is locked on instruction side.

#### L2CC\_TSTOP

#### **L2CC Test Operation Register**

| 31 | 30  | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21       | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9        | 8 | 7 | 6 | 5 | 4 | 3                | 2        | 1 | 0       |  |
|----|-----|----|----|----|----|----|----|----|----|----------|----|----|----|----|----|----|----|----|----|----|----|----------|---|---|---|---|---|------------------|----------|---|---------|--|
|    | WAY |    |    |    |    |    |    |    |    | RESERVED |    |    |    |    |    |    |    |    |    |    |    | DATAADDR |   |   |   |   |   | ָ<br>ב<br>ב<br>ב | HESERVED |   | nRW     |  |
|    | R/W |    |    |    |    |    |    |    |    | R        |    |    |    |    |    |    |    |    |    |    |    | R/W      |   |   |   |   |   | ı                | 3        |   | R/<br>W |  |

Address: L2CCBaseAddress + 0xF00

Type: R/W

**Reset:** 0x00000000

**Description:** The L2CC\_TSTOP Test Operation Register enables the contents of the L2CC to be

read and written for test purpose.

For cache line read, L2CC\_TSTOP register is written with the nRW bit cleared so that the content of the line designated by the Index/Way fields is put in the line data registers and its attributes put in the Line Tag Register. All information needed about the cache line can then be retrieved by reading via the Line Data Registers (L2CC\_LDAT0..7) and Line Tag Registers (L2CC\_LTAG).

For cache line writes, all line data and attributes must be written first in both the Line Data Registers (L2CC\_LTAG) and Line Tag Registers. At this time, by writing to the

Test Operation Register L2CC\_TSTOP, the cache line designated by the Index/Way fields is updated with register contents.

[31:29] WAY: Way bits. Way number for the line to be read or written in the Test Operation.

[13:5] **DATAADDR:** Data RAM address bits. DATAADDR[8:0] are the LSBs of Data RAM address bus for the line to be read or written in the Test Operation.

[0] **nRW:** Read or Write test operation. Defines the direction (read or write) of the Test Operation:

0: Read Test Operation1: Write Test Operation

#### L2CC\_LDAT0..7

#### L2CC Line Data 0 to 7 Registers

 $31 \quad 30 \quad 29 \quad 28 \quad 27 \quad 26 \quad 25 \quad 24 \quad 23 \quad 22 \quad 21 \quad 20 \quad 19 \quad 18 \quad 17 \quad 16 \quad 15 \quad 14 \quad 13 \quad 12 \quad 11 \quad 10 \quad 9 \quad 8 \quad 7 \quad 6 \quad 5 \quad 4 \quad 3 \quad 2 \quad 1 \quad 0$ 

LINE\_DATA\_WORDx

R/W

**Address:** L2CC Base + 0xF10 + 0x4 \* x, x = 0..7

Type: R/W

**Reset:** 0x00000000

**Description:** For cache line read, test operation is written with the nRW bit cleared so that the

content of the line designated by the Index/Way fields is put in the line data registers and its attributes put in the Line Tag Register. All information needed about the cache line can then be retrieved by reading via the Line Data Registers (L2CC\_LDAT0..7)

and Line Tag Registers (L2CC\_LTAG).

For cache line writes, all line data and attributes must be written first in both the Line Data Registers (L2CC\_LTAG) and Line Tag Registers. At this time, by writing to the Test Operation Register, the cache line designated by the Index/Way fields is updated

with register contents.

#### L2CC LTAG

#### **L2CC Line Tag Register**

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13    | 12    | 11    | 10 | 9       | 8 | 7 | 6 | 5 | 4 | 3        | 2 | 1 | 0 |
|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|-------|-------|-------|----|---------|---|---|---|---|---|----------|---|---|---|
|    |    |    |    |    |    |    |    | Ç  | Ď. |    |    |    |    |    |    |    |    | VALID | DIRT1 | DIRTO |    | VICTIMP |   |   |   |   |   | HESERVED |   |   |   |
|    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    | B     | Ь     | Ь     |    | B       |   |   |   |   |   | _        |   |   |   |

Address: L2CCBaseAddress + 0xF30

Type: R

**Reset:** 0x00000000

**Description:** For cache line read, test operation is written with the nRW bit cleared so that the

content of the line designated by the Index/Way fields is put in the line data registers

and its attributes put in the Line Tag Register.

All information needed about the cache line can then be retrieved by reading via the Line Data Registers (L2CC\_LDAT0..7) and Line Tag Registers (L2CC\_LTAG). For cache line writes, all line data and attributes must be written first in both the Line Data Registers (L2CC\_LTAG) and Line Tag Registers. At this time, by writing to the Test

Operation Register, the cache line designated by the Index/Way fields is updated with register contents.

- [31:14] **TAG:** Tag. An invalid line always has its tag set to zero until it has been written through a test operation.
  - [13] **VALID:** Valid. An invalid line always has its tag set to zero until it has been written through a test operation.
  - [12] **DIRT1:** Dirty 1. Defines state of the last four words in the cache line, words 4-8.
  - [11] **DIRTO:** Dirty 0. Defines state of the first four words in the cache line, words 0-3.
  - [10:8] VICTIMP: Victim Pointer. Defines last allocated way:..

000: way 0 111: way 7

#### L2CC\_DBGCR

#### **L2CC Debug Control Register**

| 31 | 1 3 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17               | 16       | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1       | 0       |
|----|-----|----|----|----|----|----|----|----|----|----|----|----|----|----|------------------|----------|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---------|---------|
|    |     |    |    |    |    |    |    |    |    |    |    |    |    |    | ָ<br>נ<br>נ<br>נ | KESEKVED |    |    |    |    |    |    |   |   |   |   |   |   |   |   | DWB     | DCL     |
|    |     |    |    |    |    |    |    |    |    |    |    |    |    |    | ı                | R        |    |    |    |    |    |    |   |   |   |   |   |   |   |   | R/<br>W | R/<br>W |

Address: L2CCBaseAddress + 0xF40

Type: R/W

**Reset:** 0x00000000

**Description:** L2CC\_DBGCR register forces specific cache behavior required for debug.

- [1] DWB: Disable Write-Back
  - 0: Enable Write-Back behavior (default after reset)
  - 1: Force Write-Through and read-allocate only behavior.
- [0] DCL: Disable Write-Back
  - 0: Enable cache linefills (default after reset)
  - 1: Disable cache linefills.

#### Forcing Write-Through behavior

Setting the DWB bit to 1 forces the L2CC to treat all cachable accesses as though they are in a Write-Through no write-allocate region of memory. Setting the DWB bit overrides access attributes. If the cache contains dirty cache lines, these remain dirty

while the DWB bit is set, unless they are written back because of a Write-Back eviction after a linefill, or because of an explicit clean operation. Lines that are cleaned are not marked as dirty if they are updated while the DWB is set. This functionality enables a debugger to download code or data to external memory, without the requirement to clean part or the entire cache to ensure that the code or data being downloaded has been written to external memory.

If the DWB is set, and a write is made to a cache line that is dirty, then both the cache line and the external memory are updated with the write data. Other entries in the cache line still have to be written back to main memory to achieve coherency.



#### Disabling cache linefills

Setting the DCL bit prevents the cache from being updated when performing a linefill on a miss. When set, a linefill is performed on a cache miss, reading eight words from external memory, but the cache is not updated with the linefill data. This mode of operation is required for debug so that the memory image, as seen by the CPU core, can be examined in a noninvasive manner. Cache hits read data words from the cache, and cache misses from a cachable region read words directly from memory.

Setting the DCL bit overrides the write-allocate attributes. Write-Through write allocate and Write-Back write allocate accesses are treated as normal Write-Through and Write-Back accesses respectively.



# 6 L2CC event monitor (L2EM)

The L2EM contains ten registers, shown in *Table 17* 

# 6.1 L2EM addressing

The L2EM\_Base address is 0x1021\_1000.

# 6.2 L2EM register summary

Table 17. L2EM register list

| Offset               | Register name | Description                            | Page      |
|----------------------|---------------|----------------------------------------|-----------|
| 0x00                 | L2EM_CR       | L2EM Control Register                  | <i>66</i> |
| 0x04                 | L2EM_CS       | L2EM Counter Status Register           | 66        |
| 0x100<br>to<br>0x10C | L2EM_CC03     | L2EM Counter Configuration Register 03 | 67        |
| 0x200<br>to<br>0x20C | L2EM_CT03     | L2EM Counter x Register 03             | 68        |



## 6.3 L2EM register descriptions

#### L2EM CR

#### **L2EM Control Register**

| 3 | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22          | 21       | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11      | 10      | 9       | 8       | 7         | 6      | 5 | 4     | 3 | 2       | 1       | 0       |
|---|----|----|----|----|----|----|----|----|----|-------------|----------|----|----|----|----|----|----|----|----|----|---------|---------|---------|---------|-----------|--------|---|-------|---|---------|---------|---------|
|   |    |    |    |    |    |    |    |    |    | ָ<br>נ<br>נ | RESERVED |    |    |    |    |    |    |    |    |    | RSTC3   | RSTC2   | RSTC1   | RSTC0   | 01/101010 | ב<br>ב |   | ITDUR |   | ITPOL   | HTYPE   | LZEMEN  |
|   |    |    |    |    |    |    |    |    |    | ı           | 3        |    |    |    |    |    |    |    |    |    | R/<br>W | R/<br>W | R/<br>W | R/<br>W | F         | 3      |   | R/W   |   | R/<br>W | R/<br>W | R/<br>W |

Address: L2EMBaseAddress + 0x00

Type: R/W

**Reset:** 0x00000000

**Description:** L2EM\_CR is used to:

enable the event monitor block,

- control interrupt generation,
- reset counters to zero.

Note: The interrupt polarity bit ITPOL must be set to allow the interrupt controler (VIC) to

acknowledge the interrupt.

[11:8] **RSTC[3:0]:** Counter Reset (x = 0..3)Corresponding counter of the L2EM is reset when this bit is written with 1b. This bit is always read as 0b.

[5:3] **ITDUR**: Edge-sensitive interrupt pulse duration.

0: 1 CLK cycle 1: 2 CLK cycles 111: 128 CLK cycles

[2] ITPOL: Interrupt polarity

0: interrupt signal is active low (default)

1: interrupt signal is active high

[1] ITTYPE: Interrupt type

0: level sensitive (default). Remains active until all counter flags are cleared

1: edge sensitive

[0] **L2EMEN**: L2CC Event Monitor Enable bit

0: Event Monitor disabled (default after reset),

1: Event Monitor enabled.

#### L2EM\_CS

#### **L2EM Counter Status Register**

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18          | 17       | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3       | 2       | 1       | 0       |
|----|----|----|----|----|----|----|----|----|----|----|----|----|-------------|----------|----|----|----|----|----|----|----|---|---|---|---|---|---|---------|---------|---------|---------|
|    |    |    |    |    |    |    |    |    |    |    |    |    | ָ<br>נ<br>נ | RESERVED |    |    |    |    |    |    |    |   |   |   |   |   |   | FLGC3   | FLGC2   | FLGC1   | FLGC0   |
|    |    |    |    |    |    |    |    |    |    |    |    |    | ı           | 3        |    |    |    |    |    |    |    |   |   |   |   |   |   | R/<br>W | R/<br>W | R/<br>W | R/<br>W |

Address: L2EMBaseAddress + 0x04

Type: R/W

**Reset:** 0x00000000

**Description:** L2EM\_CS contains a set of flags that indicate if the corresponding counter flag set

condition has occured. It is used to determine which counter or counters cause an interrupt if interrupt generation is enabled. The interrupt line remains active until all

flags in L2EM\_CS register are cleared.

[3:0] FLGC[3:0]: Counter Status flag (x = 0..3)When read, returns the status of corresponding

Counter x status flag:Counter x Flag is cleared when written to 1b.

0: Counter Flag set condition has not occured,1: Counter Flag set condition has occured.

#### L2EM\_CC0..3

#### **L2EM Counter Configuration Register 0..3**

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19       | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4     | 3 | 2 | 1       | 0       |
|----|----|----|----|----|----|----|----|----|----|----|----|----------|----|----|----|----|----|----|----|----|----|---|---|---|---|---|-------|---|---|---------|---------|
|    |    |    |    |    |    |    |    |    |    |    |    | RESERVED |    |    |    |    |    |    |    |    |    |   |   |   |   |   | CXEVS |   |   | CFLGSC  | CINTGEN |
|    |    |    |    |    |    |    |    |    |    |    |    | R        |    |    |    |    |    |    |    |    |    |   |   |   |   |   | R/W   |   |   | R/<br>W | R/<br>W |

**Address:** L2EM Base + 0x100 + 0x4 \* x, x = 0..3

Type: R/W

**Reset:** 0x00000000

#### **Description:**

Each counter has a configuration register, which can define:counter event source,counter Flag set condition,interrupt enable. Table 47 shows the bit assignments for L2EM\_SR register.

[6:2] CxEVS: Counter x Event Source selection (cont.)

1100: Instruction read hit,1101: Instruction read request,

1110: Parity error on L2CC cache data RAM read, 1111: Parity error on L2CC cache tag RAM read,

10000: Write allocate,

10001: Any L2CC cache RAM error (data or tag, read or write),

10010: Parity error on L2CC cache data or tag RAM read, ,

10011: EMC3 (Event Monitor Counter 3) overflow,

10100: EMC2 (Event Monitor Counter 2) overflow,

10101: EMC1 (Event Monitor Counter 1) overflow,

10110: EMC0 (Event Monitor Counter 0) overflow,

10111: CLK cycles (counter incremented on every CLK cycle),

11000: to

11111: Counter disabled.

[1] CFLGSC: Counter Flag Set Condition

0: Counter flag set on overflow (default0

1: Counter flag set on increment

[0] CINTGEN: Counter Interrupt Generation

0: No interrupt generated by the counter (default)

1: an interrupt is generated when counter flag set condition is met

#### L2EM\_CT0..3

#### L2EM Counter x Register 0..3

31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0 EMCx

R R

**Address:** L2CC Base + 0x200 + 0x4 \* x, x = 0..3

**Type:** R

**Reset:** 0x00000000

**Description:** L2EM Counter x Register 0..3

# 7 Hardware semaphore (HSEM)

#### 7.1 HSEM register addressing

Register addresses are provided as the HSEM base address, HSEMBaseAddress, plus the register offset.

The HSEMBaseAddress is 0x101F F000.

## 7.2 HSEM register summary

The device communicates with the system via registers which are accessible via a 32-bit width AMBA rev. 2.0 peripheral bus (APB). The 16hardware semaphores (HSEM) perform a lock operation in a single write-access, avoiding the need of a read-modify-write bus transfer that is outside the capabilities of some programmable cores.

The HSEM manages four internal interrupt signals for each of the 16 semaphores, named HSEMINTRAX, HSEMINTRBX, HSEMINTRCX, HSEMINTRDX.

- All HSEMINTRA[0:15] internal signals are ORed together after masking to form the HSEMINTRA interrupt line usually connected to the VIC.
- All HSEMINTRB[0:15] internal signals are ORed together (after masking) to form the HSEMINTRB interrupt line usually connected to the HA.
- All HSEMINTRC[0:15] internal signals are ORed together (after masking) to form the HSEMINTRC interrupt line usually connected to the HV.

#### **HSEMINTRA**

- Each HSEMINTRA[0:15] signal can be set by the master that clears the semaphore, by writing 1 to HSEM\_R[0:15].INTSA in the same write cycle.
- The interrupt signal status is stored in HSEM\_RISA.
- Each HSEMINTRA[0:15] interrupt can be masked using HSEM\_IMSCA.
- Each HSEMINTRA[0:15] interrupt can be cleared using HSEM\_ICRA.
- The status of each HSEMINTRA[0:15] signal after masking is visible in HSEM\_MISA.

The same scheme applies for interrupts B, C and D (except that the HSEMINTRB/C/ D signals are not connected to the VIC).

Table 18. HSEM register list

|         | •        |                               |      |
|---------|----------|-------------------------------|------|
| Address | Register | Description                   | Page |
| 0x000   | HSEM_R0  | Hardware semaphore register 0 | 71   |
| 0x004   | HSEM_R1  | Hardware semaphore register 1 | 71   |
| 800x0   | HSEM_R2  | Hardware semaphore register 2 | 71   |
| 0x00C   | HSEM_R3  | Hardware semaphore register 3 | 71   |
| 0x010   | HSEM_R4  | Hardware semaphore register 4 | 71   |
| 0x014   | HSEM_R5  | Hardware semaphore register 5 | 71   |
| 0x018   | HSEM_R6  | Hardware semaphore register 6 | 71   |
|         |          |                               |      |



Table 18. HSEM register list (continued)

| Address | Register      | Description                                            | Page |
|---------|---------------|--------------------------------------------------------|------|
| 0x01C   | HSEM_R7       | Hardware semaphore register 7                          | 71   |
| 0x020   | HSEM_R8       | Hardware semaphore register 8                          | 71   |
| 0x024   | HSEM_R9       | Hardware semaphore register 9                          | 71   |
| 0x028   | HSEM_R10      | Hardware semaphore register 10                         | 71   |
| 0x02C   | HSEM_R11      | Hardware semaphore register 11                         | 71   |
| 0x030   | HSEM_R12      | Hardware semaphore register 12                         | 71   |
| 0x034   | HSEM_R13      | Hardware semaphore register 13                         | 71   |
| 0x038   | HSEM_R14      | Hardware semaphore register 14                         | 71   |
| 0x03C   | HSEM_R15      | Hardware semaphore register 15                         | 71   |
| 0x090   | HSEM_ICRALL   | HSEM interrupt clear all register                      | 72   |
| 0x0A0   | HSEM_IMSCA    | HSEM interrupt mask register A                         | 72   |
| 0x0A4   | HSEM_RISA     | HSEM raw interrupt status register A                   | 73   |
| 0x0A8   | HSEM_MISA     | HSEM masked interrupt status register A                | 73   |
| 0x0AC   | HSEM_ICRA     | HSEM interrupt clear register A                        | 74   |
| 0x0B0   | HSEM_IMSCB    | HSEM interrupt mask register B                         | 74   |
| 0x0B4   | HSEM_RISB     | HSEM raw interrupt status register B                   | 75   |
| 0x0B8   | HSEM_MISB     | HSEM masked interrupt status register B                | 75   |
| 0x0BC   | HSEM_ICRB     | HSEM interrupt clear register B                        | 76   |
| 0x0C0   | HSEM_IMSCC    | HSEM interrupt mask register C                         | 76   |
| 0x0C4   | HSEM_RISC     | HSEM raw interrupt status register C                   | 77   |
| 0x0CA8  | HSEM_MISC     | HSEM masked interrupt status register C                | 77   |
| 0x0CC   | HSEM_ICRC     | HSEM interrupt clear register C                        | 78   |
| 0x0D0   | HSEM_IMSCD    | HSEM interrupt mask register D                         | 78   |
| 0x0D4   | HSEM_RISD     | HSEM raw interrupt status register D                   | 79   |
| 0x0D8   | HSEM_MISD     | HSEM masked interrupt status register D                | 79   |
| 0x0DC   | HSEM_ICRD     | HSEM interrupt clear register D                        | 80   |
| 0xFE0   | HSEMPeriphID0 | HSEM peripheral identification register 0 (bits 7:0)   | 80   |
| 0xFE4   | HSEMPeriphID1 | HSEM peripheral identification register 1 (bits 15:8)  | 80   |
| 0xFE8   | HSEMPeriphID2 | HSEM peripheral identification register 2 (bits 23:16) | 81   |
| 0xFEC   | HSEMPeriphID3 | HSEM peripheral identification register 3 (bits 31:24) | 81   |
| 0xFF0   | HSEMPCellID0  | HSEM PCell identification register 0 (bits 7:0)        | 81   |
| 0xFF4   | HSEMPCellID1  | HSEM PCell identification register 1 (bits 15:8)       | 82   |
| 0xFF8   | HSEMPCellID2  | HSEM PCell identification register 2 (bits 23:16)      | 82   |
| 0xFFC   | HSEMPCellID3  | HSEM PCell identification register 3 (bits 31:24)      | 82   |
|         |               |                                                        |      |



# HSEM register descriptionsHSEM\_R[0:Hardware semaphore data registers 0 to

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23        | 22        | 21        | 20        | 19      | 18 | 17 | 16 |  |
|----|----|----|----|----|----|----|----|-----------|-----------|-----------|-----------|---------|----|----|----|--|
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0         | 0         | 0         | 0         | 0       | 0  | 0  | 0  |  |
| R  | R  | R  | R  | R  | R  | R  | R  | R         | R         | R         | R         | R       | R  | R  | R  |  |
| 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7         | 6         | 5         | 4         | 3       | 2  | 1  | 0  |  |
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | INTS<br>D | INTS<br>C | INTS<br>B | INTS<br>A | HSEMDAT |    |    |    |  |
| R  | R  | R  | R  | R  | R  | R  | R  | RW        | RW        | RW        | RW        | RW      |    |    |    |  |

**Address:** HSEMBaseAddress + 0x4\*x, where x = 0 to 15

**Reset:** 0x0000 0000

**Description:** Contains the free (0 value) or locked (non-zero value) state of the semaphore and the

interrupt set bits.

INTSD Set HSEM interrupt signal D for semaphore x. Sets the interrupt line HSEMINTRDx for semaphore x, and subsequently HSEMINTRD global interrupt line. A read returns zero.

A write has no effect if data bus bits [3:0] != 0x0, or data bus bits [3:0] = 0x0 while the hardware semaphore is free (HSEM\_Rx.HSEMDAT = 0x0),

A write with data bus bits [3:0] = 0x0 while the hardware semaphore is locked (HSEM\_Rx.HSEMDAT != 0x0) (that is, when freeing the hardware semaphore):

0: no effect, write is ignored, interrupt line level is not affected

1: raw interrupt signal HSEMINTRD[x] is raised

INTSC Set HSEM interrupt signal C for semaphore x. Sets the interrupt line HSEMINTRCx for semaphore x, and subsequently HSEMINTRC global interrupt line. A read returns zero.

A write has no effect if data bus bits [3:0] != 0x0, or data bus bits [3:0] = 0x0 while the hardware semaphore is free (HSEM\_Rx.HSEMDAT = 0x0),

A write with data bus bits [3:0] = 0x0 while the hardware semaphore is locked (HSEM\_Rx.HSEMDAT != 0x0) (that is, when freeing the hardware semaphore):

0: no effect, write is ignored, interrupt line level is not affected

1: raw interrupt signal HSEMINTRC[x] is raised

INTSB Set HSEM interrupt signal B for semaphore x. Sets the interrupt line HSEMINTRBx for semaphore x, and subsequently HSEMINTRB global interrupt line. A read returns zero.

A write has no effect if data bus bits [3:0] != 0x0, or data bus bits [3:0] = 0x0 while the hardware semaphore is free (HSEM\_Rx.HSEMDAT = 0x0),

A write with data bus bits [3:0] = 0x0 while the hardware semaphore is locked (HSEM\_Rx.HSEMDAT != 0x0) (that is, when freeing the hardware semaphore):

0: no effect, write is ignored, interrupt line level is not affected

1: raw interrupt signal HSEMINTRB[x] is raised



INTSA Set HSEM interrupt signal A for semaphore x. Sets the interrupt line HSEMINTRAx for semaphore x, and subsequently HSEMINTRA global interrupt line. A read returns zero.

A write has no effect if data bus bits [3:0] != 0x0, or data bus bits [3:0] = 0x0 while the hardware semaphore is free (HSEM\_Rx.HSEMDAT = 0x0),

A write with data bus bits [3:0] = 0x0 while the hardware semaphore is locked (HSEM\_Rx.HSEMDAT != 0x0) (that is, when freeing the hardware semaphore):

0: no effect, write is ignored, interrupt line level is not affected

1: raw interrupt signal HSEMINTRA[x] is raised

HSEMDAT Hardware semaphore x data. Holds the current semaphore value. A write takes the new value if current value is zero, else is not modified (write is ignored). A read returns:

0: (default after reset) the semaphore is free, it is then writable to any value.

Non-zero: the semaphore is locked, it can then only be written with zero value.

0 Reserved for future use. Reading returns 0. Must be written with 0.

#### HSEM\_ICRALL

#### **HSEM** interrupt clear all register

| 31                  | 30                  | 29                  | 28                  | 27                  | 26                  | 25             | 24             | 23             | 22             | 21             | 20             | 19             | 18             | 17             | 16             |
|---------------------|---------------------|---------------------|---------------------|---------------------|---------------------|----------------|----------------|----------------|----------------|----------------|----------------|----------------|----------------|----------------|----------------|
| 0                   | 0                   | 0                   | 0                   | 0                   | 0                   | 0              | 0              | 0              | 0              | 0              | 0              | 0              | 0              | 0              | 0              |
| R                   | R                   | R                   | R                   | R                   | R                   | R              | R              | R              | R              | R              | R              | R              | R              | R              | R              |
| 15                  | 14                  | 13                  | 12                  | 11                  | 10                  | 9              | 8              | 7              | 6              | 5              | 4              | 3              | 2              | 1              | 0              |
| HSEM<br>ICALL1<br>5 | HSEM<br>ICALL1<br>4 | HSEM<br>ICALL1<br>3 | HSEM<br>ICALL1<br>2 | HSEM<br>ICALL1<br>1 | HSEM<br>ICALL1<br>0 | HSEM<br>ICALL9 | HSEM<br>ICALL8 | HSEM<br>ICALL7 | HSEM<br>ICALL6 | HSEM<br>ICALL5 | HSEM<br>ICALL4 | HSEM<br>ICALL3 | HSEM<br>ICALL2 | HSEM<br>ICALL1 | HSEM<br>ICALL0 |
| RW                  | RW                  | RW                  | RW                  | RW                  | RW                  | RW             | RW             | RW             | RW             | RW             | RW             | RW             | RW             | RW             | RW             |

Address: HSEMBaseAddress + 0x090

**Reset:** 0x0000 0000

**Description:** Clears interrupt line x (where x = 0 to 15) for master A, B, C and D simultaneously.

HSEMICALL Hardware semaphore x interrupt A, B, C and D clear. Clears the corresponding hardware

[0:15] semaphore x interrupt for all 4 masters simultaneously (this is equivalent to writing to the bits in the HSEM\_ICRA, HSEM\_ICRB, HSEM\_ICRC and HSEM\_ICRD registers).

0: no effect 1: clears the interrupt

0 Reserved for future use. Reading returns 0. Must be written with 0.

#### HSEM\_IMSCA

#### **HSEM** interrupt mask register A

|   | 31            | 30            | 29            | 28            | 27            | 26            | 25           | 24           | 23           | 22           | 21           | 20           | 19           | 18           | 17           | 16           |
|---|---------------|---------------|---------------|---------------|---------------|---------------|--------------|--------------|--------------|--------------|--------------|--------------|--------------|--------------|--------------|--------------|
|   | 0             | 0             | 0             | 0             | 0             | 0             | 0            | 0            | 0            | 0            | 0            | 0            | 0            | 0            | 0            | 0            |
|   | R             | R             | R             | R             | R             | R             | R            | R            | R            | R            | R            | R            | R            | R            | R            | R            |
|   | 15            | 14            | 13            | 12            | 11            | 10            | 9            | 8            | 7            | 6            | 5            | 4            | 3            | 2            | 1            | 0            |
| • | HSEM<br>IMA15 | HSEM<br>IMA14 | HSEM<br>IMA13 | HSEM<br>IMA12 | HSEM<br>IMA11 | HSEM<br>IMA10 | HSEM<br>IMA9 | HSEM<br>IMA8 | HSEM<br>IMA7 | HSEM<br>IMA6 | HSEM<br>IMA5 | HSEM<br>IMA4 | HSEM<br>IMA3 | HSEM<br>IMA2 | HSEM<br>IMA1 | HSEM<br>IMA0 |
|   | RW            | RW            | RW            | RW            | RW            | RW            | RW           | RW           | RW           | RW           | RW           | RW           | RW           | RW           | RW           | RW           |

Address: HSEMBaseAddress + 0x0A0



**Reset:** 0x0000 0000

**Description:** Controls masking of the interrupt generated by the hardware semaphores 0 to 15 for

the generation of HSEMINTRA signal. Reading this register returns the current value of the mask on the HSEM interrupt. This register is cleared upon a power-on reset

only (PORnot)

HSEMIMA Hardware semaphore x interrupt A. Enables hardware semaphore interrupt A generation for the VIC.

[0:15] 0: HSEMINTRAx internal interrupt signal is masked for HSEMINTRA signal generation

1: HSEMINTRAx internal interrupt signal is enabled for HSEMINTRA signal generation

0 Reserved for future use. Reading returns 0. Must be written with 0.

## **HSEM\_RISA**

#### **HSEM** raw interrupt status register A

| 31     | 30     | 29     | 28     | 27     | 26     | 25    | 24    | 23    | 22    | 21    | 20    | 19    | 18    | 17    | 16    |
|--------|--------|--------|--------|--------|--------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|
| 0      | 0      | 0      | 0      | 0      | 0      | 0     | 0     | 0     | 0     | 0     | 0     | 0     | 0     | 0     | 0     |
| R      | R      | R      | R      | R      | R      | R     | R     | R     | R     | R     | R     | R     | R     | R     | R     |
|        |        |        |        |        |        |       |       |       |       |       |       |       |       |       |       |
| 15     | 14     | 13     | 12     | 11     | 10     | 9     | 8     | 7     | 6     | 5     | 4     | 3     | 2     | 1     | 0     |
| HSEM   | HSEM   | HSEM   | HSEM   | HSEM   | HSEM   | HSEM  | HSEM  | HSEM  | HSEM  | HSEM  | HSEM  | HSEM  | HSEM  | HSEM  | HSEM  |
| RISA15 | RISA14 | RISA13 | RISA12 | RISA11 | RISA10 | RISA9 | RISA8 | RISA7 | RISA6 | RISA5 | RISA4 | RISA3 | RISA2 | RISA1 | RISA0 |
| R      | R      | R      | R      | R      | R      | R     | R     | R     | R     | R     | R     | R     | R     | R     | R     |

Address: HSEMBaseAddress + 0x0A4

**Reset:** 0x0000 0000

**Description:** Gives the raw status of the HSEMINTRAx internal interrupt signals prior to masking.

A write has no effect.

HSEM Hardware semaphore x interrupt A raw interrupt status. Gives the raw interrupt state (prior to

RISA[0:15] masking) of HSEMINTRAx internal interrupt signal.

 $0\,$  Reserved for future use. Reading returns 0. Must be written with 0.

## **HSEM\_MISA**

#### **HSEM** masked interrupt status register A

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23            | 22            | 21            | 20            | 19            | 18            | 17            | 16            |
|----|----|----|----|----|----|----|----|---------------|---------------|---------------|---------------|---------------|---------------|---------------|---------------|
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0             | 0             | 0             | 0             | 0             | 0             | 0             | 0             |
| R  | R  | R  | R  | R  | R  | R  | R  | R             | R             | R             | R             | R             | R             | R             | R             |
|    |    |    |    |    |    |    |    |               |               |               |               |               |               |               |               |
| 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7             | 6             | 5             | 4             | 3             | 2             | 1             | 0             |
|    |    |    |    |    |    |    |    | HSEM<br>MISA7 | HSEM<br>MISA6 | HSEM<br>MISA5 | HSEM<br>MISA4 | HSEM<br>MISA3 | HSEM<br>MISA2 | HSEM<br>MISA1 | HSEM<br>MISA0 |
| R  | R  | R  | R  | R  | R  | R  | R  | R             | R             | R             | R             | R             | R             | R             | R             |

Address: HSEMBaseAddress + 0x0A8

**Reset:** 0x0000 0000



**Description:** Gives the masked status of the interrupt. A write has no effect.

HSEMMISA Hardware semaphore x interrupt A masked interrupt status gives the corresponding masked

[0:15] interrupt state (after to masking) of HSEMINTRAx internal interrupt signal.

0 Reserved for future use. Reading returns 0. Must be written with 0.

#### **HSEM\_ICRA**

## **HSEM** interrupt clear register A

| 31            | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23           | 22           | 21           | 20           | 19           | 18           | 17           | 16           |
|---------------|----|----|----|----|----|----|----|--------------|--------------|--------------|--------------|--------------|--------------|--------------|--------------|
| 0             | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0            | 0            | 0            | 0            | 0            | 0            | 0            | 0            |
| R             | R  | R  | R  | R  | R  | R  | R  | R            | R            | R            | R            | R            | R            | R            | R            |
|               |    |    |    |    |    |    |    |              |              |              |              |              |              |              |              |
| 15            | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7            | 6            | 5            | 4            | 3            | 2            | 1            | 0            |
| HSEM<br>ICA15 |    |    |    |    |    |    |    | HSEM<br>ICA7 | HSEM<br>ICA6 | HSEM<br>ICA5 | HSEM<br>ICA4 | HSEM<br>ICA3 | HSEM<br>ICA2 | HSEM<br>ICA1 | HSEM<br>ICA0 |
| RW            | RW | R  | R  | R  | R  | R  | R  | RW           |

Address: HSEMBaseAddress + 0x0AC

**Reset:** 0x0000 0000

**Description:** Clears the HSEM x interrupt A.

HSEMICAx Hardware semaphore x interrupt A clear. Clears the hardware semaphore x interrupt A.

0: no effect 1: clears the corresponding interrupt

0 Reserved for future use. Reading returns 0. Must be written with 0.

#### **HSEM IMSCB**

#### **HSEM** interrupt mask register B

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23           | 22           | 21           | 20           | 19           | 18           | 17           | 16           |
|----|----|----|----|----|----|----|----|--------------|--------------|--------------|--------------|--------------|--------------|--------------|--------------|
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0            | 0            | 0            | 0            | 0            | 0            | 0            | 0            |
| R  | R  | R  | R  | R  | R  | R  | R  | R            | R            | R            | R            | R            | R            | R            | R            |
| 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7            | 6            | 5            | 4            | 3            | 2            | 1            | 0            |
|    |    |    |    |    |    |    |    | HSEM<br>IMB7 | HSEM<br>IMB6 | HSEM<br>IMB5 | HSEM<br>IMB4 | HSEM<br>IMB3 | HSEM<br>IMB2 | HSEM<br>IMB1 | HSEM<br>IMB0 |
| R  | R  | R  | R  | R  | R  | R  | R  | RW           |

Address: HSEMBaseAddress + 0x0B0

**Reset:** 0x0000 0000

**Description:** Controls masking of interrupts generated by the hardware semaphores 0 to 15 for

HSEMINTRB signal generation. Returns the current value of the mask on the HSEM

interrupt. Cleared upon a power-on reset only (PORnot).

HSEMIMBx Hardware semaphore x interrupt B enable. Enables interrupt B generation for HSEM x.

0: HSEMINTRBx internal interrupt signal is masked for HSEMINTRB signal generation,

1: HSEMINTRBx internal interrupt signal is enabled for HSEMINTRB signal generation.

| HSE | M_RIS | SB |    |    |    |    |    | Н             | ISEM          | raw i         | nterr         | upt s         | tatus         | regis         | ter B         |  |
|-----|-------|----|----|----|----|----|----|---------------|---------------|---------------|---------------|---------------|---------------|---------------|---------------|--|
| 31  | 30    | 29 | 28 | 27 | 26 | 25 | 24 | 23            | 22            | 21            | 20            | 19            | 18            | 17            | 16            |  |
| 0   | 0     | 0  | 0  | 0  | 0  | 0  | 0  | 0             | 0             | 0             | 0             | 0             | 0             | 0             | 0             |  |
| R   | R     | R  | R  | R  | R  | R  | R  | R             | R             | R             | R             | R             | R             | R             | R             |  |
| 15  | 14    | 13 | 12 | 11 | 10 | 9  | 8  | 7             | 6             | 5             | 4             | 3             | 2             | 1             | 0             |  |
|     |       |    |    |    |    |    |    | HSEM<br>RISB7 | HSEM<br>RISB6 | HSEM<br>RISB5 | HSEM<br>RISB4 | HSEM<br>RISB3 | HSEM<br>RISB2 | HSEM<br>RISB1 | HSEM<br>RISB0 |  |
| R   | R     | R  | R  | R  | R  | R  | R  | R             | R             | R             | R             | R             | R             | R             | R             |  |

Address: HSEMBaseAddress + 0x0B4

**Reset:** 0x0000 0000

**Description:** Gives the raw status of the HSEMINTRBx internal interrupt signals prior to masking.

A write has no effect.

HSEMRISB Hardware semaphore x interrupt B raw interrupt status. Gives the raw interrupt state (prior to

x masking) of HSEMINTRBx internal interrupt signals.

0 Reserved for future use. Reading returns 0. Must be written with 0.

#### **HSEM MISB**

## **HSEM** masked interrupt status register B

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23            | 22            | 21            | 20            | 19            | 18            | 17            | 16            |
|----|----|----|----|----|----|----|----|---------------|---------------|---------------|---------------|---------------|---------------|---------------|---------------|
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0             | 0             | 0             | 0             | 0             | 0             | 0             | 0             |
| R  | R  | R  | R  | R  | R  | R  | R  | R             | R             | R             | R             | R             | R             | R             | R             |
| 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7             | 6             | 5             | 4             | 3             | 2             | 1             | 0             |
|    |    |    |    |    |    |    |    | HSEM<br>MISB7 | HSEM<br>MISB6 | HSEM<br>MISB5 | HSEM<br>MISB4 | HSEM<br>MISB3 | HSEM<br>MISB2 | HSEM<br>MISB1 | HSEM<br>MISB0 |
| R  | R  | R  | R  | R  | R  | R  | R  | R             | R             | R             | R             | R             | R             | R             | R             |

Address: HSEMBaseAddress + 0x0B8

**Reset:** 0x0000 0000

**Description:** Gives the masked status of a corresponding interrupt. A write has no effect.

HSEMMISB Hardware semaphore x interrupt B masked interrupt status gives the masked interrupt state (after to

x masking) of the corresponding HSEMINTRBx internal interrupt signal.

0 Reserved for future use. Reading returns 0. Must be written with 0.

## **HSEM\_ICRB**

### **HSEM** interrupt clear register B

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23           | 22           | 21           | 20           | 19           | 18           | 17           | 16           |
|----|----|----|----|----|----|----|----|--------------|--------------|--------------|--------------|--------------|--------------|--------------|--------------|
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0            | 0            | 0            | 0            | 0            | 0            | 0            | 0            |
| R  | R  | R  | R  | R  | R  | R  | R  | R            | R            | R            | R            | R            | R            | R            | R            |
| 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7            | 6            | 5            | 4            | 3            | 2            | 1            | 0            |
|    |    |    |    |    |    |    |    | HSEM<br>ICB7 | HSEM<br>ICB6 | HSEM<br>ICB5 | HSEM<br>ICB4 | HSEM<br>ICB3 | HSEM<br>ICB2 | HSEM<br>ICB1 | HSEM<br>ICB0 |
| R  | R  | R  | R  | R  | R  | R  | R  | RW           |

Address: HSEMBaseAddress + 0x0BC

**Reset:** 0x0000 0000

**Description:** Clears the corresponding interrupt.

HSEMICBx Hardware semaphore x interrupt B clear. Clears the hardware semaphore x interrupt.

0: no effect 1: clears the interrupt

0 Reserved for future use. Reading returns 0. Must be written with 0.

#### **HSEM IMSCC**

## **HSEM** interrupt mask register C

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23           | 22           | 21           | 20           | 19           | 18           | 17           | 16           |
|----|----|----|----|----|----|----|----|--------------|--------------|--------------|--------------|--------------|--------------|--------------|--------------|
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0            | 0            | 0            | 0            | 0            | 0            | 0            | 0            |
| R  | R  | R  | R  | R  | R  | R  | R  | R            | R            | R            | R            | R            | R            | R            | R            |
| 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7            | 6            | 5            | 4            | 3            | 2            | 1            | 0            |
|    | Н  |    |    |    |    |    |    | HSEM<br>IMC7 | HSEM<br>IMC6 | HSEM<br>IMC5 | HSEM<br>IMC4 | HSEM<br>IMC3 | HSEM<br>IMC2 | HSEM<br>IMC1 | HSEM<br>IMC0 |
| R  | R  | R  | R  | R  | R  | R  | R  | RW           |

Address: HSEMBaseAddress + 0x0C0

**Reset:** 0x0000 0000

**Description:** Controls masking of the interrupt generated by the hardware semaphores 0 to 15 for

the generation of HSEMINTRC signal. Returns the current value of the mask on the

HSEM interrupt. Cleared upon a power-on reset only (PORnot)

HSEMIMCx Hardware semaphore x interrupt C enable. Enables the interrupt generation C for HSEM x.

0: HSEMINTRCx internal interrupt signal is masked for HSEMINTRC signal generation

1: HSEMINTRCx internal interrupt signal is enabled for HSEMINTRC signal generation



#### **HSEM\_RISC HSEM** raw interrupt status register C 31 30 22 21 19 17 29 28 27 26 25 24 23 20 18 16 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 R R R R R R R R R R R R R R R R 15 14 13 12 11 10 9 8 7 6 5 4 3 2 0 **HSEM** HSEM **HSEM HSEM HSEM HSEM HSEM HSEM** RISC7 RISC6 RISC5 RISC4 RISC3 RISC2 RISC1 RISC0 R R R R R R R R R R R

Address: HSEMBaseAddress + 0x0C4

**Reset:** 0x0000 0000

**Description:** Gives the HSEMINTRC internal interrupt signals raw status prior to masking. A write

has no effect.

HSEMRISC Hardware semaphore x interrupt C raw interrupt status. Gives the HSEMINTRC x internal interrupt

x signal raw interrupt state prior to masking.

0 Reserved for future use. Reading returns 0. Must be written with 0.

#### **HSEM MISC**

## **HSEM** masked interrupt status register C

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23            | 22            | 21            | 20            | 19            | 18            | 17            | 16            |
|----|----|----|----|----|----|----|----|---------------|---------------|---------------|---------------|---------------|---------------|---------------|---------------|
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0             | 0             | 0             | 0             | 0             | 0             | 0             | 0             |
| R  | R  | R  | R  | R  | R  | R  | R  | R             | R             | R             | R             | R             | R             | R             | R             |
|    |    |    |    |    |    |    |    |               |               |               |               |               |               |               |               |
| 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7             | 6             | 5             | 4             | 3             | 2             | 1             | 0             |
|    |    |    |    |    |    |    |    | HSEM<br>MISC7 | HSEM<br>MISC6 | HSEM<br>MISC5 | HSEM<br>MISC4 | HSEM<br>MISC3 | HSEM<br>MISC2 | HSEM<br>MISC1 | HSEM<br>MISC0 |
| R  | R  | R  | R  | R  | R  | R  | R  | R             | R             | R             | R             | R             | R             | R             | R             |

Address: HSEMBaseAddress + 0x0C8

**Reset:** 0x0000 0000

**Description:** Gives the masked status of the corresponding interrupt. A write has no effect.

HSEMMISC Hardware semaphore x interrupt C masked interrupt status. Gives the masked interrupt state of the

x HSEMINTRCx internal interrupt signal after masking.

0 Reserved for future use. Reading returns 0. Must be written with 0.

## **HSEM\_ICRC**

### **HSEM** interrupt clear register C

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23           | 22           | 21           | 20           | 19           | 18           | 17           | 16           |
|----|----|----|----|----|----|----|----|--------------|--------------|--------------|--------------|--------------|--------------|--------------|--------------|
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0            | 0            | 0            | 0            | 0            | 0            | 0            | 0            |
| R  | R  | R  | R  | R  | R  | R  | R  | R            | R            | R            | R            | R            | R            | R            | R            |
| 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7            | 6            | 5            | 4            | 3            | 2            | 1            | 0            |
|    |    |    |    |    |    |    |    | HSEM<br>ICC7 | HSEM<br>ICC6 | HSEM<br>ICC5 | HSEM<br>ICC4 | HSEM<br>ICC3 | HSEM<br>ICC2 | HSEM<br>ICC1 | HSEM<br>ICC0 |
| R  | R  | R  | R  | R  | R  | R  | R  | RW           |

Address: HSEMBaseAddress + 0x0CC

**Reset:** 0x0000 0000

**Description:** 

HSEMICCx Hardware semaphore x interrupt C clear. Clears the corresponding hardware semaphore interrupt.

0: no effect 1: clears the interrupt

0 Reserved for future use. Reading returns 0. Must be written with 0.

#### **HSEM IMSCD**

## **HSEM** interrupt mask register D

|   | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23           | 22           | 21           | 20           | 19           | 18           | 17           | 16           |
|---|----|----|----|----|----|----|----|----|--------------|--------------|--------------|--------------|--------------|--------------|--------------|--------------|
|   | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0            | 0            | 0            | 0            | 0            | 0            | 0            | 0            |
| - | R  | R  | R  | R  | R  | R  | R  | R  | R            | R            | R            | R            | R            | R            | R            | R            |
|   | 15 | 14 | 10 | 10 | 44 | 10 | 0  | 8  | 7            | 6            | 5            | 4            | 0            | 2            | 4            | 0            |
| _ | 15 | 14 | 13 | 12 | 11 | 10 | 9  | 0  | 7            | О            | 5            | 4            | 3            | 2            | ı            | 0            |
|   |    |    |    |    |    |    |    |    | HSEM<br>IMD7 | HSEM<br>IMD6 | HSEM<br>IMD5 | HSEM<br>IMD4 | HSEM<br>IMD3 | HSEM<br>IMD2 | HSEM<br>IMD1 | HSEM<br>IMD0 |
|   | R  | R  | R  | R  | R  | R  | R  | R  | RW           |

Address: HSEMBaseAddress + 0x0D0

**Reset:** 0x0000 0000

**Description:** Controls masking of the interrupt generated by the hardware semaphores 0 to 15 for

the generation of HSEMINTRD signal. Reading this register returns the current value of the mask on the HSEM interrupt. This register is cleared upon a power-on reset

only (PORnot).

HSEMIMDx Hardware semaphore x interrupt D enable. Enables the interrupt generation D to VIC for hardware semaphore x:

0: HSEMINTRDx internal interrupt signal is masked for HSEMINTRD signal generation,

1: HSEMINTRDx internal interrupt signal is enabled for HSEMINTRD signal generation.



#### **HSEM\_RISD HSEM** raw interrupt status register D 31 30 22 21 19 17 29 28 27 26 25 24 23 20 18 16 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 R R R R R R R R R R R R R R R R 15 14 13 12 11 10 9 8 7 6 5 4 3 2 0 **HSEM** HSEM **HSEM HSEM HSEM HSEM HSEM HSEM** RISD7 RISD6 RISD5 RISD4 RISD3 RISD2 RISD1 RISD0 R R R R R R R R R

Address: HSEMBaseAddress + 0x0D4

**Reset:** 0x0000 0000

**Description:** Gives the raw status of the HSEMINTRDx internal interrupt signals prior to masking.

A write has no effect.

HSEMRISD Hardware semaphore x interrupt D raw interrupt status. Gives the raw interrupt state (prior to

x masking) of HSEMINTRDx internal interrupt signal.

0 Reserved for future use. Reading returns 0. Must be written with 0.

#### **HSEM MISD**

## **HSEM** masked interrupt status register D

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23            | 22            | 21            | 20            | 19            | 18            | 17            | 16            |
|----|----|----|----|----|----|----|----|---------------|---------------|---------------|---------------|---------------|---------------|---------------|---------------|
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0             | 0             | 0             | 0             | 0             | 0             | 0             | 0             |
| R  | R  | R  | R  | R  | R  | R  | R  | R             | R             | R             | R             | R             | R             | R             | R             |
|    |    |    |    |    |    |    |    |               |               |               |               |               |               |               |               |
| 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7             | 6             | 5             | 4             | 3             | 2             | 1             | 0             |
|    |    |    |    | Н  |    |    |    | HSEM<br>MISD7 | HSEM<br>MISD6 | HSEM<br>MISD5 | HSEM<br>MISD4 | HSEM<br>MISD3 | HSEM<br>MISD2 | HSEM<br>MISD1 | HSEM<br>MISD0 |
| R  | R  | R  | R  | R  | R  | R  | R  | R             | R             | R             | R             | R             | R             | R             | R             |

Address: HSEMBaseAddress + 0x0D8

**Reset:** 0x0000 0000

**Description:** Gives the masked status of the corresponding interrupt. A write has no effect.

HSEMMISD Hardware semaphore x interrupt D masked interrupt status gives the masked interrupt state (after x masking) of HSEMINTRDx internal interrupt signal.

0 Reserved for future use. Reading returns 0. Must be written with 0.

## **HSEM\_ICRD**

## **HSEM** interrupt clear register D

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23           | 22           | 21           | 20           | 19           | 18           | 17           | 16           |
|----|----|----|----|----|----|----|----|--------------|--------------|--------------|--------------|--------------|--------------|--------------|--------------|
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0            | 0            | 0            | 0            | 0            | 0            | 0            | 0            |
| R  | R  | R  | R  | R  | R  | R  | R  | R            | R            | R            | R            | R            | R            | R            | R            |
| 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7            | 6            | 5            | 4            | 3            | 2            | 1            | 0            |
|    |    |    |    |    |    |    |    | HSEM<br>ICD7 | HSEM<br>ICD6 | HSEM<br>ICD5 | HSEM<br>ICD4 | HSEM<br>ICD3 | HSEM<br>ICD2 | HSEM<br>ICD1 | HSEM<br>ICD0 |
| R  | R  | R  | R  | R  | R  | R  | R  | RW           |

Address: HSEMBaseAddress + 0x0DC

**Reset:** 0x0000 0000

**Description:** This register is an interrupt clear register.

HSEMICDx] Hardware semaphore x interrupt D clear. Clears the hardware semaphore x interrupt.

0: no effect 1: clears the interrupt

0 Reserved for future use. Reading returns 0. Must be written with 0.

## **HSEMPeriphID0**

## **HSEM** peripheral identification register 0

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20     | 19    | 18 | 17 | 16 |
|----|----|----|----|----|----|----|----|----|----|----|--------|-------|----|----|----|
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0      | 0     | 0  | 0  | 0  |
| R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R      | R     | R  | R  | R  |
| 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7  | 6  | 5  | 4      | 3     | 2  | 1  | 0  |
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |    |    |    | PartNu | mber0 |    |    |    |
| R  | R  | R  | R  | R  | R  | R  | R  | •  |    |    | F      | }     |    |    |    |

Address: HSEMBaseAddress + 0xFE0

**Reset:** 0x0000 00AC

**Description:** PartNumber0 returns 0xAC.

## **HSEMPeriphID1**

## **HSEM** peripheral identification register 1

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22    | 21    | 20 | 19 | 18     | 17     | 16 |
|----|----|----|----|----|----|----|----|----|-------|-------|----|----|--------|--------|----|
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0     | 0     | 0  | 0  | 0      | 0      | 0  |
| R  | R  | R  | R  | R  | R  | R  | R  | R  | R     | R     | R  | R  | R      | R      | R  |
| 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7  | 6     | 5     | 4  | 3  | 2      | 1      | 0  |
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |    | Desig | gner0 |    |    | PartNu | ımber1 |    |
| R  | R  | R  | R  | R  | R  | R  | R  |    | F     | ₹     |    | I  | -      | 3      |    |

Address: HSEMBaseAddress + 0xFE4

**Reset:** 0x0000 000A

**Description:** Designer0 returns 0x00, PartNumber1 returns 0x0A.

### **HSEMPeriphID2**

## **HSEM** peripheral identification register 2

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22   | 21   | 20 | 19 | 18    | 17    | 16 |
|----|----|----|----|----|----|----|----|----|------|------|----|----|-------|-------|----|
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0    | 0    | 0  | 0  | 0     | 0     | 0  |
| R  | R  | R  | R  | R  | R  | R  | R  | R  | R    | R    | R  | R  | R     | R     | R  |
| 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7  | 6    | 5    | 4  | 3  | 2     | 1     | 0  |
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |    | Revi | sion |    |    | Desig | gner1 |    |
| R  | R  | R  | R  | R  | R  | R  | R  |    | F    | ₹    |    |    | F     | 3     |    |

Address: HSEMBaseAddress + 0xFE8

**Reset:** 0x0000 0008

**Description:** Revision returns 0x00, Designer1 returns 0x08.

## **HSEMPeriphID3**

## **HSEM** peripheral identification register 3

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20      | 19      | 18 | 17 | 16 |
|----|----|----|----|----|----|----|----|----|----|----|---------|---------|----|----|----|
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0       | 0       | 0  | 0  | 0  |
| R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R       | R       | R  | R  | R  |
| 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7  | 6  | 5  | 4       | 3       | 2  | 1  | 0  |
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |    |    |    | Configu | ıration |    |    |    |
| R  | R  | R  | R  | R  | R  | R  | R  |    |    |    | R       |         |    |    |    |

Address: HSEMBaseAddress + 0xFEC

**Description:** 0x0000 000Configuration returns 0x0 ( semaphores).

#### **HSEMPCellID0**

## **HSEM PCell identification register 0**

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20    | 19      | 18 | 17 | 16 |
|----|----|----|----|----|----|----|----|----|----|----|-------|---------|----|----|----|
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0     | 0       | 0  | 0  | 0  |
| R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R     | R       | R  | R  | R  |
| 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7  | 6  | 5  | 4     | 3       | 2  | 1  | 0  |
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |    |    |    | HSEMP | CellID0 |    |    |    |
| R  | R  | R  | R  | R  | R  | R  | R  |    |    |    | В     | }       |    |    |    |

Address: HSEMBaseAddress + 0xFF0

**Reset:** 0x0000 000D

**Description:** HSEMPCellID0 returns 0x0D



#### **HSEMPCellID1**

## **HSEM PCell identification register 1**

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20    | 19      | 18 | 17 | 16 |
|----|----|----|----|----|----|----|----|----|----|----|-------|---------|----|----|----|
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0     | 0       | 0  | 0  | 0  |
| R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R     | R       | R  | R  | R  |
| 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7  | 6  | 5  | 4     | 3       | 2  | 1  | 0  |
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |    |    |    | HSEMP | CellID1 |    |    |    |
| R  | R  | R  | R  | R  | R  | R  | R  |    |    |    | R     |         |    |    |    |

Address: HSEMBaseAddress + 0xFF4

**Reset:** 0x0000 00F0

**Description:** HSEMPCellID1 returns 0xF0

#### **HSEMPCellID2**

## **HSEM PCell identification register 2**

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20    | 19      | 18 | 17 | 16 |
|----|----|----|----|----|----|----|----|----|----|----|-------|---------|----|----|----|
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0     | 0       | 0  | 0  | 0  |
| R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R     | R       | R  | R  | R  |
| 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7  | 6  | 5  | 4     | 3       | 2  | 1  | 0  |
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |    |    |    | HSEMP | CellID2 |    |    |    |
| B  | R  | B  | R  | B  | B  | B  | B  | 1  |    |    | F     |         |    |    |    |

Address: HSEMBaseAddress + 0xFF8

**Reset:** 0x0000 0005

**Description:** HSEMPCellID2 returns 0x05

### **HSEMPCellID3**

## **HSEM PCell identification register 3**

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20    | 19      | 18 | 17 | 16 |
|----|----|----|----|----|----|----|----|----|----|----|-------|---------|----|----|----|
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0     | 0       | 0  | 0  | 0  |
| R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R     | R       | R  | R  | R  |
| 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7  | 6  | 5  | 4     | 3       | 2  | 1  | 0  |
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |    |    |    | HSEMP | CellID3 |    |    |    |
| R  | R  | R  | R  | R  | R  | R  | R  |    |    |    | F     | }       |    |    |    |

Address: HSEMBaseAddress + 0xFFC

**Reset:** 0x0000 00B1

**Description:** HSEMPCellID3 returns 0xB1.



# 8 LCD controller (LCDC)

# 8.1 LCDC register addressing

Register addresses are provided as the LCD controller base address, LCDCBaseAddress, plus the register offset.

The LCDCBaseAddress is 0x1012 0000.

# 8.2 LCDC register summary

Table 19. LCDC register list

| Offset         Register         Description           0x000         LCDC_TIM0           0x004         LCDC_TIM1           0x008         LCDC_TIM2           0x00C         LCDC_TIM3           0x010         LCDC_UPBASE           0x014         LCDC_LPBASE           0x018         LCDC_IMSC           0x01C         LCDC_CR           0x020         LCDC_RIS           0x024         LCDC_MIS           0x028         LCDC UPCURR |    |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----|
| 0x004         LCDC_TIM1           0x008         LCDC_TIM2           0x00C         LCDC_TIM3           0x010         LCDC_UPBASE           0x014         LCDC_LPBASE           0x018         LCDC_IMSC           0x01C         LCDC_CR           0x020         LCDC_RIS           0x024         LCDC_MIS                                                                                                                             | е  |
| 0x008         LCDC_TIM2           0x00C         LCDC_TIM3           0x010         LCDC_UPBASE           0x014         LCDC_LPBASE           0x018         LCDC_IMSC           0x01C         LCDC_CR           0x020         LCDC_RIS           0x024         LCDC_MIS                                                                                                                                                               | 84 |
| 0x00C         LCDC_TIM3           0x010         LCDC_UPBASE           0x014         LCDC_LPBASE           0x018         LCDC_IMSC           0x01C         LCDC_CR           0x020         LCDC_RIS           0x024         LCDC_MIS                                                                                                                                                                                                 | 85 |
| 0x010         LCDC_UPBASE           0x014         LCDC_LPBASE           0x018         LCDC_IMSC           0x01C         LCDC_CR           0x020         LCDC_RIS           0x024         LCDC_MIS                                                                                                                                                                                                                                   | 85 |
| 0x014         LCDC_LPBASE           0x018         LCDC_IMSC           0x01C         LCDC_CR           0x020         LCDC_RIS           0x024         LCDC_MIS                                                                                                                                                                                                                                                                       | 87 |
| 0x018                                                                                                                                                                                                                                                                                                                                                                                                                               | 88 |
| 0x01C         LCDC_CR           0x020         LCDC_RIS           0x024         LCDC_MIS                                                                                                                                                                                                                                                                                                                                             | 88 |
| 0x020                                                                                                                                                                                                                                                                                                                                                                                                                               | 89 |
| 0x024 LCDC_MIS                                                                                                                                                                                                                                                                                                                                                                                                                      | 89 |
| _                                                                                                                                                                                                                                                                                                                                                                                                                                   | 91 |
| 0v028 LCDC LIPCLIBB                                                                                                                                                                                                                                                                                                                                                                                                                 | 92 |
| 1000_01 001111                                                                                                                                                                                                                                                                                                                                                                                                                      | 92 |
| 0x02C LCDC_LPCURR                                                                                                                                                                                                                                                                                                                                                                                                                   | 93 |
| 0x200 to 0x3FC LCDC_PALx LCDC 128 * 2 * 16-bit color palette registers 0 to 127                                                                                                                                                                                                                                                                                                                                                     | 93 |
| 0xFE0 LCDCPeriphID0 LCDC peripheral identification register 0 (bits 7:0)                                                                                                                                                                                                                                                                                                                                                            | 94 |
| 0xFE4 LCDCPeriphID1 LCDC peripheral identification register 1 (bits 15:8)                                                                                                                                                                                                                                                                                                                                                           | 94 |
| 0xFE8 LCDCPeriphID2 LCDC peripheral identification register 2 (bits 23:16)                                                                                                                                                                                                                                                                                                                                                          | 94 |
| 0xFEC LCDCPeriphID3 LCDC peripheral identification register 3 (bits 31:24)                                                                                                                                                                                                                                                                                                                                                          | 95 |
| 0xFF0 LCDCPCellID0 LCDC PCell identification register 0 (bits 7:0)                                                                                                                                                                                                                                                                                                                                                                  | 95 |
| 0xFF4 LCDCPCellID1 LCDC PCell identification register 1 (bits 15:8)                                                                                                                                                                                                                                                                                                                                                                 | 95 |
| 0xFF8 LCDCPCellID2 LCDC PCell identification register 2 (bits 23:16)                                                                                                                                                                                                                                                                                                                                                                | 96 |
| 0xFFC LCDCPCellID3 LCDC PCell identification register 3 (bits 31:24)                                                                                                                                                                                                                                                                                                                                                                |    |



LCDC TIM0

LCDC timing register 0

## 8.3 LCDC register descriptions

#### 30 29 27 26 23 22 21 16 28 25 24 20 HBP HFP RW RW 15 14 13 12 11 10 9 8 6 5 2 0 HSW PPI 0 RW RW R R

Address: LCDCBaseAddress + 0x000

**Reset:** 0x0000 0000

**Description:** Controls the horizontal timing parameters.

Horizontal timing restrictions: the DMA requests new data at the start of a horizontal display line. Some time must be allowed for the DMA transfer and for the data to propagate down the FIFO path in the LCDC interface. Data path latency forces restrictions on the minimum usable values (HSW: 3, HBP: 5, HFP: 5) for the horizontal porch width in STN mode.

HBP Horizontal back porch. Number of panel clock (CLPCK) periods inserted between the last line clock synchronization pulse and the start of valid data (on CLCD[23:0]) of the current line. Program with the desired value minus 1.

0x00: 1 pixel clock cycle (default after reset) through to 0xFF: 256 pixel clock cycles.

HFP Horizontal front porch. Number of panel clock (CLPCK) periods inserted between the end of valid data (on CLCD[23:0]) of the current line and the clock synchronization pulse of the next line. Program with the desired value minus 1.

0x00: 1 pixel clock cycle (default after reset) through to 0xFF: 256 pixel clock cycles.

HSW Horizontal synchronization pulse width. CLLPHS pulse width (line clock in passive mode, or horizontal synchronization pulse in active mode) expressed in CLPCK periods. Program with desired value minus 1.

0x00: 1 pixel clock cycle (default after reset) through to 0xFF: 256 pixel clock cycles.

PPL Pixels-per-line. Specifies the number of pixels in each line or row of the LCDC panel. PPL is a 16-bit value that represents between 16 and 1024 pixels per line. PPL is used to count the number of pixel clocks that occur before the HFP bit field is applied. The number of pixels per line is 16 x (PPL + 1).

0x00: 16 pixels per line (default after reset) through to 0xFF: 1024 pixels per line.

### LCDC\_TIM1

### LCDC timing register 1

| 31 | 30 | 29 | 28 | 27   | 26 | 25 | 24 | 23       | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
|----|----|----|----|------|----|----|----|----------|----|----|----|----|----|----|----|
|    |    |    | VI | BP . |    |    |    |          |    |    | VF | Р  |    |    |    |
| 1  |    |    | R  | W    |    |    |    | <u> </u> |    |    | RV | ٧  |    |    |    |
| 15 | 14 | 13 | 12 | 11   | 10 | 9  | 8  | 7        | 6  | 5  | 4  | 3  | 2  | 1  | 0  |
|    |    | VS | SW |      |    |    |    |          |    | LP | P  |    |    |    |    |
|    |    | R  | W  |      |    |    |    |          |    | R\ | Λ/ |    |    |    |    |

Address: LCDCBaseAddress + 0x004

**Reset:** 0x0000 0000

**Description:** Controls the vertical timing parameters.

VBP Vertical back porch. Number of horizontal line clocks (CLLPHS)—inactive lines—at the beginning of each frame, after the vertical synchronization period (falling edge of CLFPVS signal/rising edge of SPS signal). In STN mode, program VBP with 0x00 to avoid reduced contrast.

0x00: No line clocks inserted (default after reset), up to 0xFF: 255 line clock cycles inserted.

VFP Vertical front porch. Number of line clocks inserted at the end of each frame. When a complete frame of pixels is transmitted to the LCDC display, VFP counts the number of line clock periods to wait. When the count is finished, either the vertical synchronization signal is asserted in active mode, or extra line clocks are inserted as specified by the VSW bit field in passive mode. VFP generates from 0 to 255 line clock cycles.

VSW Vertical synchronization pulse width field. Width of the vertical synchronization specified in number of line clocks. Program to the number of lines required minus 1. To avoid reduced contrast in STN LCDs, this value must be small (0 for example).

LPP Lines per panel. Number of active lines per screen. For dual panel displays this register is programmed with the number of lines on each of the upper and lower panels. Program to number of lines minus 1. LPP allows between 1 and 1024 lines.

### LCDC\_TIM2

#### LCDC timing register 2

| 31 | 30  | 29     | 28  | 27  | 26  | 25 | 24  | 23 | 22 | 21         | 20 | 19 | 18     | 17 | 16 |
|----|-----|--------|-----|-----|-----|----|-----|----|----|------------|----|----|--------|----|----|
|    |     | PCD_HI |     |     | BCD |    |     |    |    | CP         | L  |    |        |    |    |
|    |     | RW     |     |     | RW  |    |     |    |    | RW         | /  |    |        |    |    |
| 15 | 14  | 13     | 12  | 11  | 10  | 9  | 8   | 7  | 6  | 5          | 4  | 3  | 2      | 1  | 0  |
| 0  | IOE | IPC    | IHS | IVS |     |    | ACB |    |    | CLKSE<br>L |    |    | PCD_LO |    |    |
| R  | RW  | RW     | RW  | RW  |     |    | RW  |    |    | RW         |    |    | RW     |    |    |

Address: LCDCBaseAddress + 0x008

**Reset:** 0x0000 0000

#### **Description:** Controls the LCDC timing.

PCD\_HI Panel clock divisor, upper 5 bits. PCD\_HI plus PCD\_LO enable the LCDC panel clock frequency CLPCK to be derived from the CLCDCLK frequency. CLPCK= CLCDCLK/(PCD+2).

**Mono STN** modes: mono STN displays receive multiple pixels during each panel clock cycle. Those with a 4- or 8-bit interface should have CLPCK programmed to be 1/4 or 1/8 respectively of the desired individual pixel clock rate.

**Color STN** modes: color STN displays receive multiple pixels during each panel clock cycle. Their pixel data is stored and transferred in packed format, with each pixel represented by 3 bits (R, G and B). Consequently, one byte contains the pixel data for 2+2/3 pixels (R0G0B0, R1G1B1, R2G2), and 3 bytes contain the data of exactly 8 pixels. Each CLPCK clock cycle transfers one byte to the panel. CLPCK should be programmed as close as possible to 3/8 (the desired individual pixel rate).

TFT mode: displays the pixel clock divider; can be bypassed by setting the BCD bit.

BCD Bypass pixel clock divider. Allows the panel clock divider logic to be bypassed. Used mainly for TFT displays, as it is best to send the highest clock rate in the LCDC panel.

0: enable. Clock signal toggles only when valid data is transferred.

1: bypass. Clock is not permanently provided on the CLPCK signal in STN mode.

CPL Clock per line. Specifies the number of actual CLPCK pulses sent to the LCDC panel on each horizontal line. It must be programmed as the number of pixels per line (PPL value + 1) divided by either 1 (TFT), 4 or 8 (for mono passive), or 8/3 (for color passive), minus 1. CPL and PLL must be correctly programmed for the LCDC controller to work correctly.

CPL = PPL for TFT panels

CPL = (PPL+1)/4 - 1 for 4-bit mono STN panels

 $CPL = 3 \times (PPL+1)/8 - 1$  for color STN panels

CPL = (PPL+1)/8 - 1 for 8-bit mono STN panels

IOE **TFT mode**: the invert output enable selects polarity of the output enable signal (CLACDE). The CLACDE pin is an enable that indicates to the LCDC panel when valid display data is available.

**Active display mode**: data is driven onto the LCDC data lines at the programmed edge of CLPCK when CLACDE is in its active state. IOE must be programmed to 0 for STN mode.

0: CLACDE active high in TFT mode

1: CLACDE active low in TFT mode

 $IPC \quad Invert \ panel \ clock. \ Selects \ the \ pixel \ clock \ edge \ on \ which \ pixel \ data \ goes \ to \ LCDC \ lines \ CLCD[23:0].$ 

0: rising edge of CLPCK

1: falling edge of CLPCK

IHS Invert horizontal synchronization. Inverts polarity of the CLLPHS/LP signal.

0: active high and inactive low

1: active low and inactive high

IVS Invert vertical synchronization. Used to invert polarity of the CLFPVS/SPS signal.

0: active high and inactive low

1: active low and inactive high

ACB AC bias pin frequency. Only applicable to STN displays, which require pixel voltage polarity to be reversed periodically to prevent damage due to DC charge accumulation. Program this field minus 1 to apply the number of line clocks between each toggle of the AC bias pin (CLACDE). It is irrelevant if the LCDC is in TFT mode as the CLACDE pin is used as a data enable signal.

CLKSEL Clock selection. Selects the clock source for the color LCDC. 0: CLCDCLK = 48 MHz.

1: CLCDCLK = 72 MHz, when MXTALI = 16 MHz, 19.2 MHz or 24 MHz.

CLCDCLK = 78 MHz, when MXTALI = 13 MHz or 26 MHz.

PCD\_LO Panel clock divisor, lower five bits. See the PCD\_HI bit field description for details.

Table 20. PCD restrictions in STN modes caused by data path latency

| Panel  | Туре  | Interface | PCD minimum usable value    |
|--------|-------|-----------|-----------------------------|
| Single | Color | (all)     | PCD = 1 (CLPCK = CLCDCLK/3) |
| Dual   | Color | (all)     | PCD = 4 (CLPCK = CLCDCLK/6) |



Table 20. PCD restrictions in STN modes caused by data path latency

| Single | Mono | 4-bit | PCD = 2 (CLPCK = CLCDCLK/4)   |
|--------|------|-------|-------------------------------|
| Dual   | Mono | 4-bit | PCD = 6 (CLPCK = CLCDCLK/8)   |
| Single | Mono | 8-bit | PCD = 6 (CLPCK = CLCDCLK/8)   |
| Dual   | Mono | 8-bit | PCD = 14 (CLPCK = CLCDCLK/16) |

## LCDC\_TIM3

## LCDC timing register 3



Address: LCDCBaseAddress + 0x00C

**Reset:** 0x0000 0000

**Description:** Controls timing parameters specific to HR-TFT LCDs.

REVDEL REV delay. Controls the delay (in CLPCK periods) of the polarity reversal signal from the rising edge of CLLPHS. Program with desired value minus 1.

0x0: 1 pixel clock cycle (default after reset) up to 0xF: 16 pixel clock cycles.

INVCLK Invert clock signal output to HR-TFT panel with respect to internal CPCLK signal. This inversion

results in all signals being referenced by the display on the clock rising edge.

0: clock is inverted 1: clock is not inverted

CLSDEL2 CLS delay 2. Controls the delay (in CLPCK periods) from the rising edge of the SPL/SPR signal to

the falling edge of the CLS signal.

0x000: 1 pixel clock cycle (default after reset) up to 0x1FF: 512 pixel clock cycles.

LPDEL LP delay. Controls the delay (in CLPCK periods) of the line pulse LP signal from the rising edge of

CLLPHS.

0x0: No delay (default after reset) up to 0xF:16 CLPCK periods inserted.

CLSDEL CLS delay. Controls the delay (in CLPCK periods) of the CLS and PS signals from the rising edge of

CLLPHS.

0x0: no delay (default after reset) up to 0xF: 16 CLPCK periods inserted.

SPLDEL SPL delay. Controls the delay (in CLPCK periods) of the SPL signal during the vertical front and back porch. This must be greater than or equal to HSW + HBP. Program with the desired value minus 1.

0x00: 1 pixel clock cycle (default after reset) up to 0x7F: 128 pixel clock cycles.

#### LCDC UPBASE

#### LCDC upper panel base address register

| 31 | 30 | 29 | 28 | 27 | 26 | 25    | 24    | 23    | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
|----|----|----|----|----|----|-------|-------|-------|----|----|----|----|----|----|----|
|    |    |    |    |    |    |       | LCDU  | PBASE |    |    |    |    |    |    |    |
|    |    |    |    |    |    |       | R     | W     |    |    |    |    |    |    |    |
| 15 | 14 | 13 | 12 | 11 | 10 | 9     | 8     | 7     | 6  | 5  | 4  | 3  | 2  | 1  | 0  |
|    |    |    |    |    |    | LCDUI | PBASE |       |    |    |    |    |    | 0  | 0  |
|    |    |    |    |    |    | R     | W     |       |    |    |    |    |    | В  | В  |

Address: LCDCBaseAddress + 0x10

**Reset:** 0x0000 0000

**Description:** This color LCDC DMA base address register programs the base addresses of the

frame buffers. It is used for TFT displays, single-panel STN displays and the upper panel of dual-panel STN displays. LCDC\_UPBASE (and *LCDC\_LPBASE* for dual panels) must be initialized before enabling the LCDC controller. The value may be changed mid-frame to allow double-buffered video displays to be created.

This register is copied to the corresponding current register at each LCDC vertical synchronization. This generates the *LCDC\_RIS*.LNBURIS bit as well as an optional interrupt. This interrupt can be used to reprogram the base address when generating double-buffered video.

LCDUPBASE LCDC upper panel base address. Word-aligned start address of the upper panel frame data in the memory.

0 Reserved for future use. Reading returns 0. Must be written with 0.

#### LCDC LPBASE

#### LCDC lower panel base address register

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24    | 23   | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
|----|----|----|----|----|----|----|-------|------|----|----|----|----|----|----|----|
|    |    |    |    |    |    |    | LCDLF | BASE |    |    |    |    |    |    |    |
| L  |    |    |    |    |    |    | R     | W    |    |    |    |    |    |    |    |
| 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8     | 7    | 6  | 5  | 4  | 3  | 2  | 1  | 0  |
|    |    |    |    |    |    |    |       |      |    |    |    | 0  | 0  |    |    |
|    |    |    |    |    |    | R  | W     |      |    |    |    |    |    | R  | R  |

Address: LCDCBaseAddress + 0x014

**Reset:** 0x0000 0000

**Description:** This color LCDC DMA base address register is used for the lower panel of dual-panel

STN displays. LCDC\_LPBASE for dual panels must be initialized before enabling the LCDC. The value may be changed mid-frame to allow double-buffered video displays to be created. This register is copied to the corresponding current register at each LCDC vertical synchronization. This generates the *LCDC\_RIS*.LNBURIS bit as well

as an optional interrupt. This interrupt can be used to reprogram the base address when generating double-buffered video.

LCDLPBASE LCDC lower panel base address. Word-aligned start address of the lower panel frame data in the memory.

0 Reserved for future use. Reading returns 0. Must be written with 0.

#### LCDC IMSC

## LCDC interrupt mask set/clear register

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20         | 19         | 18         | 17       | 16 |
|----|----|----|----|----|----|----|----|----|----|----|------------|------------|------------|----------|----|
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0          | 0          | 0          | 0        | 0  |
| R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R          | R          | R          | R        | R  |
| 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7  | 6  | 5  | 4          | 3          | 2          | 1        | 0  |
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | MBER<br>IM | VCMP<br>IM | LNBU<br>IM | FU<br>IM | 0  |
| R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | RW         | RW         | RW         | RW       | R  |

Address: LCDCBaseAddress + 0x018

**Reset:** 0x0000 0000

**Description:** Setting the bits in this interrupt enable register enables the corresponding raw

interrupt *LCDC\_RIS* bit values to be passed to the register *LCDC\_MIS*.

MBERIM AHB master bus error interrupt mask.

0: masked 1: not masked

VCMPIM Vertical compare interrupt mask.

0: masked 1: not masked

LNBUIM Next base update interrupt mask.

0: masked 1: not masked

FUIM FIFO underflow interrupt mask.

0: masked 1: not masked

0 Reserved for future use. Reading returns 0. Must be written with 0.

## LCDC\_CR

### **LCDC** control register

| 31    | 30        | 29   | 28   | 27         | 26       | 25       | 24  | 23          | 22         | 21         | 20        | 19  | 18         | 17  | 16        |
|-------|-----------|------|------|------------|----------|----------|-----|-------------|------------|------------|-----------|-----|------------|-----|-----------|
| 0     | 0         | 0    | 0    | 0          | 0        | 0        | 0   | 0           | 0          | CEAEN      | CD\       | WID | 1XE        | 3PP | WM<br>LVL |
| R     | R         | R    | R    | R          | R        | R        | R   | R           | R          | RW         | R'        | W   | R'         | W   | RW        |
| 15    | 14        | 13   | 12   | 11         | 10       | 9        | 8   | 7           | 6          | 5          | 4         | 3   | 2          | 1   | 0         |
| HRTFT | FRME<br>N | LCDV | COMP | LCD<br>PWR | BE<br>PO | BE<br>BO | BGR | LCD<br>DUAL | STN<br>MWD | STN<br>TFT | STN<br>BW |     | LCD<br>BPP |     | LCD<br>EN |
| RW    | RW        | R    | W    | RW         | RW       | RW       | RW  | RW          | RW         | RW         | RW        |     | RW         |     | RW        |

Address: LCDCBaseAddress + 0x01C

**Reset:** 0x0000 0000



**Description:** Controls the LCDC operating mode.

CEAEN Color enhancement algorithm enable for the TFT panel (from 16 bpp RGB 5:6:5 to 18 bpp RGB 6:6:6 color conversion). This bit must only be set when CDWID = 10, 1XBPP = 10, STNTFT = 1 and LCDBPP = 100, otherwise erroneous results could be generated.

The horizontal resolution of the panel must be less than or equal to 800 pixels when CEAEN = 1 (PPL < 0x32).

0: no color enhancement: only 64K colors on 18-bit TFT panel.

1: color enhancement enabled: 256K colors on 18-bit TFT panel from a 16-bpp frame buffer.

CDWID CLCD data bus width selection. Defines the number of CLCD data signals used for interfacing to the LCD panel. Only used in TFT modes (when STNTFT = 1).

00: CLCD[11:0] deliver data, CLCD[23:12] low 01: CLCD[15:0] deliver data, CLCD[23:16] low

1XBPP 12, 15, or 16 bits per pixel selection. When LCDBPP = 100 (12, 15, or 16 bpp), this bit field selects the frame data representation.

00: 4:4:4: 4 upper bits unused + 4 bits per component.

01: I:5:5:5: intensity bit + 5 bits per component.

10: 5:6:5: red and blue on 5 bits, green on 6 bits.

11: reserved.

WMLVL LCD DMA FIFO watermark level. Defines the number of empty locations required (in either of the two DMA FIFOs) to cause data or frame descriptor words to be displayed.

0: four or more empty locations 1: eight or more empty locations

HRTFT HR-TFT panel selection. If STNTFT= 1, the TFT panel is selected.

0: LCD is normal TFT 1: LCD is HR-TFT or AD-TFT

FRMEN Frame modulation enable. When re-written to 1, the frame rate counter is cleared and starts counting. This allows the firmware to protect against artefacts when changing the display image (the bit does not need to be cleared first). The software must ensure consistency with the LCDBPP field.

0: frame modulation not used 1: frame modulation algorithm enabled

LCDVCOMP Generate event interrupt at:

00: start of vertical synchronization10: start of active video11: start of front porch

LCDPWR LCD power enable. The CLDC[23:0] signals are enabled and power-gated through to LCD panel.

0: disabled and power not gated to LCD panel 1: enabled (active)

BEPO Big-endian pixel ordering within a byte. Selects amongst little- and big-endian pixel packing for 1, 2 and 4 bpp display modes. It has no effect on 8, 16 or 24 bpp formats.

0: little-endian 1: big-endian

BEBO Big-endian byte order.

0: little-endian 1: big-endian

BGR RGB/BGR format selection.

0: RGB normal output 1: BGR (red and blue swapped)

LCDDUAL STN single/dual LCD panel selection.

0: single 1: dual

STNMWD STN monochrome interface width. Controls whether the monochrome STN LCD panel uses a 4- or

8-bit parallel interface. It has no meaning in other modes and must be programmed to zero.

0: 4-bit 1: 8-bit

STNTFT STN or TFT LCD panel selection.

0: STN, use gray scaler 1: TFT, do not use gray scaler

STNBW STN LCD panel monochrome selection (black and white). Irrelevant in TFT mode.

0: color 1: monochrome

LCDBPP LCD bits per pixel selection.

000: 1 bpp, palettized 001: 2 bpp, palettized 010: 4 bpp, palettized 011: 8 bpp, palettized 100: 12, 15 or 16 bpp (see 1XBPP bit-field), true-color (non-palettized).

101: 24 bpp (TFT panel only), non-packed data, true-color (non-palettized).

110: 24 bpp (TFT panel only), packed data, true-color (non-palettized).

111: reserved.

Note: non-packed data means a 32-bit data word contains one pixel plus one unused byte.

Packed data means all four bytes of a 32-bit data word contain useful data.

LCDEN LCD controller enable of LCD signals CLLPHS, CLPCK, CLFPVS, CLACDE and CLLE.

0: disabled (held low) 1: enabled (active)

0 Reserved for future use. Reading returns 0. Must be written with 0.

#### LCDC RIS

### LCDC raw interrupt status register

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20         | 19          | 18          | 17        | 16 |
|----|----|----|----|----|----|----|----|----|----|----|------------|-------------|-------------|-----------|----|
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0          | 0           | 0           | 0         | 0  |
| R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R          | R           | R           | R         | R  |
| 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7  | 6  | 5  | 4          | 3           | 2           | 1         | 0  |
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | MER<br>RIS | VCMP<br>RIS | LNBU<br>RIS | FU<br>RIS | 0  |
| B  | B  | R  | B  | B  | R  | B  | B  | B  | R  | В  | ΒW         | RW          | D/W         | D/W       | В  |

Address: LCDCBaseAddress + 0x020

**Reset:** 0x0000 0000

**Description:** When read, this register returns five bits that can generate interrupts when set.

When written, a bit value of 1 clears the interrupt corresponding to that bit. Writing 0

has no effect.

MERRIS AMBA AHB master bus error status. 1: AMBA AHB master received a bus error response from the

slave.

VCMPRIS Vertical compare status. 1: one of four vertical regions, selected via register LCDControl, is reached.

LNBURIS LCD next base address update, mode-independent. Set when the current base address registers have been successfully updated by the next address registers. Signifies that a new address can be

loaded if double buffering is in use.

FURIS FIFO underflow. 1: upper or lower DMA FIFOs have been read when empty, causing an underflow

condition to occur.

#### LCDC MIS

### LCDC masked interrupt status register

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20         | 19          | 18          | 17        | 16 |
|----|----|----|----|----|----|----|----|----|----|----|------------|-------------|-------------|-----------|----|
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0          | 0           | 0           | 0         | 0  |
| R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R          | R           | R           | R         | R  |
| 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7  | 6  | 5  | 4          | 3           | 2           | 1         | 0  |
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | MER<br>MIS | VCMP<br>MIS | LNBU<br>MIS | FU<br>MIS | 0  |
| B  | B  | R  | R  | R  | R  | R  | R  | R  | R  | R  | ΒW         | RW          | D/W         | RW        | B  |

Address: LCDCBaseAddress + 0x024

**Reset:** 0x0000 0000

**Description:** This is a bit-by-bit logical AND of registers *LCDC\_RIS* and *LCDC\_IMSC*. The

interrupt lines correspond to each interrupt. A logical OR of all interrupts is provided

to the system interrupt controller. A write has no effect.

MERMIS AHB master error interrupt status bit. Reading returns the masked interrupt state (after masking) of

the AHB master error interrupt.

VCMPMIS Vertical compare interrupt status bit. Reading returns the masked interrupt state (after masking) of

the vertical compare interrupt.

LNBUMIS LCD next base update interrupt status bit. Reading returns the masked interrupt state (after

masking) of the LCD next base address update interrupt. A write has no effect.

FUMIS FIFO underflow interrupt status bit. Reading returns the masked interrupt state (after masking) of the FIFO underflow interrupt.

0 Reserved for future use. Reading returns 0. Must be written with 0.

#### LCDC\_UPCURR

#### LCDC upper panel current address register

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24    | 23   | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
|----|----|----|----|----|----|----|-------|------|----|----|----|----|----|----|----|
|    |    |    |    |    |    |    | LCDUP | CURR |    |    |    |    |    |    |    |
|    |    |    |    |    |    |    | R\    | N    |    |    |    |    |    |    |    |
| 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8     | 7    | 6  | 5  | 4  | 3  | 2  | 1  | 0  |
|    |    |    |    |    |    |    | LCDUF | CURR |    |    |    |    |    |    |    |
|    |    |    |    |    |    |    | R\    | N    |    |    |    |    |    |    |    |

Address: LCDCBaseAddress + 0x028

**Reset:** 0x0000 0000

**Description:** Contains the most recent address of upper panel frame data when read. It can

change at any time and therefore can only be used as a mechanism for coarse delay.

LCDUPCURR LCD upper panel current address. Contains the approximate upper panel data address.



# LCDC\_LPCURR

### LCDC lower panel current address register

| LCDLPCURR<br>RW                     |   |
|-------------------------------------|---|
|                                     |   |
|                                     |   |
| 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 | 0 |
| LCDLPCURR                           |   |

RW

Address: LCDCBaseAddress + 0x02C

**Reset:** 0x0000 0000

**Description:** Contains the most recent address of lower panel frame data when read. It can

change at any time and therefore can only be used as a mechanism for coarse delay.

LCDLPCURR LCD lower panel current address. Contains the most recent lower panel data address.

#### LCDC\_PALx

## LCDC palette register x (x = 0.127)

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23         | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
|----|----|----|----|----|----|----|----|------------|----|----|----|----|----|----|----|
|    |    | R1 |    |    |    |    | G  | <b>à</b> 1 |    |    |    |    | B1 |    |    |
| L  |    | RW |    |    | 11 |    | R  | W          |    |    | l  |    | RW |    |    |
| 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7          | 6  | 5  | 4  | 3  | 2  | 1  | 0  |
|    |    | R0 |    |    |    |    | G  | 90         |    |    |    |    | В0 |    |    |
|    |    | RW |    |    |    |    | R  | W          |    |    |    |    | RW |    |    |

**Address:** LCDCBaseAddress + 0x200 + 0x4 \* x, where x = 0 to 127

**Reset:** 0x0000 0000

**Description:** These registers contain 256 palette entries organized as 128 locations of two palette

entries per word. Only TFT displays use all of the palette entry bits. When configured for little-endian byte ordering, bits [15:0] are the lower numbered palette entry and [31:16] are the higher numbered palette entry. Big-endian byte order configuration is the reverse, bits [31:16] being the lower numbered palette entry and [15:0] the higher

numbered entry.

R[1:0] Red palette data. For color STN displays, only the four MSBs (bits Rx[4:1]) are used. For monochrome displays, this red bit field of the palette data is not used.

G[1:0] Green palette data. For color STN displays, only the four MSBs (bits Gx[5:2]) are used. For monochrome displays this green bit field of the palette data is not used.

B[1:0] Blue palette data. For color STN displays, only the four MSBs (bits Bx[4:1]) are used. For monochrome displays only this blue bit field of the palette data is used.

## LCDCPeriphID0

## LCDC peripheral identification register 0

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23          | 22 | 21 | 20 | 19 | 18 | 17 | 16 |  |  |
|----|----|----|----|----|----|----|----|-------------|----|----|----|----|----|----|----|--|--|
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0           | 0  | 0  | 0  | 0  | 0  | 0  | 0  |  |  |
| R  | R  | R  | R  | R  | R  | R  | R  | R           | R  | R  | R  | R  | R  | R  | R  |  |  |
| 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7           | 6  | 5  | 4  | 3  | 2  | 1  | 0  |  |  |
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | PartNumber0 |    |    |    |    |    |    |    |  |  |
| R  | R  | R  | R  | R  | R  | R  | R  |             |    |    | R  |    |    |    |    |  |  |

Address: LCDCBaseAddress + 0xFE0

**Reset:** 0x0000 0010

**Description:** PartNumber0 returns 0x10.

## LCDCPeriphID1

## LCDC peripheral identification register 1

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22   | 21    | 20 | 19 | 18     | 17     | 16 |
|----|----|----|----|----|----|----|----|----|------|-------|----|----|--------|--------|----|
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0    | 0     | 0  | 0  | 0      | 0      | 0  |
| R  | R  | R  | R  | R  | R  | R  | R  | R  | R    | R     | R  | R  | R      | R      | R  |
| 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7  | 6    | 5     | 4  | 3  | 2      | 1      | 0  |
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |    | Desi | gner0 |    |    | PartNu | ımber1 |    |
| R  | R  | R  | R  | R  | R  | R  | R  | •  | F    | 3     |    |    | ı      | 3      |    |

Address: LCDCBaseAddress + 0xFE4

**Reset:** 0x0000 0001

**Description:** Designer0 returns 0x0. PartNumber1 returns 0x1.

## LCDCPeriphID2

## LCDC peripheral identification register 2

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22   | 21   | 20 | 19 | 18   | 17    | 16 |
|----|----|----|----|----|----|----|----|----|------|------|----|----|------|-------|----|
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0    | 0    | 0  | 0  | 0    | 0     | 0  |
| R  | R  | R  | R  | R  | R  | R  | R  | R  | R    | R    | R  | R  | R    | R     | R  |
| 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7  | 6    | 5    | 4  | 3  | 2    | 1     | 0  |
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |    | Revi | sion |    |    | Desi | gner1 |    |
| R  | R  | R  | R  | R  | R  | R  | R  |    | F    | 3    |    | 1  | F    | 7     |    |

Address: LCDCBaseAddress + 0xFE8

**Reset:** 0x0000 0018

**Description:** Revision returns the peripheral revision (0x1: first revision). Designer1 returns 0x8.



## LCDCPeriphID3

## LCDC peripheral identification register 3

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20      | 19      | 18 | 17 | 16 |
|----|----|----|----|----|----|----|----|----|----|----|---------|---------|----|----|----|
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0       | 0       | 0  | 0  | 0  |
| R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R       | R       | R  | R  | R  |
| 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7  | 6  | 5  | 4       | 3       | 2  | 1  | 0  |
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |    |    |    | Configu | uration |    |    |    |
| R  | R  | R  | R  | R  | R  | R  | R  |    |    |    | F       | }       |    |    |    |

Address: LCDCBaseAddress + 0xFEC

**Reset:** 0x0000 0000

**Description:** Configuration returns 0x00.

#### LCDCPCellID0

## LCDC PCell identification register 0

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20    | 19      | 18 | 17 | 16 |
|----|----|----|----|----|----|----|----|----|----|----|-------|---------|----|----|----|
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0     | 0       | 0  | 0  | 0  |
| R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R     | R       | R  | R  | R  |
| 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7  | 6  | 5  | 4     | 3       | 2  | 1  | 0  |
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |    |    |    | LCDPC | CellID0 |    |    |    |
| B  | B  | В  | В  | B  | B  | B  | R  |    |    |    |       | )       |    |    |    |

Address: LCDCBaseAddress + 0xFF0

**Reset:** 0x0000 000D

**Description:** LCDPCellID0 returns 0x0D.

#### LCDCPCellID1

## **LCDC PCell identification register 1**

|   | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20    | 19      | 18 | 17 | 16 |
|---|----|----|----|----|----|----|----|----|----|----|----|-------|---------|----|----|----|
|   | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0     | 0       | 0  | 0  | 0  |
| ı | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R     | R       | R  | R  | R  |
|   | 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7  | 6  | 5  | 4     | 3       | 2  | 1  | 0  |
| Ī | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |    |    |    | LCDPC | CellID1 |    |    |    |
|   | _  | _  | _  | _  |    | _  | _  |    |    |    |    |       | ,       |    |    |    |

Address: LCDCBaseAddress + 0xFF4

**Reset:** 0x0000 00F0

**Description:** LCDPCellID1 returns 0xF0.



### LCDCPCellID2

## **LCDC PCell identification register 2**

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20    | 19     | 18 | 17 | 16 |
|----|----|----|----|----|----|----|----|----|----|----|-------|--------|----|----|----|
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0     | 0      | 0  | 0  | 0  |
| R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R     | R      | R  | R  | R  |
|    |    |    |    |    |    | _  | _  | _  |    | _  |       |        | _  |    |    |
| 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7  | 6  | 5  | 4     | 3      | 2  | 1  | 0  |
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |    |    |    | LCDPC | ellID2 |    |    |    |
| R  | R  | R  | R  | R  | R  | R  | R  |    |    |    | R     |        |    |    |    |

Address: LCDCBaseAddress + 0xFF8

**Reset:** 0x0000 0005

**Description:** LCDPCellID2 returns 0x05.

### LCDCPCellID3

## **LCDC PCell identification register 3**

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20    | 19     | 18 | 17 | 16 |
|----|----|----|----|----|----|----|----|----|----|----|-------|--------|----|----|----|
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0     | 0      | 0  | 0  | 0  |
| R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R     | R      | R  | R  | R  |
|    |    |    |    |    |    |    |    |    |    |    |       |        |    |    |    |
| 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7  | 6  | 5  | 4     | 3      | 2  | 1  | 0  |
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |    |    |    | LCDPC | ellID3 |    |    |    |
| R  | R  | R  | R  | R  | R  | R  | R  |    |    |    | P     |        |    |    |    |

Address: LCDCBaseAddress + 0xFFC

**Reset:** 0x0000 00B1

**Description:** LCDPCellID3 returns 0xB1.

# 9 Master display interface (MDIF)

## 9.1 MDIF register addressing

Register addresses are provided as the MDIF base address, MDIFBaseAddress, plus the register offset.

The MDIFBaseAddress is 0x1012 0000.

# 9.2 MDIF register summary

The device communicates to the system via a 32-bit width AMBA rev. 2.0 AHB slave bus.

Table 21. MDIF register list

| Offset | Name         | Description                                                       | Pag<br>e |
|--------|--------------|-------------------------------------------------------------------|----------|
| 0x000  | MDIF_CR      | Main control register with display control signals                | 99       |
| 0x004  | MDIF_SR      | MDIF status register                                              | 100      |
| 0x008  | MDIF_IMSC    | Interrupt mask register                                           | 101      |
| 0x00C  | MDIF_RIS     | Raw interrupt status register                                     | 101      |
| 0x010  | MDIF_MIS     | Masked interrupt status register                                  | 102      |
| 0x014  | MDIF_ICR     | Interrupt clear register                                          | 102      |
| 0x018  | MDIF_RDATA   | Read data register                                                | 103      |
| 0x01C  | MDIF_PBCCR   | PBC duplexer, bit segmentation, dynamic control, polarity config. | 104      |
| 0x020  | MDIF_PBCBMR0 | PBC bit multiplexer configuration register 0                      | 105      |
| 0x024  | MDIF_PBCBMR1 | PBC bit multiplexer configuration register 1                      | 105      |
| 0x028  | MDIF_PBCBMR2 | PBC bit multiplexer configuration register 2                      | 105      |
| 0x02C  | MDIF_PBCBMR3 | PBC bit multiplexer configuration register 3                      | 105      |
| 0x030  | MDIF_PBCBMR4 | PBC bit multiplexer configuration register 4                      | 105      |
| 0x034  | MDIF_PBCBCR0 | PBC bit control configuration register 0                          | 106      |
| 0x038  | MDIF_PBCBCR1 | PBC bit control configuration register 1                          | 106      |
| 0x040  | MDIF_BCNR    | Number of cycles for defining a single bus access                 | 106      |
| 0x044  | MDIF_CSCDTR  | Chip select valid area position in the bus access                 | 107      |
| 0x048  | MDIF_RDWRTR  | Read or write transitions positions in the bus access             | 108      |
| 0x04C  | MDIF_DOTR    | DATAOUT valid area position for the bus access                    | 108      |
| 0x050  | MDIF_VSCR    | Vertical sync capture configuration register                      | 109      |
| 0x054  | MDIF_HSCR    | Horizontal sync capture configuration register                    | 110      |
| 0x058  | MDIF_SCTR    | Sync capture trigger event configuration register                 | 110      |
| 0x05C  | MDIF_SCSR    | Sync capture status register                                      | 111      |



Table 21. MDIF register list (continued)

| Offset    | Name          | Description                                       | Pag<br>e |
|-----------|---------------|---------------------------------------------------|----------|
| 0x060     | MDIF_NFDADR   | DMA next frame descriptor address register        | 111      |
| 0x064     | MDIF_FLADR    | DMA frame line address register                   | 112      |
| 0x068     | MDIF_FEPR     | DMA frame element parameter register              | 113      |
| 0x06C     | MDIF_FLPR     | DMA frame line parameter register                 | 115      |
| 0x070     | MDIF_DWPIX    | Direct pixel write register                       | 116      |
| 0x074     | MDIF_DWCMD    | Direct command write register                     | 116      |
| 0xFE0     | MDIFPeriphID0 | Peripheral identification register 0 (bits 7:0)   | 117      |
| 0xFE4     | MDIFPeriphID1 | Peripheral identification register 1 (bits 15:8)  | 117      |
| 0xFE8     | MDIFPeriphID2 | Peripheral identification register 2 (bits 23:16) | 118      |
| 0xFE<br>C | MDIFPeriphID3 | Peripheral identification register 3 (bits 31:24) | 118      |
| 0xFF0     | MDIFPCellID0  | PCell identification register 0 bits (bits 7:0)   | 118      |
| 0xFF4     | MDIFPCellID1  | PCell identification register 1 bits (bits 15:8)  | 119      |
| 0xFF8     | MDIFPCellID2  | PCell identification register 2 bits (bits 23:16) | 119      |
| 0xFF<br>C | MDIFPCellID3  | PCell identification register 3 bits (bits 31:24) | 119      |

## 9.3 MDIF register descriptions

|   | MDIF | _CR |              |            |       |           |       |            |            |       |       |       | (          | Conti | ol reg | gister |
|---|------|-----|--------------|------------|-------|-----------|-------|------------|------------|-------|-------|-------|------------|-------|--------|--------|
| _ | 31   | 30  | 29           | 28         | 27    | 26        | 25    | 24         | 23         | 22    | 21    | 20    | 19         | 18    | 17     | 16     |
|   | 0    | 0   | 0            | 0          | 0     | 0         | 0     | 0          | 0          | 0     | 0     | 0     | 0          | 0     | 0      | 0      |
| • | R    | R   | R            | R          | R     | R         | R     | R          | R          | R     | R     | R     | R          | R     | R      | R      |
|   | 15   | 14  | 13           | 12         | 11    | 10        | 9     | 8          | 7          | 6     | 5     | 4     | 3          | 2     | 1      | 0      |
|   | DMA  | AWL | DMAST<br>REQ | RESPO<br>L | RDPOL | WRPO<br>L | CDPOL | CS2PO<br>L | CS1PO<br>L | RESEN | CS2EN | CS1EN | INBAN<br>D | SIZE  | SYCEN  | DIFEN  |
|   | RW   | RW  | RW           | RW         | RW    | RW        | RW    | RW         | RW         | RW    | RW    | RW    | RW         | RW    | RW     | RW     |

Address: MDIFBaseAddress + 0x000

**Reset:** 0x0000 9FC0

**Description:** 

DMAWL DMA watermark level. Defines the DMA FIFO watermark level when a bus request is raised.

00: 16 or more empty locations 01: 8 or more empty locations

10: 4 or more empty locations 11: reserved

DMASTREQ DMA stop request. Requests that the DMA stops at the end of the current frame transfer. Returns 0.

0: no effect. 1: clears the next frame address value so that the DMA stops when the current frame transfer is finished. Use *MDIF\_SR*.DMASTATE to monitor the DMA state.

RESPOL DIFRES signal polarity. Defines the default (inactive) polarity for DIFRES.

0: inactive level is low 1: inactive level is high (default after reset)

RDPOL DIFRD signal polarity. Defines the default (inactive) polarity for DIFRD.

0: inactive level is low 1: inactive level is high (default after reset)

WRPOL DIFWR signal polarity. Defines the default (inactive) polarity for DIFWR.

0: inactive level is low 1: inactive level is high (default after reset)

CDPOL DIFCD signal polarity. Defines DIFCD polarity.

0: DIFCD low for data, high for command. 1: high for data, low: command (default after reset).

CS2POL DIFCS2 signal polarity. Defines the default (inactive) polarity for DIFCS2.

0: inactive level is low 1: inactive level is high (default after reset)

CS1POL DIFCS1 signal polarity. Defines the default (inactive) polarity for DIFCS1.

0: inactive level is low 1: inactive level is high (default after reset)

RESEN Display module reset. DIFRES signal polarity is defined by RESPOL.

0: DIFRES is not active 1: DIFRES is active (default after reset)

CS2EN Display module 2 selection. Defines DIFCS2 status during read/write display module accesses

(active and inactive levels of the DIFCS2 signal are defined by CS2POL).

0: inactive 1: active

CS1EN Display module 1 selection. Defines the DIFCS1 status during read/write display module accesses

(active and inactive levels of the DIFCS1 signal are defined by CS1POL.

0: inactive 1: active

INBAND Inband mode selection. Selects between outband (command/data [CD] signal is defined by the extra

33rd bit of the DMA FIFO) and inband mode (CD signal is defined by data bit 32).

0: outband mode 1: inband mode

SIZE Interface size selection. Specifies the parallel interface data width.

0: 8-bit parallel bus 1: 16-bit parallel bus

SYCEN Sync capture enable. Enables LCD sync capture functionality.

0: disabled 1: enabled

DIFEN MDIF enable.

0: MDIF operation is disabled, the DMA is stopped before the end of frame, and the FIFO is cleared.

1: MDIF operation is enabled. The DMA can start frame transfers.

To avoid unexpected behavior when stopping the MDIF, this bit must be cleared only after clearing register *MDIF\_NFDADR* (MDIF stopped after end of frame) and *MDIF\_SR*.BCBUSY = 0.

0 Reserved for future use. Reading returns 0. Must be written with 0.

MDIF\_SR Status register

| 3  | 1  | 30  | 29   | 28    | 27 | 26 | 25 | 24 | 23 | 22  | 21   | 20 | 19 | 18           | 17        | 16         |
|----|----|-----|------|-------|----|----|----|----|----|-----|------|----|----|--------------|-----------|------------|
| (  | )  | 0   | 0    | 0     | 0  | 0  | 0  | 0  | 0  | 0   | 0    | 0  | 0  | PBCL<br>BUSY | MB<br>ERR | BC<br>BUSY |
| F  | 7  | R   | R    | R     | R  | R  | R  | R  | R  | R   | R    | R  | R  | R            | RHW       | R          |
|    |    |     |      |       |    |    |    |    |    |     |      |    |    |              |           |            |
| 1  | 5  | 14  | 13   | 12    | 11 | 10 | 9  | 8  | 7  | 6   | 5    | 4  | 3  | 2            | 1         | 0          |
| DI | FF | DNE | DΜΔ9 | STATE |    |    |    |    |    | FCC | TALL |    |    |              |           |            |

DFF DNE DMASTATE ECOUNT

R R R R

Address: MDIFBaseAddress + 0x004

**Reset:** 0x0000 0000

**Description:** Indicates the FIFO fill status, the DMA activity status and element counter, the bus

controller busy status and the AHB master bus error state.

PBCLBUSY Pixel bit conversion logic busy. A read returns the global pixel bit conversion logic status.

0: PBC is not running

1: PBC is elaborating pixel data or LCD command

MBERR AMBA AHB master bus error status (read/clear). Returns the AMBA AHB master bus error status. Writing a 0 has no effect. If set to 1, the DMA remains in this error state until the MBER bit is cleared by writing a 1 to it and the DMA restarts its operation by fetching the frame descriptor pointed to by

register *MDIF\_NFDADR*. 0: no error response

1: error response received

BCBUSY Bus controller busy. Returns the bus controller status. Writing has no effect.

0: not running

1: read/write occurring on display module

interface.

DFF DMA FIFO full. Returns the DMA FIFO full status. Writing has no effect.

0: not full 1: full

DNE DMA FIFO not empty. Returns the DMA FIFO empty status. Writing has no effect.

0: empty 1: not empty

DMASTATE DMA state. Returns the DMA operation state. Writing has no effect.

00: idle 01: waiting for line start event

10: waiting for frame start event 11: running

ECOUNT Element counter. Returns the remaining number of elements to be transferred by the DMA for the current line. Writing has no effect.

## MDIF\_IMSC

### MDIF interrupt mask set/clear register

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20       | 19       | 18       | 17        | 16         |
|----|----|----|----|----|----|----|----|----|----|----|----------|----------|----------|-----------|------------|
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0        | 0        | 0        | 0         | 0          |
| R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R        | R        | R        | R         | R          |
| 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7  | 6  | 5  | 4        | 3        | 2        | 1         | 0          |
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | VS<br>IM | HS<br>IM | DS<br>IM | EOF<br>IM | MBER<br>IM |
| R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | RW       | RW       | RW       | RW        | RW         |

Address: MDIFBaseAddress + 0x008

**Reset:** 0x0000 0000

**Description:** Returns the current value of the mask on the relevant interrupt. A write of 1 to the

particular bit sets the mask, enabling the interrupt to be read. A write of 0 clears the

corresponding mask.

VSIM Vertical sync interrupt mask.

0: masked 1: not masked

HSIM Horizontal sync interrupt mask.

0: masked 1: not masked

DSIM Delayed sync interrupt mask.

0: masked 1: not masked

EOFIM End of frame interrupt mask.

0: masked 1: not masked

MBERIM Master bus error interrupt mask.

0: masked 1: not masked

0 Reserved for future use. Reading returns 0. Must be written with 0.

#### MDIF\_RIS

### MDIF raw interrupt status register

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20        | 19        | 18        | 17         | 16          |
|----|----|----|----|----|----|----|----|----|----|----|-----------|-----------|-----------|------------|-------------|
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0         | 0         | 0         | 0          | 0           |
| R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R         | R         | R         | R          | R           |
| 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7  | 6  | 5  | 4         | 3         | 2         | 1          | 0           |
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | VS<br>RIS | HS<br>RIS | DS<br>RIS | EOF<br>RIS | MBER<br>RIS |
| B  | B  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R         | R         | R         | R          | R           |

Address: MDIFBaseAddress + 0x00C

**Reset:** 0x0000 0000

**Description:** Returns the raw status of corresponding interrupt prior to masking. A write has no

effect.

VSRIS Vertical sync raw interrupt status prior to masking of the vertical sync interrupt.

HSRIS Horizontal sync raw interrupt status prior to masking of the horizontal sync interrupt.



DSRIS Delayed sync raw interrupt status prior to masking of the delayed sync interrupt.

EOFRIS End of frame raw interrupt status prior to masking of the DMA end of frame interrupt.

MBERRIS Master bus error raw interrupt status prior to masking of the master bus error interrupt.

0 Reserved for future use. Reading returns 0. Must be written with 0.

### MDIF\_MIS

#### MDIF masked interrupt status register

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20        | 19        | 18        | 17         | 16          |
|----|----|----|----|----|----|----|----|----|----|----|-----------|-----------|-----------|------------|-------------|
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0         | 0         | 0         | 0          | 0           |
| R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R         | R         | R         | R          | R           |
| 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7  | 6  | 5  | 4         | 3         | 2         | 1          | 0           |
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | VS<br>MIS | HS<br>MIS | DS<br>MIS | EOF<br>MIS | MBER<br>MIS |
| R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R         | R         | R         | R          | R           |

Address: MDIFBaseAddress + 0x010

**Reset:** 0x0000 0000

**Description:** Returns the current masked status of the corresponding interrupt, that is, the value of

the raw interrupt status ANDed by the corresponding mask bit of the MDIF\_IMSC

register. A write has no effect.

VSMIS Vertical sync masked interrupt status after masking of the vertical sync interrupt.

HSMIS Horizontal sync masked interrupt status after masking of the horizontal sync interrupt.

DSMIS Delayed sync masked interrupt status after masking of the delayed sync interrupt.

EOFMIS End of frame masked interrupt status after masking of the DMA end of frame interrupt.

MBERMIS Master bus error masked interrupt status after masking of the master bus error interrupt.

0 Reserved for future use. Reading returns 0. Must be written with 0.

#### **MDIF ICR**

### **MDIF** interrupt clear register

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20       | 19       | 18       | 17        | 16         |
|----|----|----|----|----|----|----|----|----|----|----|----------|----------|----------|-----------|------------|
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0        | 0        | 0        | 0         | 0          |
| R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R        | R        | R        | R         | R          |
|    |    |    |    |    |    |    |    |    |    |    |          |          |          |           |            |
| 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7  | 6  | 5  | 4        | 3        | 2        | 1         | 0          |
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | VS<br>IC | HS<br>IC | DS<br>IC | EOF<br>IC | MBER<br>IC |
| R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | W        | W        | W        | W         | W          |

Address: MDIFBaseAddress + 0x014

**Reset:** 0x0000 0000

**Description:** Reading returns 0.

VSIC Vertical sync clear interrupt.

0: no effect 1: clears the interrupt

HSIC Horizontal sync clear interrupt.

0: no effect 1: clears the interrupt

DSIC Delayed sync clear interrupt.

0: no effect 1: clears the interrupt

EOFIC End of frame clear interrupt.

0: no effect 1: clears the interrupt

MBERIC Master bus error clear interrupt.

0: no effect 1: clears the interrupt

0 Reserved for future use. Reading returns 0. Must be written with 0.

#### MDIF\_RDATA

### MDIF read data register

| 31 |    |    | 28 |    |    |   |   |   |   |   |   |   |   |   |   |
|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|
| 0  | 0  | 0  | 0  | 0  | 0  | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| R  | R  | R  | R  | R  | R  | R | R | R | R | R | R | R | R | R | R |
| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |

Data read from Display module, bits [15:0]

R

Address: MDIFBaseAddress + 0x018

**Reset:** 0x0000 0000

**Description:** Reads the content of the display module.

For a correct read operation:

- the DMA must be idle (not running)
- the FIFO must be empty
- the bus controller interface must be idle

otherwise a read returns an AHB error response on the AHB slave bus.

On a correct read:

- a read transfer is triggered on the bus controller side, using the same timing parameters for accessing the bus as for a write transfer
- Incoming data is sampled when the DIFRDnot signal is deasserted, and is then presented on the AHB slave data bus
- The AHB ready signal is deasserted until the read value is available.
   This mechanism is not optimized (because of the low bandwidth)

#### **MDIF PBCCR**

### MDIF pixel bit conversion configuration register

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21   | 20 | 19 | 18 | 17   | 16 |
|----|----|----|----|----|----|----|----|----|----|------|----|----|----|------|----|
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0    | 0  | 0  | 0  | 0    | 0  |
| R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R    | R  | R  | R  | R    | R  |
|    |    |    |    |    |    |    |    |    |    |      |    |    |    |      |    |
| 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7  | 6  | 5    | 4  | 3  | 2  | 1    | 0  |
| 0  | 0  | 0  | 0  | 0  | PE | OM | 0  | 0  |    | BSDM |    | 0  |    | BSCM |    |
| R  | R  | R  | R  | R  | R  | W  | R  | R  |    | RW   |    | R  |    | RW   |    |

Address: MDIFBaseAddress + 0x01C

**Reset:** 0x0000 0000

#### **Description:**

PDM MDIF pixel duplexer mode. Number of byte transfers to be performed. In normal mode, the incoming word from the DMA FIFO is put through the pixel duplexer without any change. When the incoming word is a command word, the pixel duplexer is bypassed (in both inband and outband modes). If there are fewer incoming data words than required for the pixel duplexer to form correct output words followed by a command word, then the last data words are disregarded (meaning that they are not sent in a transaction).

00: normal mode 01: 16- to 32-bit packing mode

10: 24- to 32-bit packing mode, with right shift 11: 24- to 32-bit packing mode with left shift

BSDM MDIF data bit segmentation mode. Defines the bit segmentation mode when the input word is data, that is, the number of transactions to be done on the interface for each 32-bit word delivered by the pixel duplexer.

000: one 8-bit transfer (LSB of incoming word)001: two 8-bit transfers010: three 8-bit transfers011: four 8-bit transfers100: one 16-bit transfer101: two 16-bit transfers

110: unused 111: unused

BSCM MDIF command bit segmentation mode. Defines the bit segmentation mode when the input word is a command, that is, the number of transactions to be done on the interface for each 32-bit word delivered by the pixel duplexer.

000: one 8-bit transfer (LSB of incoming word)001: two 8-bit transfers010: three 8-bit transfers011: four 8-bit transfers100: one 16-bit transfer101: two 16-bit transfers

110: unused 111: unused



### MDIF\_PBCBMRx

## PBC bit multiplexer register x (x = 0 to 4)

| 31          | 30          | 29          | 28          | 27          | 26          | 25          | 24          | 23          | 22          | 21          | 20          | 19          | 18          | 17          | 16          |
|-------------|-------------|-------------|-------------|-------------|-------------|-------------|-------------|-------------|-------------|-------------|-------------|-------------|-------------|-------------|-------------|
| MUX<br>31,x | MUX<br>30,x | MUX<br>29,x | MUX<br>28,x | MUX<br>27,x | MUX<br>26,x | MUX<br>25,x | MUX<br>24,x | MUX<br>23,x | MUX<br>22,x | MUX<br>21,x | MUX<br>20,x | MUX<br>19,x | MUX<br>18,x | MUX<br>17,x | MUX<br>16,x |
| RW          |
| 15          | 14          | 13          | 12          | 11          | 10          | 9           | 8           | 7           | 6           | 5           | 4           | 3           | 2           | 1           | 0           |
| MUX<br>15,x | MUX<br>14,x | MUX<br>13,x | MUX<br>12,x | MUX<br>11,x | MUX<br>10,x | MUX<br>9,x  | MUX<br>8,x  | MUX<br>7,x  | MUX<br>6,x  | MUX<br>5,x  | MUX<br>4,x  | MUX<br>3,x  | MUX<br>2,x  | MUX<br>1,x  | MUX<br>0,x  |
| RW          |

Address: MDIFBaseAddress + 0x020 + 0x04 \* x (where x = 0 to 4)

Reset: 0x0XXX XXXX

**Description:** This is a bit multiplexer configuration matrix MUXi,x. It selects each BMOUT\_BIT(i)

from  $\ensuremath{\mathsf{IN\_BIT(j)}}$  via a complete configuration matrix made of 32 32-bit input

multiplexers.

- IN\_BIT (j) is multiplexer input bit j

POSITION\_i is a 5-bit binary-encoded word = {MUXi,4 MUXi,3 MUXi,2 MUXi,1 MUXi,0}

- BMOUT\_BIT (i) is multiplexer output bit i = IN\_BIT (POSITION\_i)

**Example:** MUX29,0 = 0; MUX29,1 = 0; MUX29,2 = 1; MUX29,3 = 0;

MUX29,4 = 1

POSITION\_29 = {1 0 1 0 0} = 20 (decimal)

 $BMOUT_BIT(29) = IN_BIT(20)$ 

Reset: Reset bypasses the bit multiplexer (OUT\_BIT (i) = IN\_BIT (i)).

Table 22. Reset values

| Register    |    |    |    | IN_BIT      |   |   |   | Value after reset |
|-------------|----|----|----|-------------|---|---|---|-------------------|
| negistei    | 31 | 30 | 29 |             | 2 | 1 | 0 | value after reset |
| MDIF_PBCMR0 | 1  | 0  | 1  |             | 0 | 1 | 0 | 0хАААА АААА       |
| MDIF_PBCMR1 | 1  | 1  | 0  | through to  | 1 | 0 | 0 | 0xCCCC CCCC       |
| MDIF_PBCMR2 | 1  | 1  | 1  | illiough to | 0 | 0 | 0 | 0xF0F0 F0F0       |
| MDIF_PBCMR3 | 1  | 1  | 1  |             | 0 | 0 | 0 | 0xFF00 FF00       |
| MDIF_PBCMR4 | 1  | 1  | 1  |             | 0 | 0 | 0 | 0xFFFF 0000       |



## MDIF\_PBCBCRx

## PBC bit control register x (x = 0 to 1)

| 31          | 30          | 29          | 28          | 27          | 26          | 25          | 24          | 23          | 22          | 21          | 20          | 19          | 18          | 17          | 16          |
|-------------|-------------|-------------|-------------|-------------|-------------|-------------|-------------|-------------|-------------|-------------|-------------|-------------|-------------|-------------|-------------|
| CTL<br>31,x | CTL<br>30,x | CTL<br>29,x | CTL<br>28,x | CTL<br>27,x | CTL<br>26,x | CTL<br>25,x | CTL<br>24,x | CTL<br>23,x | CTL<br>22,x | CTL<br>21,x | CTL<br>20,x | CTL<br>19,x | CTL<br>18,x | CTL<br>17,x | CTL<br>16,x |
| RW          |
| 15          | 14          | 13          | 12          | 11          | 10          | 9           | 8           | 7           | 6           | 5           | 4           | 3           | 2           | 1           | 0           |
| CTL15,      | CTL<br>14,x | CTL<br>13,x | CTL<br>12,x | CTL<br>11,x | CTL<br>10,x | CTL<br>9,x  | CTL<br>8,x  | CTL<br>7,x  | CTL<br>6,x  | CTL<br>5,x  | CTL<br>4,x  | CTL<br>3,x  | CTL<br>2,x  | CTL<br>1,x  | CTL<br>0,x  |
| RW          |

Address: MDIFBaseAddress + 0x034 + 0x04\*x

Reset: 0x0XXX XXXX

**Description:** CTLi,x is the MDIF bit configuration matrix. Selects each OUT\_BIT(i) value.

| CTL(i),1 CTL(i),0 | OUT_BIT(i)   |
|-------------------|--------------|
| 00                | BMOUT_BIT(i) |
| 01                | CD           |
| 10                | 0            |
| 11                | 1            |

### MDIF\_BCNR

### Bus access cycle number register

| 31 | 30  | 29 | 28 | 27 | 26 | 25 | 24 | 23   | 22 | 21 | 20 | 19 | 18 | 17  | 16 |  |  |
|----|-----|----|----|----|----|----|----|------|----|----|----|----|----|-----|----|--|--|
| 0  | 0   | 0  | 0  | 0  | 0  | 0  | 0  | 0    | 0  | 0  | 0  | 0  | 0  | 0   | 0  |  |  |
| R  | R   | R  | R  | R  | R  | R  | R  | R    | R  | R  | R  | R  | R  | R   | R  |  |  |
| 15 | 1.4 | 10 | 10 | 11 | 10 | 0  | 0  | 7    | 6  | 5  | 4  | 3  | 2  | 4   | 0  |  |  |
| 15 | 14  | 13 | 12 | 11 | 10 | 9  | 8  | /    | О  | 5  | 4  | 3  | 2  | ļ ļ | 0  |  |  |
| 0  | 0   | 0  | 0  | 0  | 0  | 0  | 0  |      |    |    | В  | CN |    |     |    |  |  |
| R  | R   | R  | R  | R  | R  | R  | R  | R RW |    |    |    |    |    |     |    |  |  |

Address: MDIFBaseAddress + 0x040

**Reset:** 0x0000 0001

#### **Description:**

BCN MDIF parallel access cycle number. Defines the number of DIFCLK clock (+ 1) cycles for a single parallel transfer on the MDIF interface signals.

0x00: reserved, do not use. 0xFF: reserved, do not use.

0x01: two DIFCLK clock cycles (default after reset) through to 0xFE: 255 DIFCLK clock cycles.



#### MDIF\_CSCDTR Chip select and CD timing register 22 21 19 31 30 29 28 27 26 25 23 20 18 17 16 24 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 R R R R R R R R R R R R R R R R 15 14 13 12 11 10 9 8 7 6 5 4 3 2 0 CSCDACT **CSCDDEACT** RW RW

Address: MDIFBaseAddress + 0x044

**Reset:** 0x0000 0000

#### **Description:**

CSCDDEACT CS/CD signal deactivation. Defines the deactivation of chip select (CS1, CS2) and CD signals (last active cycle) via the parallel access counter. 0 <= CSCDACT < CSCDDEACT < 256.

CSCDACT CS/CD signal activation. Defines the activation of chip select (CS1, CS2) and CD signals (last inactive cycle) via the parallel access counter.

The DIFCD signal follows the DIFCSx timing configuration. This means that when a command cycle is being executed, INFESS AND step and deactive teaconding to DIF4 CSCDTR setting AND select is configuration be always active the configuration CSCDACT = 0x00 and CSCDDEACT > BCN keeps the chip select line active between each read or

write transfer), DIFCD is synchronized when the counter reaches the CSCDACT value. *Figure 6* gives an example.

Figure 6. DIFCD waveform when DIFCSx is always active





## MDIF\_RDWRTR

### Read/write timing register

| ; | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16         |
|---|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|------------|
|   | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | MOT<br>INT |
|   | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | RW         |
|   | 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7  | 6  | 5  | 4  | 3  | 2  | 1  | 0          |

RWDEACT RWACT

Address: MDIFBaseAddress + 0x048

**Reset:** 0x0000 0000

#### **Description:**

MOTINT Read/write Motorola/Intel mode selection.

0: Intel 8080-series-like protocol: pin DIFRDnot generates a strobe for read accesses, while pin DIFWRnot generates a strobe for a write access.

1: Motorola 68000-series-like protocol. The DIFWRnot pin becomes a read (high)/write (low) indication pin, while the DIFRDnot pin generates a strobe for both read and write access types.

RWDEACT Read/write signal deactivation. Defines the deactivation of read/write signals (last active cycle) via the parallel access counter. 0 <= RWACT < RWDEACTIVE <= BCN.

RWACT Read/write signal activation. Defines the activation of read/write signals (last inactive cycle) via the parallel access counter.

0 Reserved for future use. Reading returns 0. Must be written with 0.

#### MDIF\_DOTR

### Data output timing register

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |
| R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  |
| 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7  | 6  | 5  | 4  | 3  | 2  | 1  | 0  |

DODEACT DOACT

RW RW

Address: MDIFBaseAddress + 0x04C

**Reset:** 0x0000 0000





### **Description:**

VSDBL Vertical sync debounce length. Number of DIFCLK cycles during which DIFVSYNC must remain stable to be acknowledged and not disregarded as a glitch.

VSSEL Vertical sync input selection. Chooses the DIFVSYNC or DIFHSYNC input.

0: DIFVSYNC (default after reset)

1: DIFHSYNC

VSPOL Vertical sync polarity. Selects if DIFVSYNC input has active high or low sync pulses.

0: high (default after reset)

1: low

VSPDIV Vertical sync clock division factor. The MDIF clock (DIFCLK) is divided by the VSPDIV factor before clocking the pulse width comparator. The pulse width comparator clock is DIFCLK divided by:

 000: 1
 001: 2

 010: 4
 011: 8

 100: 16
 101: 32

 110: 64
 111: 128

VSPMAX Vertical sync maximum pulse duration. Maximum width of a vertical sync pulse, expressed in number of (DIFCLK / VSPDIV) clock periods.

VSPMIN Vertical sync minimum pulse duration. Minimum width of a vertical sync pulse, expressed in number of (DIFCLK / VSPDIV) clock periods.

ST ERICSSON

### MDIF\_HSCR

### Horizontal sync capture configuration register

| 31 | 30    | 29 | 28    | 27    | 26 | 25     | 24 | 23 | 22 | 21 | 20  | 19  | 18 | 17 | 16 |
|----|-------|----|-------|-------|----|--------|----|----|----|----|-----|-----|----|----|----|
|    | HSDBL |    | HSSEL | HSPOL |    | HSPDIV |    |    |    |    | HSP | MAX |    |    |    |
|    | RW    |    | RW    | RW    |    | RW     |    |    |    |    | R   | W   |    |    |    |
| 15 | 14    | 13 | 12    | 11    | 10 | 9      | 8  | 7  | 6  | 5  | 4   | 3   | 2  | 1  | 0  |

HSPMIN HSPMIN

RW RW

Address: MDIFBaseAddress + 0x054

**Reset:** 0x0000 0000

### **Description:**

HSDBL Horizontal sync debounce length. Number of DIFCLK cycles during which DIFHSYNC must remain stable to be acknowledged and not disregarded as a glitch.

HSSEL Horizontal sync input selection.

0: DIFHSYNC is selected 1: DIFVSYNC is selected

HSPOL Horizontal sync polarity selection.

0: DIFHSYNC input has active high sync pulses 1: DIFHSYNC input has active low sync pulses

HSPDIV Horizontal sync clock division factor. The MDIF clock (DIFCLK) is divided by the HSPDIV factor before clocking the pulse width comparator. The pulse width comparator clock is DIFCLK divided by:

 000: 1
 001: 2

 010: 4
 011: 8

 100: 16
 101: 32

 110: 64
 111: 128

HSPMAX Horizontal sync maximum pulse duration. Maximum width of a horizontal sync pulse, expressed in number of (DIFCLK / HSPDIV) clock periods.

HSPMIN Horizontal sync minimum pulse duration. Minimum width of a horizontal sync pulse, expressed in number of (DIFCLK / HSPDIV) clock periods.

### MDIF\_SCTR

### Sync capture trigger event configuration register

| 31   | 30  | 29  | 28   | 27 | 26 | 25 | 24 | 23 | 22  | 21   | 20 | 19 | 18 | 17 | 16 |  |
|------|-----|-----|------|----|----|----|----|----|-----|------|----|----|----|----|----|--|
| 0    | 0   | 0   | 0    | 0  | 0  | 0  | 0  | 0  | 0   | 0    | 0  | 0  | 0  | 0  | 0  |  |
| R    | R   | R   | R    | R  | R  | R  | R  | R  | R   | R    | R  | R  | R  | R  | R  |  |
| 15   | 14  | 13  | 12   | 11 | 10 | 9  | 8  | 7  | 6   | 5    | 4  | 3  | 2  | 1  | 0  |  |
| - 10 | 1-7 | 10  | 12   |    | 10 |    | 0  | '  | 0   |      | 7  | U  |    | '  | 0  |  |
| 0    | 0   | SYN | CSEL |    |    |    |    |    | TRD | ELAY |    |    |    |    |    |  |
| R    | R   | R   | W    |    |    |    |    |    | В   | w    |    |    |    |    |    |  |

Address: MDIFBaseAddress + 0x058

**Reset:** 0x0000 0000



### **Description:**

SYNCSEL LCD sync output selection. Selects the event sent to the SVA to synchronize with the external display

device (signal named DIFLCDSYNC).

00: DIFLCDSYNC is forced low 01: extracted horizontal sync event

10: extracted vertical sync event 11: trigger event

TRDELAY Delay after vertical sync to trigger event. Number of extracted horizontal sync pulses to wait after

each vertical sync detected in order to generate the trigger event.

0 Reserved for future use. Reading returns 0. Must be written with 0.

#### **MDIF SCSR** Sync capture status register 30 29 28 27 26 25 24 23 22 18 16 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 R R R R R R R R R R R R R R R 15 13 12 11 10 9 8 6 5 3 0 0 0 0 0 0 0 0 0 VSTA HSTA 0 0 0 0 0 0 R R R R R R R R R R R R R R R R

Address: MDIFBaseAddress + 0x05C

**Reset:** 0x0000 0000

#### **Description:**

VSTA Vertical sync status gives the debounced DIFVS input level (before logical inversion).

HSTA Horizontal sync status gives the debounced DIFHS input level (before logical inversion).

0 Reserved for future use. Reading returns 0. Must be written with 0.

#### MDIF\_NFDADR MDIF DMA next frame descriptor address register 31 30 28 26 25 24 23 22 21 20 19 17 29 27 18 16 NFDAD[31:16] RW 8 0 15 14 13 12 11 10 6 5 4 3 EOF NFDAD[15:4] 0 0 0 ITEN RW

Address: MDIFBaseAddress + 0x060

**Reset:** 0x0000 0000

**Description:** Contains the memory address pointer of the next frame descriptor for the DMA

channel and the end-of-frame interrupt enable bit. When the register is loaded with a non-zero value, and the MDIF is enabled (DIFEN = 1 in MDIF\_CR), the DMA fetches the new 4-word descriptor starting at this address after finishing the current frame transfer, if any. The DMA writes this register with the word[0] of the new frame descriptor, then writes word[1:3] into the 3 registers described in the following sub-



sections, and then starts the frame element transfer. The address is always 16-byte aligned, so bits [0:3] are not implemented.

NFDAD Next frame descriptor address. Contains the source address of the MDIF DMA next frame descriptor. When written with a non-zero value, the DMA fetches the four words of the descriptor after finishing the current frame transfer. The address must be aligned to a 16-byte boundary (bits [3:0] are zeroed).

EOFITEN DMA end of frame interrupt enable. Enables generation of an end-of-frame interrupt (EOFINTR) when the current frame is completed (when the last word of the current frame has been fetched), before fetching the new frame descriptor at the address defined by the NFDAD bit field.

0: EOFINTR interrupt not set

1: EOFINTR interrupt set

0 Reserved for future use. Reading returns 0. Must be written with 0.

A frame descriptor consists of four words aligned on a 16-byte boundary in memory:

- word[0] contains the value loaded by the DMA into the MDIF\_NFDADR register,
- word[1] contains the value loaded by the DMA into the MDIF\_FLADR register,
- word[2] contains the value loaded by the DMA into the MDIF\_FEPR register,
- word[3] contains the value loaded by the DMA into the MDIF\_FLPR register.

Multiple frame descriptors can be chained together in a list, making it possible for the MDIF DMA to transfer data/commands to the display module from several discontinuous blocks of memory, so as to refresh part or all screen content of the display module.

### MDIF FLADR

### **DMA frame line address register**

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24   | 23      | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
|----|----|----|----|----|----|----|------|---------|----|----|----|----|----|----|----|
|    |    |    |    |    |    |    | FLAD | [31:16] |    |    |    |    |    |    |    |
|    |    |    |    |    |    |    | ı    | R       |    |    |    |    |    |    |    |
| 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8    | 7       | 6  | 5  | 4  | 3  | 2  | 1  | 0  |

FLAD[15:0]

R

Address: MDIFBaseAddress + 0x064

**Reset:** 0x0000 0000

**Description:** Contains the memory address of the first element of the DMA channel frame line. It is

loaded by the DMA when fetching the frame descriptor word[1]. When the DMA

fetches the last data of a frame line, the register is incremented with the LINC value before the DMA starts fetching the first element of the next line.

The fetch address delivered by the DMA on the AHB master port is equal to FLAD[31:0] with bit [1] or bit [0] masked when the element size MDIF\_FEPR.ESIZE = 10 (word) or 01 (half-word) respectively. This guarantees the correct address alignment on the AHB bus.

FLAD Frame line address. Contains the frame line start address. It is incremented by LINC when the DMA fetches the last word of a frame line (FLAD += LINC). It is a read-only register, loaded by the DMA itself with word[1] of the frame descriptor.

### **MDIF FEPR**

### **DMA** frame element parameter register

| 31   | 30   | 29 | 28  | 27 | 26 | 25 | 24  | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
|------|------|----|-----|----|----|----|-----|----|----|----|----|----|----|----|----|
|      |      |    |     |    |    |    | EII | NC |    |    |    |    |    |    |    |
|      |      |    |     |    |    |    | F   | 3  |    |    |    |    |    |    |    |
| 15   | 14   | 13 | 12  | 11 | 10 | 9  | 8   | 7  | 6  | 5  | 4  | 3  | 2  | 1  | 0  |
| LWAI | ITEV | ES | IZE |    |    |    |     |    | Εſ | ΝB |    |    |    |    |    |
| F    | 3    | F  | 3   |    |    |    |     |    | F  | 3  |    |    |    |    |    |

Address: MDIFBaseAddress + 0x068

**Reset:** 0x0000 0000

**Description:** 

Defines the size of an element, the space between consecutive elements in the memory and the number of elements per frame line. It is loaded by the DMA when fetching the frame descriptor word[2].

When the DMA fetches a new frame line, the element counter of the DMA (MDIF\_DMASR.ECOUNT) is loaded with the ENB value, and the internal element address register (MDIF\_DMASR.EADR) is loaded with the MDIF\_FLADR register. After each element fetch from the memory address pointed at by EADR, ECOUNT is decremented by 1, while EADR is incremented with the EINC value.

EINC Address increment between elements in a line. Defines the address increment between two elements in a frame line. The internal DMA element address register is incremented by EINC after the DMA has fetched an element in a line. EINC is a signed 16-bit value.

0x0000: the element address is not incremented. This could be used to send the same constant value to a screen area of the display module (default after reset).

0x0001: the element address is incremented by 1 (EADR += 1) each time a data element of the frame line is fetched by the DMA, and so on until

0x7FFF: the element address is incremented by 32767 (EADR += 32767) each time a data element of the frame line is fetched by the DMA.

0x8000: the element address is decremented by 32768 (EADR -= 32768) each time a data element of the frame line is fetched by the DMA, and so on until

0xFFFF: the element address is decremented by 1 (EADR -= 1) each time a data element of the frame line is fetched by the DMA.



LWAITEV DMA line start wait event. Defines if the start of the DMA line fetch must wait for one of the events computed by the sync capture block.

00: do not wait for any sync event before transferring data of the current line. DMA data transfers for the line start immediately after the frame descriptor has been fetched.

01: wait for horizontal event before starting the DMA data transfer for the current line.

10: wait for vertical event before starting the DMA data transfer for the current line.

11: wait for trigger event before starting the DMA data transfer for the current line.

ESIZE Element size. Defines the size of an element.

00: 1 byte 01: 2 bytes (half-word)

10: 4 bytes (word) (default) 11: reserved, do not use this value

ENB Number of elements per line. The DMA element counter, ECOUNT, is loaded with this value at the start of each frame line, and decremented after each element fetch. When ECOUNT= 0 and if the line counter (LCOUNT) is not 0, the DMA starts a new line, otherwise the frame is completed, and the DMA can restart fetching the new frame descriptor.

0x000: 1 (default value after reset), until 0xFFF: 4096 elements per line.

The total number of bytes transferred by the DMA for a line is (ENB+1) x 2<sup>ESIZE</sup>.

Note: The HSIZE[1:0] signal directly reflects the ESIZE value on the AHB master port when the DMA is fetching data elements (HSIZE[1:0] is always 10 (words) when fetching a frame descriptor).

For optimum system bus utilization, the DMA automatically groups element fetches in AHB bursts, according to the following rules:

 When EINC = 0x001 and ESIZE = 00 (bytes) and ECOUNT >= 4 (that is, there are more than 4 remaining elements in the line) and the fetch address does not cross a 1kbyte boundary, then the DMA performs an incremental burst access of 4 bytes

(HBURST = INC4, HSIZE = byte),

 When EINC = 0x002 and ESIZE = 01 (half-words) and ECOUNT >= 4 (that is, there are more than 4 remaining elements in the line) and the fetch address does not cross a 1kbyte boundary, then the DMA performs an incremental burst access of 4 half-words.

(HBURST = INC4, HSIZE = half-word),

 When EINC = 0x004 and ESIZE = 10 (words) and ECOUNT >= 4 (that is, there are more than 4 remaining elements in the line) and the fetch address does not cross a 1kbyte boundary, then the DMA performs an incremental burst access of 4 words.

(HBURST = INC4, HSIZE = word).

Note: When the frame buffer is located in the external SDRAM memory, we recommend setting EINC = 0x004, and ESIZE = 10 (word) so as to minimize the bus bandwidth needed for refreshing the display module content; otherwise higher page switching on the SDRAM and increased AHB bus occupation may affect the overall performance of the system.

#### MDIF FLPR **DMA frame line parameter register** 30 25 23 22 21 20 19 18 17 31 29 28 27 26 24 16 LINC R 15 14 13 12 11 10 9 8 7 6 0 CDOU **FWAITEV** 0 LCOUNT Т R R R R

Address: MDIFBaseAddress + 0x06C

**Reset:** 0x0000 0000

**Description:** 

Contains the number of lines per frame and address increments between two consecutive display lines. It is loaded by the DMA itself when fetching the frame descriptor word[3].

When the DMA has fetched the 4th word of a frame descriptor, it waits for the selected event before transferring the data frame. When the last word of a line has been fetched, the line counter (LCOUNT) value is decremented, the frame line address (*MDIF\_FLADR*.FLAD) is incremented with the LINC value and a new line is fetched if non-zero, otherwise the DMA either loads a new frame descriptor or stops (if NFDAD=0).

LINC Address increment between first elements of two consecutive lines in a frame (a signed 16-bit value). The frame line address (MDIF FLADR.FLAD) is incremented with the LINC value after the last element of a line has been fetched (FLAD += LINC).

0x0000: FLAD is not incremented. This could be used to send the same line to a screen area of the display module (default value after reset).

0x0001: FLAD is incremented by 1 (FLAD += 1) after each frame line transfer, until

0x7FFF: FLAD is incremented by 32767 (FLAD += 32767) after each frame line transfer.

0x8000: FLAD is decremented by 32768 (FLAD -= 32768) each time a data element of the frame line is fetched by the DMA, until

0xFFFF: FLAD is decremented by 1 (FLAD -= 1) each time a data element of the frame line is fetched by the DMA.

FWAITEV DMA frame start wait event. Defines if the DMA frame fetch should wait for an event (computed by the sync capture block) before starting the DMA for the current data frame transfer.

00: do not wait for any sync event 01: wait for horizontal event 10: wait for vertical event 11: wait for trigger event

CDVAL Command/data value. In outband mode, this bit provides the CD value for the complete frame.

0: the 33rd bit of the DMA FIFO is written with 0 for each data frame pushed in the FIFO; thus, when outband operation is selected, the DIFCD signal is low when transferring corresponding data to the display module.

1: The 33rd bit of the DMA FIFO is written with 1 for each data frame pushed in the FIFO, thus, when outband operation is selected, the DIFCD signal is high when transferring corresponding data to the display module.

LCOUNT Lines per frame counter. Initially, when fetching a frame descriptor, this value is loaded with the total number of lines to be transferred per frame. When the DMA is running, this field returns the remaining number of lines still to be transferred by the DMA for the current frame.

0x000: 1 (default value after reset), until 0xFFF: 4096 lines per frame.

The total number of bytes transferred by the DMA for a frame is: (LCOUNT+1)x (ENB+1) x 2<sup>ESIZE</sup>.



0 Reserved for future use. Reading returns 0. Must be written with 0.

### MDIF\_DWPIX

### **MDIF** direct write pixel register

| 31 | 30 | 29 | 28 | 27 | 26 | 25    | 24          | 23           | 22     | 21 | 20 | 19 | 18 | 17 | 16 |
|----|----|----|----|----|----|-------|-------------|--------------|--------|----|----|----|----|----|----|
|    |    |    |    |    |    | Direc | t Pixel val | lue, bits [3 | 31:16] |    |    |    |    |    |    |
|    |    |    |    |    |    |       | V           | W            |        |    |    |    |    |    |    |
| 15 | 14 | 13 | 12 | 11 | 10 | 9     | 8           | 7            | 6      | 5  | 4  | 3  | 2  | 1  | 0  |
|    |    |    |    |    |    | Direc | ct Pixel va | ılue, bits [ | 15:0]  |    |    |    |    |    |    |

w

Address: MDIFBaseAddress + 0x070

**Reset:** 0x0000 0000

**Description:** Allows the host CPU to send pixel data to the display module without programming

the DMA (when the DMA is idle and MDIF enabled,  $MDIF\_CR$ .DIFEN = 1). A write to this register puts the 32-bit value on top of the DMA FIFO with the extra bit cleared (FIFO bit 33 = 0). In outband mode, the 32-bit value is considered as pixel data. In inband mode, bit 32 of the written value determines if this is a pixel value (bit 32 = 0) or command (bit 32 = 1) for the display module. Reads from this register return zero.

Note:

There is no dynamic arbitration between the DMA and this register to access the FIFO. A write to the FIFO with this direct write register is **only** possible when the DMA is idle. A write to MDIF\_DWPIX while the DMA is running or waiting a start event (when

MDIF\_SR.DMASTATE does not = 00) produces an AHB error response on the AHB slave

interface.

When the FIFO is full, the AHB write access is delayed by insertion of a wait state. When the MDIF is disabled (MDIF\_CR.DIFEN = 0), any write access to MDIF\_DWCMD produces an error response on the AHB slave interface.

### MDIF\_DWCMD

### **MDIF** direct write command register

| 31 | 30 | 29 | 28 | 27 | 26 | 25       | 24      | 23          | 22        | 21 | 20 | 19 | 18 | 17 | 16 |
|----|----|----|----|----|----|----------|---------|-------------|-----------|----|----|----|----|----|----|
|    |    |    |    |    |    | Direct C | ommand  | value, bit  | s [31:16] |    |    |    |    |    |    |
| 1  |    |    |    |    |    |          | ١       | N           |           |    |    |    |    |    |    |
| 15 | 14 | 13 | 12 | 11 | 10 | 9        | 8       | 7           | 6         | 5  | 4  | 3  | 2  | 1  | 0  |
|    |    |    |    |    |    | Direct C | Command | I value, bi | ts [15:0] |    |    |    |    |    |    |

W

Address: MDIFBaseAddress + 0x074

**Reset:** 0x0000 0000

**Description:** Allows the host CPU to send command data to the display module without

programming the DMA (when the DMA is idle and MDIF enabled, *MDIF\_CR*.DIFEN = 1). A write to this register puts the 32-bit value on top of the DMA FIFO with the extra bit set (FIFO bit 33 =1). In outband mode, the 32-bit value is considered as command data. In inband mode, bit 32 of the written value determines if this is a pixel value (bit

32 = 0) or command (bit 32 = 1) for the display module. Reads from this register return zero.

Note:

There is no dynamic arbitration between the DMA and this register to access the FIFO. A write to the FIFO with this direct write register is **only** possible when the DMA is idle. A write to MDIF\_DWCMD while the DMA is running or waiting for a start event (MDIF\_SR.DMASTATE does not = 00) produces an error response on the AHB slave interface.

When the FIFO is full, the AHB write access is delayed by insertion of a wait state. When the MDIF is disabled (MDIF\_CR.DIFEN = 0), any write access to MDIF\_DWCMD produces an error response on the AHB slave interface.

### MDIFPeriphID0

### MDIF peripheral identification register 0

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20     | 19     | 18 | 17 | 16 |
|----|----|----|----|----|----|----|----|----|----|----|--------|--------|----|----|----|
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0      | 0      | 0  | 0  | 0  |
| R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R      | R      | R  | R  | R  |
| 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7  | 6  | 5  | 4      | 3      | 2  | 1  | 0  |
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |    |    |    | PartNu | ımber0 |    |    |    |
| R  | R  | R  | R  | R  | R  | R  | R  |    |    |    | F      | 3      |    |    |    |

Address: MDIFBaseAddress + 0xFE0

Reset: 0x0000 0001

Description: Returns 0x01.

### MDIFPeriphID1

### **MDIF** peripheral identification register 1

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22    | 21    | 20 | 19 | 18     | 17     | 16 |
|----|----|----|----|----|----|----|----|----|-------|-------|----|----|--------|--------|----|
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0     | 0     | 0  | 0  | 0      | 0      | 0  |
| R  | R  | R  | R  | R  | R  | R  | R  | R  | R     | R     | R  | R  | R      | R      | R  |
|    |    |    |    |    |    |    |    |    |       |       |    |    |        |        |    |
| 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7  | 6     | 5     | 4  | 3  | 2      | 1      | 0  |
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |    | Desig | gner0 |    |    | PartNu | ımber1 |    |
| R  | R  | R  | R  | R  | R  | R  | R  |    | F     | 3     |    |    | F      | ٦      |    |

Address: MDIFBaseAddress + 0xFE4

**Reset:** 0x0000 0001

**Description:** Designer0 returns 0x00.

PartNumber1 returns 0x01.

ST ERICSSON

### MDIFPeriphID2

# **MDIF** peripheral identification register 2

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22   | 21   | 20 | 19 | 18   | 17    | 16 |
|----|----|----|----|----|----|----|----|----|------|------|----|----|------|-------|----|
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0    | 0    | 0  | 0  | 0    | 0     | 0  |
| R  | R  | R  | R  | R  | R  | R  | R  | R  | R    | R    | R  | R  | R    | R     | R  |
| 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7  | 6    | 5    | 4  | 3  | 2    | 1     | 0  |
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |    | Revi | sion |    |    | Desi | gner1 |    |
| R  | R  | R  | R  | R  | R  | R  | R  | 1  | F    | 3    |    | I  | -    | 3     |    |

Address: MDIFBaseAddress + 0xFE8

**Reset:** 0x0000 0008

**Description:** Revision returns the peripheral revision.

Designer1 returns 0x08.

### MDIFPeriphID3

### MDIF peripheral identification register 3

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20     | 19      | 18 | 17 | 16 |
|----|----|----|----|----|----|----|----|----|----|----|--------|---------|----|----|----|
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0      | 0       | 0  | 0  | 0  |
| R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R      | R       | R  | R  | R  |
| 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7  | 6  | 5  | 4      | 3       | 2  | 1  | 0  |
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |    |    |    | Config | uration |    |    |    |
| R  | R  | R  | R  | R  | R  | R  | R  |    |    |    | F      | 3       |    |    |    |

Address: MDIFBaseAddress + 0xFEC

**Reset:** 0x0000 0010

**Description:** Returns 0x10 (16-bit MDIF interface).

### MDIFPCellID0

### **MDIF PCell identification register 0**

|   | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20    | 19      | 18 | 17 | 16 |
|---|----|----|----|----|----|----|----|----|----|----|----|-------|---------|----|----|----|
|   | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0     | 0       | 0  | 0  | 0  |
| ٠ | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R     | R       | R  | R  | R  |
|   |    |    |    |    |    |    |    |    |    |    |    |       |         |    |    |    |
|   | 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7  | 6  | 5  | 4     | 3       | 2  | 1  | 0  |
|   | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |    |    |    | MDIFP | CellID0 |    |    |    |
|   | R  | B  | B  | В  | B  | B  | B  | B  | I  |    |    |       | 2       |    |    |    |

Address: MDIFBaseAddress + 0xFF0

**Reset:** 0x0000 000D **Description:** Returns 0x0D.



### **MDIFPCellID1**

# **MDIF PCell identification register 1**

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20    | 19      | 18 | 17 | 16 |
|----|----|----|----|----|----|----|----|----|----|----|-------|---------|----|----|----|
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0     | 0       | 0  | 0  | 0  |
| R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R     | R       | R  | R  | R  |
| 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7  | 6  | 5  | 4     | 3       | 2  | 1  | 0  |
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |    |    |    | MDIFP | CellID1 |    |    |    |
| R  | R  | R  | R  | R  | R  | R  | R  |    |    |    | ı     | 3       |    |    |    |

Address: MDIFBaseAddress + 0xFF4

**Reset:** 0x00000F0 **Description:** Returns 0xF0.

### **MDIFPCellID2**

# **MDIF PCell identification register 2**

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20    | 19      | 18 | 17 | 16 |
|----|----|----|----|----|----|----|----|----|----|----|-------|---------|----|----|----|
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0     | 0       | 0  | 0  | 0  |
| R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R     | R       | R  | R  | R  |
| 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7  | 6  | 5  | 4     | 3       | 2  | 1  | 0  |
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |    |    |    | MDIFP | CellID2 |    |    |    |
| R  | R  | R  | R  | R  | R  | R  | R  |    |    |    | F     | 3       |    |    |    |

Address: MDIFBaseAddress + 0xFF8

**Reset:** 0x0000 0005 **Description:** Returns 0x05.

### **MDIFPCellID3**

# **MDIF PCell identification register 3**

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20    | 19      | 18 | 17 | 16 |
|----|----|----|----|----|----|----|----|----|----|----|-------|---------|----|----|----|
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0     | 0       | 0  | 0  | 0  |
| R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R     | R       | R  | R  | R  |
|    |    |    |    |    |    |    |    |    |    |    |       |         |    |    |    |
| 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7  | 6  | 5  | 4     | 3       | 2  | 1  | 0  |
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |    |    |    | MDIFP | CellID3 |    |    |    |
| R  | R  | R  | R  | R  | R  | R  | R  |    |    |    | F     | 3       |    |    |    |

Address: MDIFBaseAddress + 0xFFC

**Reset:** 0x0000 00B1 **Description:** Returns 0xB1.



# 10 Multi-timer units (MTU0,1)

# 10.1 MTU register addressing

Register addresses are provided as the MTU base address, MTUnBaseAddress, plus the register offset.

The two MTU base addresses are different.

Table 23. MTU base addresses

| MTU base address | мти  |
|------------------|------|
| 0x101E 2000      | MTU0 |
| 0x101E 3000      | MTU1 |

# 10.2 MTU register summary

The device communicates to the system via 32-bit-wide control registers accessible via AMBA rev. 2.0 peripheral bus (APB).

Table 24. MTU register list

| Offset | Register name | Description                                | Pag<br>e |
|--------|---------------|--------------------------------------------|----------|
| 0x000  | MTUn_IMSC     | MTU interrupt mask set/clear register      | 121      |
| 0x004  | MTUn_RIS      | MTU raw interrupt status register          | 122      |
| 0x008  | MTUn_MIS      | MTU masked interrupt status register       | 122      |
| 0x00C  | MTUn_ICR      | MTU interrupt clear register               | 123      |
| 0x010  | MTUn_T0LR     | MTU timer 0 load value register            | 123      |
| 0x014  | MTUn_T0VAL    | MTU timer 0 value register                 | 124      |
| 0x018  | MTUn_T0CR     | MTU timer 0 control register               | 124      |
| 0x01C  | MTUn_T0BGLR   | MTU timer 0 background load value register | 125      |
| 0x020  | MTUn_T1LR     | MTU timer 1 load value register            | 123      |
| 0x024  | MTUn_T1VAL    | MTU timer 1 value register                 | 124      |
| 0x028  | MTUn_T1CR     | MTU timer 1 control register               | 124      |
| 0x02C  | MTUn_T1BGLR   | MTU timer 1 background load value register | 125      |
| 0x030  | MTUn_T2LR     | MTU timer 2 load value register            | 123      |
| 0x034  | MTUn_T2VAL    | MTU timer 2 value register                 | 124      |
| 0x038  | MTUn_T2CR     | MTU timer 2 control register               | 124      |
| 0x03C  | MTUn_T2BGLR   | MTU timer 2 background load value register | 125      |
| 0x040  | MTUn_T3LR     | MTU timer 3 load value register            | 123      |
| 0x044  | MTUn_T3VAL    | MTU timer 3 value register                 | 124      |

Table 24. MTU register list (continued)

| Offset | Register name  | Description                                           | Pag<br>e |
|--------|----------------|-------------------------------------------------------|----------|
| 0x048  | MTUn_T3CR      | MTU timer 3 control register                          | 124      |
| 0x04C  | MTUn_T3BGLR    | MTU timer 3 background load value register            | 125      |
| 0xFE0  | MTUn_PeriphID0 | MTU peripheral identification register 0 (bits 7:0)   | 125      |
| 0xFE4  | MTUn_PeriphID1 | MTU peripheral identification register 1 (bits 15:8)  | 125      |
| 0xFE8  | MTUn_PeriphID2 | MTU peripheral identification register 2 (bits 23:16) | 125      |
| 0xFEC  | MTUn_PeriphID3 | MTU peripheral identification register 3 (bits 31:24) | 125      |
| 0xFF0  | MTUn_PCellID0  | MTU Pcell identification register 0 (bits 7:0)        | 126      |
| 0xFF4  | MTUn_PCellID1  | MTU Pcell identification register 1 (bits 15:8)       | 126      |
| 0xFF8  | MTUn_PCellID2  | MTU Pcell identification register 2 (bits 23:16)      | 126      |
| 0xFFC  | MTUn_PCellID3  | MTU Pcell identification register 3 (bits 31:24)      | 126      |

# 10.3 MTU register descriptions

### MTUn\_IMSC

## MTU interrupt mask set/clear register

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19   | 18   | 17   | 16   |
|----|----|----|----|----|----|----|----|----|----|----|----|------|------|------|------|
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0    | 0    | 0    | 0    |
| R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R    | R    | R    | R    |
| 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7  | 6  | 5  | 4  | 3    | 2    | 1    | 0    |
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | ТЗІМ | T2IM | T1IM | TOIM |
| R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | RW   | RW   | RW   | RW   |

Address: MTUnBaseAddress + 0x000

**Reset:** 0x0000 0000

**Description:** Returns the current value of the mask on the relevant timer interrupt. All bits are

cleared to 0 upon reset.

T[0:3]IM Timer x interrupt mask. Reading gives the current mask for the timer interrupt.

0: clears the mask 1: sets the mask

0 Reserved for future use. Reading returns 0. Must be written with 0.

ST ERICSSON

### MTUn\_RIS

### MTU raw interrupt status register

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22  | 21 | 20 | 19    | 18    | 17    | 16    |
|----|----|----|----|----|----|----|----|----|-----|----|----|-------|-------|-------|-------|
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0   | 0  | 0  | 0     | 0     | 0     | 0     |
| R  | R  | R  | R  | R  | R  | R  | R  | R  | R   | R  | R  | R     | R     | R     | R     |
| 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7  | 6   | 5  | 4  | 3     | 2     | 1     | 0     |
|    | 14 | 13 | 12 | 11 | 10 | 9  | 0  | ,  | · · | 5  | 4  | ა     |       | ı     |       |
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0   | 0  | 0  | T3RIS | T2RIS | T1RIS | TORIS |
| R  | R  | R  | R  | R  | R  | R  | R  | R  | R   | R  | R  | R     | R     | R     | R     |

Address: MTUnBaseAddress + 0x004

**Reset:** 0x0000 0000

**Description:** Returns the raw interrupt status.

T[0:3]RIS Timer x raw interrupt status. indicates the interrupt status from the counter.

0: timer interrupt is not set

1: timer interrupt is set

0 Reserved for future use. Reading returns 0. Must be written with 0.

### MTUn MIS

### MTU masked interrupt status register

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19    | 18    | 17    | 16    |
|----|----|----|----|----|----|----|----|----|----|----|----|-------|-------|-------|-------|
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0     | 0     | 0     | 0     |
| R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R     | R     | R     | R     |
| 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7  | 6  | 5  | 4  | 3     | 2     | 1     | 0     |
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | T3MIS | T2MIS | T1MIS | TOMIS |
| R  | R  | R  | R  | R  | R  | R  | В  | R  | R  | R  | R  | R     | R     | R     | R     |

Address: MTUnBaseAddress + 0x008

**Reset:** 0x0000 0000

**Description:** Indicates the current masked status value of the corresponding timer interrupt. A write

has no effect.

T[0:3]MIS Timer x masked interrupt status. Gives the masked value of the timer interrupt status.

0: timer line interrupt not active

1: timer line asserting interrupt

0 Reserved for future use. Reading returns 0. Must be written with 0.



#### MTUn\_ICR MTU interrupt clear register 31 30 25 22 21 20 19 18 17 29 28 27 26 24 23 16 0 0 0 0 0 0 0 0 0 0 0 0 0 R R R R R R R R R R R R R R R R 15 14 13 12 11 10 9 8 6 5 4 3 2 0 0 0 0 0 0 0 0 0 0 0 0 0 T3IC T2IC T1IC T0IC R R R R R R R R RW RW RW RW

Address: MTUnBaseAddress + 0x00C

**Reset:** 0x0000 0000

**Description:** Clears the interrupts.

T[0:3]IC Timer x interrupt clear. Reading always returns 0.

0: no effect 1: clears corresponding timer interrupt

0 Reserved for future use. Reading returns 0. Must be written with 0.

### MTUn TxLR

### MTU timer x load register (x = 0.3)

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24    | 23       | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
|----|----|----|----|----|----|----|-------|----------|----|----|----|----|----|----|----|
|    |    |    |    |    |    |    | TxLOA | D[31:16] |    |    |    |    |    |    |    |
| 1  |    |    |    |    |    |    | R     | W        |    |    |    |    |    |    |    |
| 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8     | 7        | 6  | 5  | 4  | 3  | 2  | 1  | 0  |

TxLOAD[15:0]

RW

Address: MTUnBaseAddress + 0x010 + x \* 0x10 (x = 0 to 3)

**Reset:** 0x0000 0000

**Description:** This 32-bit register contains the value from which the timer x (x = 0 to 3) counter is to

decrement. When this register is written to, the count is immediately restarted from the new value. The value in this register is overwritten automatically after the count reaches zero, if a write was done to the background load register since the previous

time that zero was reached.

T[0:3]LOAD Timer x load value.

ST ERICSSON

### MTUn\_TxVAL

### MTU timer x value register (x = 0.3)

| 31 | 30          | 29 | 28 | 27 | 26 | 25 | 24    | 23      | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
|----|-------------|----|----|----|----|----|-------|---------|----|----|----|----|----|----|----|
|    |             |    |    |    |    |    | TxVAL | [31:16] |    |    |    |    |    |    |    |
|    |             |    |    |    |    |    | ı     | 3       |    |    |    |    |    |    |    |
| 4- |             | 40 | 40 |    | 40 |    | •     | _       |    | _  |    |    |    |    | •  |
| 15 | 14          | 13 | 12 | 11 | 10 | 9  | 8     | 7       | 6  | 5  | 4  | 3  | 2  | 1  | 0  |
|    | TxVAL[15:0] |    |    |    |    |    |       |         |    |    |    |    |    |    |    |

R

Address: MTUnBaseAddress + 0x014 + x \* 0x10 (x = 0 to 3)

**Reset:** 0xFFFF FFFF

**Description:** Holds the current value of the decrementing counter x.

T[0:3]VAL Timer x value. Returns the current value of the decrementing counter. A write has no effect.

### MTUn\_TxCR

### MTU timer x control register (x = 0:3)

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23   | 22    | 21 | 20 | 19  | 18  | 17   | 16   |
|----|----|----|----|----|----|----|----|------|-------|----|----|-----|-----|------|------|
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0    | 0     | 0  | 0  | 0   | 0   | 0    | 0    |
| R  | R  | R  | R  | R  | R  | R  | R  | R    | R     | R  | R  | R   | R   | R    | R    |
|    |    |    |    |    |    |    |    |      |       |    |    |     |     |      |      |
| 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7    | 6     | 5  | 4  | 3   | 2   | 1    | 0    |
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | TxEN | TxMOD | 0  | 0  | TxF | PRE | TxSZ | TxOS |
| R  | R  | R  | R  | R  | R  | R  | R  | RW   | RW    | R  | R  | RW  | RW  | RW   | RW   |

Address: MTUnBaseAddress + 0x018 + x \* 0x10 (x = 0 to 3)

**Reset:** 0x0000 0000

**Description:** Configures timer x.

T[0:3]EN Timer x enable.

0: timer is disabled (default) 1: timer is enabled

T[0:3]MOD Timer x mode;

0: timer is in free-running mode (default) 1: timer is in periodic mode

T[0:3]PRE Timer x prescaler.

00: clock is divided by 1 (default)
01: clock is divided by 16
10: clock is divided by 256
11: undefined, do not use

T[0:3]SZ Timer x size.

0: timer is a 16-bit counter (default) 1: timer is a 32-bit counter

T[0:3]OS Timer x one-shot count. Selects one-shot or wrapping counter mode.

0: timer is in wrapping mode (default) 1: timer is in one-shot mode

0 Reserved for future use. Reading returns 0. Must be written with 0.

### MTUn\_TxBGLR

### MTU timer x background load register (x = 0.3)

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24     | 23        | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
|----|----|----|----|----|----|----|--------|-----------|----|----|----|----|----|----|----|
|    |    |    |    |    |    |    | TxBGLO | AD[31:16] | ]  |    |    |    |    |    |    |
| 1  |    |    |    |    |    |    | R      | :W        |    |    |    |    |    |    |    |
| 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8      | 7         | 6  | 5  | 4  | 3  | 2  | 1  | 0  |

TxBGLOAD[15:0]

RW

Address: MTUnBaseAddress + 0x01C + x \* 0x10 (x = 0 to 3)

**Reset:** 0x0000 0000

**Description:** This 32-bit register contains the value from which the counter is to decrement, after

completing the current countdown. When this register is written to, the current count is not interrupted but a flag is set. This flag indicates that when the count reaches zero, the background load value is to be copied to the load register, and the next

countdown must continue from that value.

T[0:3]BGLOAD Timer x background load value.

### MTUn\_PeriphID0

### MTU peripheral identification register 0

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20     | 19    | 18 | 17 | 16 |
|----|----|----|----|----|----|----|----|----|----|----|--------|-------|----|----|----|
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0      | 0     | 0  | 0  | 0  |
| R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R      | R     | R  | R  | R  |
|    |    |    |    |    |    |    |    |    |    |    |        |       |    |    |    |
| 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7  | 6  | 5  | 4      | 3     | 2  | 1  | 0  |
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |    |    |    | PartNu | mber0 |    |    |    |
| R  | R  | R  | R  | R  | R  | R  | R  |    |    |    | R      | l     |    |    |    |

Address: MTUnBaseAddress + 0xFE0

**Reset:** 0x0000 0004

**Description:** PartNumber0 returns 0x04.

### MTUn\_PeriphID1

### MTU peripheral identification register 1

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18     | 17     | 16 |
|----|----|----|----|----|----|----|----|----|----|----|----|----|--------|--------|----|
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0      | 0      | 0  |
| R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R      | R      | R  |
|    |    |    |    |    |    |    |    |    |    |    |    |    |        |        |    |
| 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7  | 6  | 5  | 4  | 3  | 2      | 1      | 0  |
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | -  |    |    |    |    | PartNu | umber1 |    |
| R  | R  | R  | R  | R  | R  | R  | R  |    | F  | 3  |    |    | F      | ₹      |    |

Address: MTUnBaseAddress + 0xFE4

**Reset:** 0x0000 0008



125/384

**Description:** Designer0 returns 0x0. PartNumber1 returns 0x8.

### MTUn\_PeriphID2

### MTU peripheral identification register 2

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22   | 21    | 20 | 19 | 18   | 17    | 16       |
|----|----|----|----|----|----|----|----|----|------|-------|----|----|------|-------|----------|
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0    | 0     | 0  | 0  | 0    | 0     | 0        |
| R  | R  | R  | R  | R  | R  | R  | R  | R  | R    | R     | R  | R  | R    | R     | R        |
| 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7  | 6    | 5     | 4  | 3  | 2    | 1     | 0        |
| 10 | 14 | 13 | 12 | 11 | 10 | 9  | U  | '  | U    | J     | 4  | J  |      | !     | <u> </u> |
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |    | Revi | ision |    |    | Desi | gner1 |          |
| R  | R  | R  | R  | R  | R  | R  | R  |    | F    | 3     |    |    | F    | 3     |          |

Address: MTUnBaseAddress + 0xFE8

**Reset:** 0x0000 0008

**Description:** Revision returns 0x0. Designer1 returns 0x8.

### MTUn\_PeriphID3

### MTU peripheral identification register 3

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20      | 19      | 18 | 17 | 16       |
|----|----|----|----|----|----|----|----|----|----|----|---------|---------|----|----|----------|
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0       | 0       | 0  | 0  | 0        |
| R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R       | R       | R  | R  | R        |
| 45 | 14 | 10 | 10 | 44 | 10 | 0  | 0  | 7  | 6  | -  | 4       | 0       | 0  | 4  | 0        |
| 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7  | 6  | 5  | 4       | 3       | 2  | ı  | 0        |
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |    |    |    | Configu | ıration |    |    |          |
| R  | R  | R  | R  | R  | R  | R  | R  |    |    |    | R       | 1       |    |    | <u>.</u> |

Address: MTUnBaseAddress + 0xFEC

**Reset:** 0x0000 0004

**Description:** Configuration returns 0x04 (4 timers).

### MTUn\_PCellID0

# MTU Pcell identification register 0

| 31 | 30  | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20    | 19      | 18 | 17 | 16 |
|----|-----|----|----|----|----|----|----|----|----|----|-------|---------|----|----|----|
| 0  | 0   | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0     | 0       | 0  | 0  | 0  |
| R  | R   | R  | R  | R  | R  | R  | R  | R  | R  | R  | R     | R       | R  | R  | R  |
| 15 | 1.4 | 10 | 10 | 44 | 10 | 0  | 0  | 7  |    | -  | 4     | 0       | 0  | 4  | 0  |
| 15 | 14  | 13 | 12 | 11 | 10 | 9  | 8  | /  | 6  | 5  | 4     | 3       | 2  | I  | 0  |
| 0  | 0   | 0  | 0  | 0  | 0  | 0  | 0  |    |    |    | MTUPO | CellID0 |    |    |    |
| R  | R   | R  | R  | R  | R  | R  | R  | •  |    |    | F     | }       |    |    |    |

Address: MTUnBaseAddress + 0xFF0

**Reset:** 0x0000 000D

**Description:** MTUPCellID0 returns 0x0D.



### MTUn\_PCellID1

# MTU Pcell identification register 1

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20    | 19      | 18 | 17 | 16 |
|----|----|----|----|----|----|----|----|----|----|----|-------|---------|----|----|----|
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0     | 0       | 0  | 0  | 0  |
| R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R     | R       | R  | R  | R  |
|    |    |    |    |    |    |    |    |    |    |    |       |         |    |    |    |
| 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7  | 6  | 5  | 4     | 3       | 2  | 1  | 0  |
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |    |    |    | MTUPO | CellID1 |    |    |    |
| R  | R  | R  | R  | R  | R  | R  | R  |    |    |    | R     | 1       |    |    |    |

Address: MTUnBaseAddress + 0xFF4

**Reset:** 0x0000 00F0

**Description:** MTUPCellID1 returns 0xF0.

### MTUn\_PCellID2

# MTU Pcell identification register 2

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20    | 19      | 18 | 17 | 16 |
|----|----|----|----|----|----|----|----|----|----|----|-------|---------|----|----|----|
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0     | 0       | 0  | 0  | 0  |
| R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R     | R       | R  | R  | R  |
|    |    |    |    |    |    |    |    |    |    |    |       |         |    |    |    |
| 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7  | 6  | 5  | 4     | 3       | 2  | 1  | 0  |
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |    |    |    | MTUPO | CellID2 |    |    |    |
| R  | R  | R  | R  | R  | R  | R  | R  |    |    |    | R     | 1       |    |    |    |

Address: MTUnBaseAddress + 0xFF8

**Reset:** 0x0000 0005

**Description:** MTUPCellID2 returns 0x05.

### MTUn\_PCellID3

# MTU Pcell identification register 3

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20    | 19      | 18 | 17 | 16 |
|----|----|----|----|----|----|----|----|----|----|----|-------|---------|----|----|----|
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0     | 0       | 0  | 0  | 0  |
| R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R     | R       | R  | R  | R  |
|    |    |    |    |    |    |    |    |    |    |    |       |         |    |    |    |
| 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7  | 6  | 5  | 4     | 3       | 2  | 1  | 0  |
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |    |    |    | MTUPO | CellID3 |    |    |    |
| R  | R  | R  | R  | R  | R  | R  | R  |    |    |    | F     | }       |    |    |    |

Address: MTUnBaseAddress + 0xFFC

**Reset:** 0x0000 00B1

**Description:** MTUPCellID3 returns 0xB1.



# 11 Watchdog timer (WDT)

# 11.1 WDT register addressing

Register addresses are provided as the WDT base address, WDTBaseAddress, plus the register offset.

The WDTBaseAddress is 0x101E 1000.

# 11.2 WDT register summary

The device communicates to the system via 32-bit-wide control registers accessible via the AMBA rev. 2.0 peripheral bus (APB).

Table 25. WDT register list

| Offset | Name         | Description                                                | Page |
|--------|--------------|------------------------------------------------------------|------|
| 0x000  | WDT_LR       | Watchdog load value register                               | 129  |
| 0x004  | WDT_VAL      | Watchdog current value (read-only) register                | 129  |
| 0x008  | WDT_CR       | Watchdog control register                                  | 130  |
| 0x00C  | WDT_ICR      | Watchdog interrupt clear register                          | 130  |
| 0x010  | WDT_RIS      | Watchdog raw interrupt status register                     | 131  |
| 0x014  | WDT_MIS      | Watchdog masked interrupt status register                  | 131  |
| 0xC00  | WDT_LOCK     | Watchdog lock register                                     | 132  |
| 0xFE0  | WDTPeriphID0 | Watchdog peripheral identification register 0 (bits 7:0)   | 132  |
| 0xFE4  | WDTPeriphID1 | Watchdog peripheral identification register 1 (bits 15:8)  | 133  |
| 0xFE8  | WDTPeriphID2 | Watchdog peripheral identification register 2 (bits 23:16) | 133  |
| 0xFEC  | WDTPeriphID3 | Watchdog peripheral identification register 3 (bits 31:24) | 133  |
| 0xFF0  | WDTPCellID0  | Watchdog PCell identification register 0 (bits 7:0)        | 134  |
| 0xFF4  | WDTPCellID1  | Watchdog PCell identification register 1 (bits 15:8)       | 134  |
| 0xFF8  | WDTPCellID2  | Watchdog PCell identification register 2 (bits 23:16)      | 134  |
| 0xFFC  | WDTPCellID3  | Watchdog PCell identification register 3 (bits 31:24)      | 135  |

# 11.3 WDT register descriptions

#### WDT LR Watchdog load register 29 28 27 26 25 24 23 22 21 20 WDTLOAD[31:16] RW 10 15 14 13 12 11 2 0

WDTLOAD[15:0]

RW

Address: WDTBaseAddress + 0x000

**Reset:** 0xFFFF FFFF

**Description:** Contains the value from which the counter decrements. When written to, the count is

immediately restarted from the new value. Minimum valid value is 0x1.

WDTLOAD Watchdog load value. Value from which the counter is to decrement.

#### WDT\_VAL Watchdog value register 30 25 19 17 31 29 28 27 26 24 23 22 21 18 16 WDTVAL[31:16] 15 13 12 11 10

WDTVAL[15:0]

R

WDTBaseAddress + 0x004

**Reset:** 0xFFFF FFFF

**Description:** Gives the current value of the decrementing watchdog counter.

WDTVAL Watchdog value. Returns the decrementing watchdog counter value. Write has no effect.

ST ERICSSON

Address:

#### WDT\_CR Watchdog control register 31 30 29 27 26 25 22 21 20 19 18 17 16 28 24 23 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 R R R R R R R R R R R R R R R R 7 15 14 13 12 11 10 9 8 6 5 4 3 2 0 RESEN INTEN 0 0 0 0 0 0 0 0 0 0 0 0 0 0 R R R R R R R R R R R R R R RW RW

Address: WDTBaseAddress + 0x008

**Reset:** 0x0000 0000

**Description:** Configures the watchdog timer.

RESEN Watchdog reset enable. Enables watchdog reset output (WDOGRES). Acts as a mask for reset output.

0: disabled (default) 1: enabled

INTEN Watchdog interrupt enable. Enable the interrupt event (WDOGINT).

0: disabled (default) 1: enabled

0 Reserved for future use. Reading returns 0. Must be written with 0.

### WDT\_ICR

### Watchdog interrupt clear register

| WOTICLE                   |             |  |  |  |  |  |  |  |  |  |  |  |  |
|---------------------------|-------------|--|--|--|--|--|--|--|--|--|--|--|--|
| WDTICLR                   |             |  |  |  |  |  |  |  |  |  |  |  |  |
| RW                        |             |  |  |  |  |  |  |  |  |  |  |  |  |
| 15 14 13 12 11 10 9 8 7 6 | 5 4 3 2 1 0 |  |  |  |  |  |  |  |  |  |  |  |  |

WDTICLR

RW

Address: WDTBaseAddress + 0x00C

**Reset:** 0x0000 0000

**Description:** Any write to this register clears the interrupt output from the watchdog, and reloads

the counter from the value in WDT\_LR register.

WDTICLR Watchdog interrupt clear clears watchdog interrupt and reloads the counter. Reading returns zero.

#### WDT RIS Watchdog raw interrupt status register 30 25 22 21 19 17 31 29 28 27 26 24 23 20 18 16 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 R R R R R R R R R R R R R R R R 15 14 13 12 11 10 9 8 7 6 5 4 3 2 0 WDTRI 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 S R R R R R R R R R R R R R R R R

Address: WDTBaseAddress + 0x010

**Reset:** 0x0000 0000

**Description:** This bit is ANDed with the interrupt enable bit from the control register to create the

masked interrupt, which is passed to the interrupt output pin.

WDTRIS Watchdog raw interrupt status. Reflects the interrupt status from the watchdog.

0: watchdog interrupt is not set 1: watchdog interrupt is set

0 Reserved for future use. Reading returns 0. Must be written with 0.

### **WDT MIS**

### Watchdog masked interrupt status register

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16         |
|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|------------|
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0          |
| R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R          |
| 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7  | 6  | 5  | 4  | 3  | 2  | 1  | 0          |
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | WDTMI<br>S |
| R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | B  | R  | R          |

Address: WDTBaseAddress + 0x014

**Reset:** 0x0000 0000

**Description:** This register value is the logical AND of the raw interrupt status with the timer

interrupt enable bit from the control register. It is passed to the interrupt output pin.

This register is read-only, and all bits are cleared by a reset.

WDTMIS Watchdog masked interrupt status. Masked value of watchdog interrupt status.

0: watchdog line interrupt not active

1: watchdog line asserting interrupt

0 Reserved for future use. Reading returns 0. Must be written with 0.

ST ERICSSON

#### WDT\_LOCK Watchdog lock register 31 30 29 28 27 26 25 23 22 21 20 19 18 17 16 24 LOCKVAL R 10 15 14 13 12 11 8

LOCKVAL

RW

Address: WDTBaseAddress + 0x018

**Reset:** 0x0000 0000

**Description:** Allows write-access to all other registers to be disabled. This prevents rogue software

from disabling the watchdog functionality.

LOCKVAL Watchdog lock value. Returns the lock status (the LSB). When locked, write access to all other

watchdog registers is disabled.

0x0: not locked (default) 0x1: locked

When written, enables or disables write access to all other watchdog registers.

0x1ACC E551: enabled

Any other value: disabled

### WDTPeriphID0

### Watchdog peripheral identification register 0

|   | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20     | 19     | 18 | 17 | 16 |
|---|----|----|----|----|----|----|----|----|----|----|----|--------|--------|----|----|----|
|   | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0      | 0      | 0  | 0  | 0  |
|   | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R      | R      | R  | R  | R  |
|   |    |    |    |    |    |    |    |    |    |    |    |        |        |    |    |    |
| _ | 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7  | 6  | 5  | 4      | 3      | 2  | 1  | 0  |
|   | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |    |    |    | PartNu | ımber0 |    |    |    |
|   | R  | R  | R  | R  | R  | R  | R  | R  |    |    |    | F      | 3      |    |    |    |

Address: WDTBaseAddress + 0xFE0

**Reset:** 0x0000 0005

**Description:** PartNumber0 reads back as 0x05.

### WDTPeriphID1

### Watchdog peripheral identification register 1

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22    | 21   | 20 | 19 | 18     | 17     | 16 |
|----|----|----|----|----|----|----|----|----|-------|------|----|----|--------|--------|----|
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0     | 0    | 0  | 0  | 0      | 0      | 0  |
| R  | R  | R  | R  | R  | R  | R  | R  | R  | R     | R    | R  | R  | R      | R      | R  |
| 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7  | 6     | 5    | 4  | 3  | 2      | 1      | 0  |
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |    | Desig | ner0 |    |    | PartNu | ımber1 |    |
| R  | R  | R  | R  | R  | R  | R  | R  |    | F     | ₹    |    |    | F      | 3      |    |

Address: WDTBaseAddress + 0xFE4

**Reset:** 0x0000 0018

**Description:** Designer0 reads back as 0x1. PartNumber1 reads back as 0x8.

### WDTPeriphID2

### Watchdog peripheral identification register 2

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22   | 21   | 20 | 19 | 18    | 17    | 16 |
|----|----|----|----|----|----|----|----|----|------|------|----|----|-------|-------|----|
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0    | 0    | 0  | 0  | 0     | 0     | 0  |
| R  | R  | R  | R  | R  | R  | R  | R  | R  | R    | R    | R  | R  | R     | R     | R  |
| 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7  | 6    | 5    | 4  | 3  | 2     | 1     | 0  |
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |    | Revi | sion |    |    | Desig | gner1 |    |
| R  | R  | R  | R  | R  | R  | R  | R  |    | F    | 3    |    |    | F     |       |    |

Address: WDTBaseAddress + 0xFE8

**Reset:** 0x0000 0004

**Description:** Revision reads back as 0x0. Designer1 reads back as 0x4.

### WDTPeriphID3

### Watchdog peripheral identification register 3

|   | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20     | 19      | 18 | 17 | 16       |
|---|----|----|----|----|----|----|----|----|----|----|----|--------|---------|----|----|----------|
|   | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0      | 0       | 0  | 0  | 0        |
|   | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R      | R       | R  | R  | R        |
|   | 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7  | 6  | 5  | 4      | 3       | 2  | 1  | 0        |
|   | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |    |    |    | Config | uration |    |    |          |
| • | R  | R  | R  | R  | R  | R  | R  | R  |    |    |    | F      | 3       |    |    | <u>.</u> |

Address: WDTBaseAddress + 0xFEC

**Reset:** 0x0000 0000

**Description:** Configuration reads back as 0x00.



### WDTPCellID0

### Watchdog PCell identification register 0

|   | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20   | 19      | 18 | 17 | 16 |
|---|----|----|----|----|----|----|----|----|----|----|----|------|---------|----|----|----|
|   | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0    | 0       | 0  | 0  | 0  |
|   | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R    | R       | R  | R  | R  |
|   | 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7  | 6  | 5  | 4    | 3       | 2  | 1  | 0  |
|   | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |    |    |    | WDTP | CellID0 |    |    |    |
| - | R  | R  | R  | R  | R  | R  | R  | R  |    |    |    | F    | 3       |    |    |    |

Address: WDTBaseAddress + 0xFF0

**Reset:** 0x0000 000D

**Description:** WDTPCellID0 reads back as 0x0D.

### WDTPCellID1

### Watchdog PCell identification register 1

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20   | 19      | 18 | 17 | 16 |
|----|----|----|----|----|----|----|----|----|----|----|------|---------|----|----|----|
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0    | 0       | 0  | 0  | 0  |
| R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R    | R       | R  | R  | R  |
| 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7  | 6  | 5  | 4    | 3       | 2  | 1  | 0  |
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |    |    |    | WDTP | CellID1 |    |    |    |
| R  | R  | R  | R  | R  | R  | R  | R  |    |    |    | ı    | 3       |    |    |    |

Address: WDTBaseAddress + 0xFF4

**Reset:** 0x0000 00F0

**Description:** WDTPCellID1 reads back as 0xF0.

### WDTPCellID2

### Watchdog PCell identification register 2

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20   | 19      | 18 | 17 | 16 |
|----|----|----|----|----|----|----|----|----|----|----|------|---------|----|----|----|
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0    | 0       | 0  | 0  | 0  |
| R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R    | R       | R  | R  | R  |
|    |    |    |    |    |    |    |    |    |    |    |      |         |    |    |    |
| 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7  | 6  | 5  | 4    | 3       | 2  | 1  | 0  |
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |    |    |    | WDTP | CellID2 |    |    |    |
| R  | R  | R  | R  | R  | R  | R  | R  |    |    |    | F    | 3       |    |    |    |

Address: WDTBaseAddress + 0xFF8

**Reset:** 0x0000 0005

**Description:** WDTPCellID2 reads back as 0x05.

### WDTPCellID3

# Watchdog PCell identification register 3

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20   | 19      | 18 | 17 | 16 |
|----|----|----|----|----|----|----|----|----|----|----|------|---------|----|----|----|
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0    | 0       | 0  | 0  | 0  |
| R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R    | R       | R  | R  | R  |
| 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7  | 6  | 5  | 4    | 3       | 2  | 1  | 0  |
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |    |    |    | WDTP | CellID3 |    |    |    |
| R  | R  | R  | R  | R  | R  | R  | R  |    |    |    | ı    | 3       |    |    |    |

Address: WDTBaseAddress + 0xFFC

**Reset:** 0x0000 00B1

**Description:** WDTPCellID3 reads back as 0xB1.



# 12 Real-time clock (RTC)

# 12.1 L2CC register addressing

Register addresses are provided as the L2CC base address, L2CCBaseAddress, plus the register offset.

The L2CCBaseAddress is 0x101E 8000.

# 12.2 L2CC register summary

The device uses registers accessible via a 32-bit width AMBA rev. 2.0 peripheral bus (APB) to communicate with the system.

Table 26. RTC register list

| Offset    | Register      | Description                                                        | Page |
|-----------|---------------|--------------------------------------------------------------------|------|
| 0x000     | RTC_DR        | RTC data register                                                  | 137  |
| 0x004     | RTC_MR        | RTC match register                                                 | 137  |
| 0x008     | RTC_LR        | RTC load register                                                  | 137  |
| 0x00C     | RTC_TCR       | RTC trim and control register                                      | 138  |
| 0x010     | RTC_IMSC      | RTC and RTT interrupt mask register                                | 138  |
| 0x014     | RTC_RIS       | RTC and RTT raw interrupt status register                          | 139  |
| 0x018     | RTC_MIS       | RTC and RTT masked interrupt status register                       | 139  |
| 0x01C     | RTC_ICR       | RTC and RTT interrupt clear register                               | 140  |
| 0x100     | PWL_CR        | Pulse-width light modulator control (see the PWM register chapter) | 146  |
| 0xFE0     | RTC_PeriphID0 | RTC peripheral identification register 0 (bits 7:0)                | 140  |
| 0xFE4     | RTC_PeriphID1 | RTC peripheral identification register 1 (bits 15:8)               | 140  |
| 0xFE8     | RTC_PeriphID2 | RTC peripheral identification register 2 (bits 23:16)              | 141  |
| 0xFE<br>C | RTC_PeriphID3 | RTC peripheral identification register 3 (bits 31:24)              | 141  |
| 0xFF0     | RTC_PCellID0  | RTC PCell identification register 0 (bits 7:0)                     | 141  |
| 0xFF4     | RTC_PCellID1  | RTC PCell identification register 1 (bits 15:8)                    | 142  |
| 0xFF8     | RTC_PCellID2  | RTC PCell identification register 2 (bits 23:16)                   | 142  |
| 0xFF<br>C | RTC_PCellID3  | RTC PCell identification register 3 (bits 31:24)                   | 142  |



# 12.3 L2CC register descriptions

| RTC_ | _DR |    |    |    |    |    |         |            |    |    |    | R7 | C da | ta re | gister |
|------|-----|----|----|----|----|----|---------|------------|----|----|----|----|------|-------|--------|
| 31   | 30  | 29 | 28 | 27 | 26 | 25 | 24      | 23         | 22 | 21 | 20 | 19 | 18   | 17    | 16     |
|      |     |    |    |    |    |    | RTC cur | rent value |    |    |    |    |      |       |        |
|      |     |    |    |    |    |    | - 1     | R          |    |    |    |    |      |       |        |
| 15   | 14  | 13 | 12 | 11 | 10 | 9  | 8       | 7          | 6  | 5  | 4  | 3  | 2    | 1     | 0      |

RTC current value

R

Address: RTCBaseAddress + 0x000

**Reset:** 0x0000 0000

**Description:** Returns the current RTC value. It is cleared on power-on reset (PORnot).

| RTC_ | _MR |    |    |    |    |    |        |           |    |    |    | RTC | mate | ch re | gister |
|------|-----|----|----|----|----|----|--------|-----------|----|----|----|-----|------|-------|--------|
| 31   | 30  | 29 | 28 | 27 | 26 | 25 | 24     | 23        | 22 | 21 | 20 | 19  | 18   | 17    | 16     |
|      |     |    |    |    |    |    | RTC ma | tch value |    |    |    |     |      |       |        |
|      |     |    |    |    |    |    | F      | RW        |    |    |    |     |      |       |        |
| 15   | 14  | 13 | 12 | 11 | 10 | 9  | 8      | 7         | 6  | 5  | 4  | 3   | 2    | 1     | 0      |

RTC match value

RW

Address: RTCBaseAddress + 0x004

**Reset:** 0x0000 0000

**Description:** Writes to this register load the match register, reads return the last written value. It is

cleared on a power-on reset (PORnot).

| RTC_ | _LR |    |    |    |    |    |         |          |    |    |    | R  | TC loa | ad re | gister |
|------|-----|----|----|----|----|----|---------|----------|----|----|----|----|--------|-------|--------|
| 31   | 30  | 29 | 28 | 27 | 26 | 25 | 24      | 23       | 22 | 21 | 20 | 19 | 18     | 17    | 16     |
|      |     |    |    |    |    |    | RTC loa | ad value |    |    |    |    |        |       |        |
|      |     |    |    |    |    |    | R       | W        |    |    |    |    |        |       |        |
| 15   | 14  | 13 | 12 | 11 | 10 | 9  | 8       | 7        | 6  | 5  | 4  | 3  | 2      | 1     | 0      |

RTC load value

RW

Address: RTCBaseAddress + 0x0008

**Reset:** 0x0000 0000

ST ERICSSON

137/384

**Description:** Writes to this register load an update value into the RTC. It is cleared on any reset.

### RTC\_TCR

### RTC trim and control register

| 31 | 30 | 29 | 28 | 27 | 26    | 25 | 24 | 23  | 22 | 21  | 20  | 19 | 18 | 17 | 16 |
|----|----|----|----|----|-------|----|----|-----|----|-----|-----|----|----|----|----|
| 0  | 0  | 0  | 0  | 0  | RTCEN |    |    |     |    | CKI | DEL |    |    |    |    |
| R  | R  | R  | R  | R  | RW    |    |    |     |    | R   | W   |    |    |    |    |
| 15 | 14 | 13 | 12 | 11 | 10    | 9  | 8  | 7   | 6  | 5   | 4   | 3  | 2  | 1  | 0  |
|    |    |    |    |    |       |    | CK | DIV |    |     |     |    |    |    |    |

CKDIV

RW

Address: RTCBaseAddress + 0x00C

**Reset:** 0x0000 7FFF

**Description:** The RTC control, trim divider factor and delete register is cleared on a power-on

(PORnot) reset.

RTCEN Counter enable.

1: RTC is enabled, writes to this register have no effect until a power-on reset.

CKDEL Trim delete count. This value represents the number of CLK32K clock pulses to delete every 1023 CLK32K clock cycles to get a better reference 1 Hz clock for incrementing the RTC counter. Writes to this bit-field are disregarded if RTCEN = 1.

0x000: no CLK32K clock cycles are deleted (PORnot reset default).

0x001: 1 CLK32K clock cycle is deleted every 1023 CLK1HZ clock cycles through to 0x3FF: 1023 CLK32K clock cycles are deleted every 1023 CLK1HZ clock cycles.

CKDIV Clock divider factor. This value plus one represents the integer part of the CLK32K clock divider used to produce the reference 1 Hz clock. Writes to this bit-field are disregarded if RTCEN = 1.

0x0000: CLK1HZ clock is stopped.

0x0001: 2 CLK32K clock cycles per CLK1HZ clock cycle through to

0x7FFF: 32768 CLK32K clock cycles per CLK1HZ clock cycle (default PORnot reset value) through

0xFFFF: 65536 CLK32K clock cycles per CLK1HZ clock cycle.

0 Reserved for future use. Reading returns 0. Must be written with 0.

### RTC\_IMSC

### RTC interrupt mask register

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17          | 16          |
|----|----|----|----|----|----|----|----|----|----|----|----|----|----|-------------|-------------|
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0           | 0           |
| R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R           | R           |
|    |    |    |    |    |    |    |    |    |    |    |    |    |    |             |             |
| 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7  | 6  | 5  | 4  | 3  | 2  | 1           | 0           |
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | RTT<br>IMSC | RTC<br>IMSC |
| R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | RW          | RW          |

Address: RTCBaseAddress + 0x010

**Reset:** 0x0000 0000

**Description:** Controls the masking of the interrupts generated by the RTC and RTT. Reading this

register returns the value of the mask on the RTC and RTT interrupts.

It is cleared upon a power-on reset only (PORnot).

RTTIMSC RTT interrupt enable.

0: clear interrupt mask (PORnot reset default) 1: set interrupt mask

RTCIMSC RTC interrupt enable.

0: clear interrupt mask (PORnot reset default) 1: set interrupt mask

0 Reserved for future use. Reading returns 0. Must be written with 0.

### RTC\_RIS

### RTC raw interrupt status register

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17         | 16         |
|----|----|----|----|----|----|----|----|----|----|----|----|----|----|------------|------------|
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0          | 0          |
| R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R          | R          |
|    |    |    |    |    |    |    |    |    |    |    |    |    |    |            |            |
| 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7  | 6  | 5  | 4  | 3  | 2  | 1          | 0          |
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | RTTRI<br>S | RTCRI<br>S |
| R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R          | R          |

Address: RTCBaseAddress + 0x014

**Reset:** 0x0000 0000

**Description:** Gives the raw interrupt status.

RTTRIS RTT raw interrupt status gives the raw interrupt state (prior to masking) of the RTT interrupt.

RTCRIS RTC raw interrupt status gives the raw interrupt state (prior to masking) of the RTC interrupt.

0 Reserved for future use. Reading returns 0. Must be written with 0.

### RTC\_MIS

### RTC masked interrupt status register

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17         | 16         |
|----|----|----|----|----|----|----|----|----|----|----|----|----|----|------------|------------|
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0          | 0          |
| R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R          | R          |
| 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7  | 6  | 5  | 4  | 3  | 2  | 1          | 0          |
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | RTTMI<br>S | RTCMI<br>S |
| R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R          | R          |

Address: RTCBaseAddress + 0x018

**Reset:** 0x0000 0000

**Description:** Indicates the masked interrupt status.

RTTMIS RTT masked interrupt status gives the masked interrupt status (after masking) of the RTT interrupt.

RTCMIS RTC masked interrupt status gives the masked interrupt status (after masking) of the RTC interrupt.

0 Reserved for future use. Reading returns 0. Must be written with 0.

### RTC\_ICR

### RTC interrupt clear register

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17    | 16    |
|----|----|----|----|----|----|----|----|----|----|----|----|----|----|-------|-------|
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0     | 0     |
| R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R     | R     |
|    |    |    |    |    |    |    |    |    |    |    |    |    |    |       |       |
| 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7  | 6  | 5  | 4  | 3  | 2  | 1     | 0     |
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | RTTIC | RTCIC |
| R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | RW    | RW    |

Address: RTCBaseAddress + 0x01C

Reset: 0x0000 0000

Description: Clears interrupts.

RTTIC RTT interrupt clear clears the RTT interrupt.

0: no effect 1: clears the interrupt

RTCIC RTC interrupt clear clears the RTC interrupt.

0: no effect 1: clears the interrupt

0 Reserved for future use. Reading returns 0. Must be written with 0.

### RTC\_PeriphID0

# RTC peripheral identification register 0

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23  | 22  | 21 | 20     | 19    | 18 | 17 | 16 |  |
|----|----|----|----|----|----|----|----|-----|-----|----|--------|-------|----|----|----|--|
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0   | 0   | 0  | 0      | 0     | 0  | 0  | 0  |  |
| R  | R  | R  | R  | R  | R  | R  | R  | R   | R   | R  | R      | R     | R  | R  | R  |  |
| 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7   | 6   | 5  | 4      | 3     | 2  | 1  | 0  |  |
| 13 | 17 | 10 | 12 |    | 10 | 9  |    | ,   | - 0 |    |        |       |    | '  | -  |  |
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |     |     |    | PartNu | mber0 |    |    |    |  |
| R  | R  | R  | R  | R  | R  | R  | R  | R R |     |    |        |       |    |    |    |  |

Address: RTCBaseAddress + 0xFE0

**Reset:** 0x0000 0031

**Description:** PartNumber0 reads back as 0x31.

### RTC\_PeriphID1

### RTC peripheral identification register 1

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22    | 21 | 20 | 19     | 18     | 17 | 16 |
|----|----|----|----|----|----|----|----|----|-------|----|----|--------|--------|----|----|
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0     | 0  | 0  | 0      | 0      | 0  | 0  |
| R  | R  | R  | R  | R  | R  | R  | R  | R  | R     | R  | R  | R      | R      | R  | R  |
|    |    |    |    |    |    |    |    |    |       |    |    |        |        |    |    |
| 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7  | 6     | 5  | 4  | 3      | 2      | 1  | 0  |
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |    | Desig |    |    | PartNu | ımber1 |    |    |
| R  | R  | R  | R  | R  | R  | R  | R  | •  | F     | ₹  |    |        | F      | 3  |    |

Address: RTCBaseAddress + 0xFE4

**Reset:** 0x0000 0000

ST ERICSSON **Description:** Designer0 reads back as 0x00. PartNumber1 reads back as 0x00.

### RTC\_PeriphID2

### RTC peripheral identification register 2

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22   | 21    | 20 | 19 | 18   | 17    | 16 |
|----|----|----|----|----|----|----|----|----|------|-------|----|----|------|-------|----|
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0    | 0     | 0  | 0  | 0    | 0     | 0  |
| R  | R  | R  | R  | R  | R  | R  | R  | R  | R    | R     | R  | R  | R    | R     | R  |
| 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7  | 6    | 5     | 4  | 3  | 2    | 1     | 0  |
| 15 | 14 | 13 | 12 | 11 | 10 | 9  | U  | ,  | U    | J     | 4  | J  |      | ļ.    | 0  |
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |    | Revi | ision |    |    | Desi | gner1 |    |
| R  | R  | R  | R  | R  | R  | R  | R  |    | F    | 3     |    |    | F    | 3     |    |

Address: RTCBaseAddress + 0xFE8

**Reset:** 0x0000 0018

**Description:** Revision reads back as 0x01. Designer1 reads back as 0x08.

### RTC\_PeriphID3

### RTC peripheral identification register 3

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23  | 22 | 21 | 20      | 19      | 18 | 17 | 16 |  |
|----|----|----|----|----|----|----|----|-----|----|----|---------|---------|----|----|----|--|
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0   | 0  | 0  | 0       | 0       | 0  | 0  | 0  |  |
| R  | R  | R  | R  | R  | R  | R  | R  | R   | R  | R  | R       | R       | R  | R  | R  |  |
|    |    |    |    |    |    |    |    |     |    |    |         |         |    |    |    |  |
| 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7   | 6  | 5  | 4       | 3       | 2  | 1  | 0  |  |
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |     |    |    | Configu | ıration |    |    |    |  |
| R  | R  | R  | R  | R  | R  | R  | R  | R R |    |    |         |         |    |    |    |  |

Address: RTCBaseAddress + 0xFEC

**Reset:** 0x0000 0000

**Description:** Configuration reads back as 0x00.

### RTC\_PCellID0

# RTC PCell identification register 0

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20    | 19      | 18 | 17 | 16 |
|----|----|----|----|----|----|----|----|----|----|----|-------|---------|----|----|----|
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0     | 0       | 0  | 0  | 0  |
| R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R     | R       | R  | R  | R  |
|    |    |    |    |    |    | _  | _  | _  | _  | _  |       | _       | _  |    |    |
| 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  | /  | 6  | 5  | 4     | 3       | 2  | 1  | 0  |
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |    |    |    | RTCPC | CellID0 |    |    |    |
| R  | R  | R  | R  | R  | R  | R  | R  |    |    |    | Р     | }       |    |    |    |

Address: RTCBaseAddress + 0xFF0

**Reset:** 0x0000 000D

**Description:** RTCPCellID0 reads back as 0x0D.



### RTC\_PCellID1

# **RTC PCell identification register 1**

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23  | 22 | 21 | 20    | 19      | 18 | 17 | 16 |  |
|----|----|----|----|----|----|----|----|-----|----|----|-------|---------|----|----|----|--|
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0   | 0  | 0  | 0     | 0       | 0  | 0  | 0  |  |
| R  | R  | R  | R  | R  | R  | R  | R  | R   | R  | R  | R     | R       | R  | R  | R  |  |
| 45 |    | 40 | 40 |    | 40 | •  | •  | _   |    | _  |       |         |    |    | •  |  |
| 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7   | 6  | 5  | 4     | 3       | 2  | 1  | 0  |  |
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |     |    |    | RTCPC | CellID1 |    |    |    |  |
| R  | R  | R  | R  | R  | R  | R  | R  | R R |    |    |       |         |    |    |    |  |

Address: RTCBaseAddress + 0xFF4

**Reset:** 0x0000 00F0

**Description:** RTCPCellID1 reads back as 0xF0.

### RTC\_PCellID2

# **RTC PCell identification register 2**

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23  | 22 | 21 | 20    | 19     | 18 | 17 | 16 |
|----|----|----|----|----|----|----|----|-----|----|----|-------|--------|----|----|----|
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0   | 0  | 0  | 0     | 0      | 0  | 0  | 0  |
| R  | R  | R  | R  | R  | R  | R  | R  | R   | R  | R  | R     | R      | R  | R  | R  |
|    |    |    |    |    |    |    |    |     |    |    |       |        |    |    |    |
| 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7   | 6  | 5  | 4     | 3      | 2  | 1  | 0  |
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |     |    |    | RTCPC | ellID2 |    |    |    |
| R  | R  | R  | R  | R  | R  | R  | R  | R R |    |    |       |        |    |    |    |

Address: RTCBaseAddress + 0xFF8

**Reset:** 0x0000 0005

**Description:** RTCPCellID2 reads back as 0x05.

### RTC\_PCellID3

# **RTC PCell identification register 3**

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20    | 19      | 18 | 17 | 16 |
|----|----|----|----|----|----|----|----|----|----|----|-------|---------|----|----|----|
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0     | 0       | 0  | 0  | 0  |
| R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R     | R       | R  | R  | R  |
|    |    |    |    |    |    |    |    |    |    |    |       |         |    |    |    |
| 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7  | 6  | 5  | 4     | 3       | 2  | 1  | 0  |
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |    |    |    | RTCPC | CellID3 |    |    |    |
| R  | R  | R  | R  | R  | R  | R  | R  |    |    |    | F     | }       |    |    | ,  |

Address: RTCBaseAddress + 0xFFC

**Reset:** 0x0000 00B1

**Description:** RTCPCellID3 reads back as 0xB1.



# 13 Real-time timer (RTT)

# 13.1 RTT register addressing

Register addresses are provided as the L2CC base address, L2CCBaseAddress, plus the register offset.

The L2CCBaseAddress is 0x101E 8000.

Note:

The RTC module hosts the real time timer registers so the RTT base address is the same as the RTC base address. The interrupt registers are shared between the RTC and the RTT. The device communicates with the system via a control register accessible via a 32-bit width AMBA rev 2.0 peripheral bus (APB).

# 13.2 RTT register summary

Table 27. RTT register list

| Offset | Register | Description                                              | Page |
|--------|----------|----------------------------------------------------------|------|
| 0x010  | RTC_IMSC | RTC and RTT shared interrupt mask set and clear register | 138  |
| 0x014  | RTC_RIS  | RTC and RTT shared raw interrupt status register         | 139  |
| 0x018  | RTC_MIS  | RTC and RTT shared masked interrupt status register      | 139  |
| 0x01C  | RTC_ICR  | RTC and RTT shared interrupt clear register              | 140  |
| 0x020  | RTT_DR   | RTT data register                                        | 143  |
| 0x024  | RTT_LR   | RTT load register                                        | 144  |
| 0x028  | RTT_CR   | RTT control register                                     | 144  |

# 13.3 RTT register descriptions





RTT current value

R

Address: RTC base address + 0x020

**Reset:** 0x0000 0000

**Description:** This 32-bit read-only data register returns the current value of the RTT. Reads can

occur at any time. The 32-bit counter value is re-synchronized on PCLK clock domain

before being driven on the PRDATA bus. Writes have no effect. It is only cleared on power-on reset (PORnot).

| RTT_LR RTT load regist |                |    |    |    |    |    |    |    |    |    |    |    | gister |    |    |    |
|------------------------|----------------|----|----|----|----|----|----|----|----|----|----|----|--------|----|----|----|
|                        | 31             | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19     | 18 | 17 | 16 |
|                        | RTT load value |    |    |    |    |    |    |    |    |    |    |    |        |    |    |    |
| •                      | RW             |    |    |    |    |    |    |    |    |    |    |    |        |    |    |    |
|                        | 15             | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7  | 6  | 5  | 4  | 3      | 2  | 1  | 0  |

RTT load value

RW

Address: RTC base address + 0x024

**Reset:** 0x0000 0000

**Description:** The RTT counter must be halted before writing to this register. Writing to this register

when RTT\_CR.RTTEN = 1 has no effect.

Writing to this register when  $RTT\_CR.RTTEN = 0$ , sets this bit to 1 and restarts the counter from the new written value (in both periodic and one-shot modes). It is

cleared on power-on reset only (PORnot).

| RTT_CR | RTT control register |
|--------|----------------------|
|        |                      |

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17        | 16        |
|----|----|----|----|----|----|----|----|----|----|----|----|----|----|-----------|-----------|
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0         | 0         |
| R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R         | R         |
| 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7  | 6  | 5  | 4  | 3  | 2  | 1         | 0         |
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | RTT<br>EN | RTT<br>OS |
| R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | RWH       | RW        |

Address: RTC base address + 0x028

Reset: 0x0000 7FFF



#### **Description:**

When high, the counter enable signal is asserted to enable the counter. This register is cleared upon a power-on (PORnot) reset only.

RTTEN RTT enable. This bit is cleared by hardware when the counter reaches zero in one-shot mode and set by hardware when the *RTT\_LR* register is written to while the counter is stopped. A read returns the value of the RTTEN bit. When written,

0: the counter is stopped on the next CLK32K cycle. When the RTT is stopped, the content of the counter is frozen.

1: RTT is enabled on the next CLK32K cycle.

RTTOS Timer x one shot count.

0: Timer x is in periodic mode (default). On reaching zero, the RTT raises its interrupt and is reloaded from the RTT\_LR content.

1: Timer x is in one-shot mode. On reaching zero, the RTT raises its interrupt and stops.

0 Reserved for future use. Reading returns 0. Must be written with 0.

#### Note:

Two consecutive writes to this register must be separated by at least 1 CLK32K period (31 µs). If this is not the case, the last value written is not guaranteed. The software can read back the RTT\_CR register at least one CLK32K period after a write to see its new value.



### 14 Pulse width light modulator (PWL)

#### 14.1 PWL register addressing

Register addresses are provided as the L2CC base address, L2CCBaseAddress, plus the register offset.

The L2CCBaseAddress is 0x101E 8000.

Note:

**PWL CR** 

The RTC module hosts the pseudo-noise pulse width light modulator logic and control register so the PWL base address is the same as the RTC base address. The device communicates with the system through a register accessible via a 32-bit width AMBA rev 2.0 peripheral bus (APB).

#### 14.2 PWL register summary

Table 28. PWL register list

| Offset | Register | Description          | Page |
|--------|----------|----------------------|------|
| 0x100  | PWL_CR   | PWL control register | 146  |

#### 14.3 PWL register descriptions

#### ,

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24        | 23    | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
|----|----|----|----|----|----|----|-----------|-------|----|----|----|----|----|----|----|
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0         | 0     | 0  | 0  | 0  | 0  | 0  | 0  | 0  |
| R  | R  | R  | R  | R  | R  | R  | R         | R     | R  | R  | R  | R  | R  | R  | R  |
| 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8         | 7     | 6  | 5  | 4  | 3  | 2  | 1  | 0  |
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | PWLE<br>N | PWLVL |    |    |    |    |    |    |    |
| R  | R  | R  | R  | R  | R  | R  | RW        | RW    |    |    |    |    |    |    |    |

Address: RTCBaseAddress + 0x0100

**Reset:** 0x0000 0000

**Description:** Can be changed at any time without producing any glitches on the PWL output signal,

as it is re-synchronized to the CLK32K clock domain. It is cleared on a power-on reset

only (PORnot).

PWLEN PWLEN enables the PWL activity and output signal.

0: stop activity, output is always low 1: enable activity, toggle O/P according to PWLVL

PWLVL PWL level. Defines the mean value of the PWL output signal in terms of CLK32K cycles.

0x00: high for 1/256 cycles and so on until 0xFE: high for 255/256 cycles, 0xFF: always high

0 Reserved for future use. Reading returns 0. Must be written with 0.

**PWL** control register

Note:

Two consecutive writes must be separated by at least 1 CLK32K period (31  $\mu$ s). If not, the last value written is not guaranteed. The software must wait at least one CLK32K period after a write before reading its new value in the PWL\_CR register.

ST ERICSSON

# 15 Vectored interrupt controller (L2CC)

### 15.1 VIC register addressing

Register addresses are provided as the VIC base address, VICBaseAddress, plus the register offset.

The VICBaseAddress is 0x1014 0000.

### 15.2 VIC register summary

Table 29. List of VIC registers

| Address | Register   | Description                         | Page |
|---------|------------|-------------------------------------|------|
| 0x000   | VIC_IRQSR0 | IRQ status register 0               | 150  |
| 0x004   | VIC_FIQSR0 | FIQ status register 0               | 151  |
| 0x008   | VIC_RIS0   | Raw interrupt status register 0     | 152  |
| 0x00C   | VIC_ISEL0  | Interrupt select register 0         | 152  |
| 0x010   | VIC_IENS0  | Interrupt enable set register 0     | 153  |
| 0x014   | VIC_IENC0  | Interrupt enable clear register 0   | 154  |
| 0x018   | VIC_SWISR0 | Software interrupt set register 0   | 154  |
| 0x01C   | VIC_SWICR0 | Software interrupt clear register 0 | 155  |
| 0x020   | VIC_IRQSR1 | IRQ status register 1               | 150  |
| 0x024   | VIC_FIQSR1 | FIQ status register 1               | 151  |
| 0x028   | VIC_RIS1   | Raw interrupt status register 1     | 152  |
| 0x02C   | VIC_ISEL1  | Interrupt select register 1         | 152  |
| 0x030   | VIC_IENS1  | Interrupt enable set register 1     | 153  |
| 0x034   | VIC_IENC1  | Interrupt enable clear register 1   | 154  |
| 0x038   | VIC_SWISR1 | Software interrupt set register 1   | 154  |
| 0x03C   | VIC_SWICR1 | Software interrupt clear register 1 | 155  |
| 0x040   | VIC_PER    | Protection enable register          | 155  |
| 0x050   | VIC_VAR    | Vector address register             | 156  |
| 0x054   | VIC_DVAR   | Default vector address register     | 156  |
| 0x100   | VIC_VAR0   | Vector address 0 register           | 157  |
| 0x104   | VIC_VAR1   | Vector address 1 register           | 157  |
| 0x108   | VIC_VAR2   | Vector address 2 register           | 157  |
| 0x10C   | VIC_VAR3   | Vector address 3 register           | 157  |
| 0x110   | VIC_VAR4   | Vector address 4 register           | 157  |
| 0x114   | VIC_VAR5   | Vector address 5 register           | 157  |



Table 29. List of VIC registers (continued)

| Address | Register     | Description                                       | Page |
|---------|--------------|---------------------------------------------------|------|
| 0x118   | VIC_VAR6     | Vector address 6 register                         | 157  |
| 0x11C   | VIC_VAR7     | Vector address 7 register                         | 157  |
| 0x120   | VIC_VAR8     | Vector address 8 register                         | 157  |
| 0x124   | VIC_VAR9     | Vector address 9 register                         | 157  |
| 0x128   | VIC_VAR10    | Vector address 10 register                        | 157  |
| 0x12C   | VIC_VAR11    | Vector address 11 register                        | 157  |
| 0x130   | VIC_VAR12    | Vector address 12 register                        | 157  |
| 0x134   | VIC_VAR13    | Vector address 13 register                        | 157  |
| 0x138   | VIC_VAR14    | Vector address 14 register                        | 157  |
| 0x13C   | VIC_VAR15    | Vector address 15 register                        | 157  |
| 0x200   | VIC_VCR0     | Vector control 0 register                         | 157  |
| 0x204   | VIC_VCR1     | Vector control 1 register                         | 157  |
| 0x208   | VIC_VCR2     | Vector control 2 register                         | 157  |
| 0x20C   | VIC_VCR3     | Vector control 3 register                         | 157  |
| 0x210   | VIC_VCR4     | Vector control 4 register                         | 157  |
| 0x214   | VIC_VCR5     | Vector control 5 register                         | 157  |
| 0x218   | VIC_VCR6     | Vector control 6 register                         | 157  |
| 0x21C   | VIC_VCR7     | Vector control 7 register                         | 157  |
| 0x220   | VIC_VCR8     | Vector control 8 register                         | 157  |
| 0x224   | VIC_VCR9     | Vector control 9 register                         | 157  |
| 0x228   | VIC_VCR10    | Vector control 10 register                        | 157  |
| 0x22C   | VIC_VCR11    | Vector control 11 register                        | 157  |
| 0x230   | VIC_VCR12    | Vector control 12 register                        | 157  |
| 0x234   | VIC_VCR13    | Vector control 13 register                        | 157  |
| 0x238   | VIC_VCR14    | Vector control 14 register                        | 157  |
| 0x23C   | VIC_VCR15    | Vector control 15 register                        | 157  |
| 0xFE0   | VICPeriphID0 | Peripheral identification register 0 (bits 7:0)   | 157  |
| 0xFE4   | VICPeriphID1 | Peripheral identification register 1 (bits 15:8)  | 158  |
| 0xFE8   | VICPeriphID2 | Peripheral identification register 2 (bits 23:16) | 158  |
| 0xFEC   | VICPeriphID3 | Peripheral identification register 3 (bits 31:24) | 158  |
| 0xFF0   | VICPCellID0  | PCell identification register 0 (bits 7:0)        | 159  |
| 0xFF4   | VICPCellID1  | PCell identification register 1 (bits 15:8)       | 159  |
| 0xFF8   | VICPCellID2  | PCell identification register 2 (bits 23:16)      | 159  |
| 0xFFC   | VICPCellID3  | PCell identification register 3 (bits 31:24)      | 160  |



#### 15.3 VIC register descriptions

#### VIC IRQSR0/1

#### IRQ interrupt status registers

| 31         | 30         | 29         | 28         | 27         | 26         | 25         | 24         | 23         | 22         | 21    | 20         | 19         | 18         | 17         | 16         |
|------------|------------|------------|------------|------------|------------|------------|------------|------------|------------|-------|------------|------------|------------|------------|------------|
| IRQS3      | IRQS3<br>0 | IRQS2      | IRQS2<br>8 | IRQS2      | IRQS2<br>6 | IRQS2<br>5 | IRQS2      | IRQS2      | IRQS2      | IRQS2 | IRQS2<br>0 | IRQS1      | IRQS1      | IRQS1      | IRQS1<br>6 |
| R          | R          | R          | R          | R          | R          | R          | R          | R          | R          | R     | R          | R          | R          | R          | R          |
| 15         | 14         | 13         | 12         | 11         | 10         | 9          | 8          | 7          | 6          | 5     | 4          | 3          | 2          | 1          | 0          |
| IRQS1<br>5 | IRQS1      | IRQS1      | IRQS1      | IRQS1      | IRQS1<br>0 | IRQS9      | IRQS8      | IRQS7      | IRQS6      | IRQS5 | IRQS4      | IRQS3      | IRQS2      | IRQS1      | IRQS0      |
| R          | R          | R          | R          | R          | R          | R          | R          | R          | R          | R     | R          | R          | R          | R          | R          |
| 31         | 30         | 29         | 28         | 27         | 26         | 25         | 24         | 23         | 22         | 21    | 20         | 19         | 18         | 17         | 16         |
| IRQS6      | IRQS6<br>2 | IRQS6<br>1 | IRQS6<br>0 | IRQS5      | IRQS5<br>8 | IRQS5      | IRQS5<br>6 | IRQS5<br>5 | IRQS5<br>4 | IRQS5 | IRQS5      | IRQS5      | IRQS5<br>0 | IRQS4<br>9 | IRQS4<br>8 |
| R          | R          | R          | R          | R          | R          | R          | R          | R          | R          | R     | R          | R          | R          | R          | R          |
|            |            |            |            |            |            |            |            |            |            |       |            |            |            |            |            |
| 15         | 14         | 13         | 12         | 11         | 10         | 9          | 8          | 7          | 6          | 5     | 4          | 3          | 2          | 1          | 0          |
| IRQS4      | IRQS4<br>6 | IRQS4<br>5 | IRQS4<br>4 | IRQS4<br>3 | IRQS4<br>2 | IRQS4<br>1 | IRQS4<br>0 | IRQS3      | IRQS3<br>8 | IRQS3 | IRQS3<br>6 | IRQS3<br>5 | IRQS3<br>4 | IRQS3      | IRQS3<br>2 |
| R          | R          | R          | R          | R          | R          | R          | R          | R          | R          | R     | R          | R          | R          | R          | R          |

Address: VICBaseAddress + 0x000, 0x020

**Reset:** 0x0000 0000

**Description:** Provide the status of the interrupts 0 to 63 after IRQ masking (that is, after the

operation of discrimination between the IRQ and the FIQ interrupt requests). The

masking is operated by two register pairs:

- VIC\_IENSO (for interrupts 0 to 31), VIC\_IENS1 (for interrupts 32 to 63),

- VIC\_ISEL0 (for interrupts 0 to 31), VIC\_ISEL1 (for interrupts 32 to 63).

IRQS[0:63] Interrupt request status. Indicates if interrupt line is active for IRQ generation.

0: inactive or masked for IRQ generation

1: active, and generates an IRQ to the processor



#### VIC\_FIQSR0/1

#### **FIQ** interrupt status registers

| 31     | 30     | 29     | 28     | 27     | 26     | 25     | 24     | 23     | 22     | 21     | 20     | 19     | 18     | 17     | 16     |
|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|
| FIQS31 | FIQS30 | FIQS29 | FIQS28 | FIQS27 | FIQS26 | FIQS25 | FIQS24 | FIQS23 | FIQS22 | FIQS21 | FIQS20 | FIQS19 | FIQS18 | FIQS17 | FIQS16 |
| R      | R      | R      | R      | R      | R      | R      | R      | R      | R      | R      | R      | R      | R      | R      | R      |
| 15     | 14     | 13     | 12     | 11     | 10     | 9      | 8      | 7      | 6      | 5      | 4      | 3      | 2      | 1      | 0      |
| FIQS15 | FIQS14 | FIQS13 | FIQS12 | FIQS11 | FIQS10 | FIQS9  | FIQS8  | FIQS7  | FIQS6  | FIQS5  | FIQS4  | FIQS3  | FIQS2  | FIQS1  | FIQS0  |
| R      | R      | R      | R      | R      | R      | R      | R      | R      | R      | R      | R      | R      | R      | R      | R      |
| 31     | 30     | 29     | 28     | 27     | 26     | 25     | 24     | 23     | 22     | 21     | 20     | 19     | 18     | 17     | 16     |
| FIQS63 | FIQS62 | FIQS61 | FIQS60 | FIQS59 | FIQS58 | FIQS57 | FIQS56 | FIQS55 | FIQS54 | FIQS53 | FIQS52 | FIQS51 | FIQS50 | FIQS49 | FIQS48 |
| R      | R      | R      | R      | R      | R      | R      | R      | R      | R      | R      | R      | R      | R      | R      | R      |
| 15     | 14     | 13     | 12     | 11     | 10     | 9      | 8      | 7      | 6      | 5      | 4      | 3      | 2      | 1      | 0      |
| FIQS47 | FIQS46 | FIQS45 | FIQS44 | FIQS43 | FIQS42 | FIQS41 | FIQS40 | FIQS39 | FIQS38 | FIQS37 | FIQS36 | FIQS35 | FIQS34 | FIQS33 | FIQS32 |
| R      | R      | R      | R      | R      | R      | R      | R      | R      | R      | R      | R      | R      | R      | R      | R      |

Address: VICBaseAddress + 0x004, 0x024

**Reset:** 0x0000 0000

**Description:** Provide the status of the interrupts 0 to 63, after FIQ masking (that is, after the

operation of discrimination between the IRQ and the FIQ interrupt requests). The

masking is operated by two register pairs:

- VIC\_IENSO (for interrupts 0 to 31), VIC\_IENS1 (for interrupts 32 to 63),

- VIC\_ISEL0 (for interrupts 0 to 31), VIC\_ISEL1 (for interrupts 32 to 63).

FIQS[0:63] Fast interrupt request status. Indicates if interrupt line is active for FIQ generation.

0: inactive or masked for FIQ generation

1: active, and generates a FIQ to the processor



# VIC\_RIS0/1 31 30 2

#### Raw interrupt status registers

| 04        | 00        | 00        | 00        | 07        | 00        | 05        | 0.4       | 00        | 00        | 04        | 00        | 10        | 10        | 47        | 40        |
|-----------|-----------|-----------|-----------|-----------|-----------|-----------|-----------|-----------|-----------|-----------|-----------|-----------|-----------|-----------|-----------|
| 31        | 30        | 29        | 28        | 27        | 26        | 25        | 24        | 23        | 22        | 21        | 20        | 19        | 18        | 17        | 16        |
| RIS<br>31 | RIS<br>30 | RIS<br>29 | RIS<br>28 | RIS<br>27 | RIS<br>26 | RIS<br>25 | RIS<br>24 | RIS<br>23 | RIS<br>22 | RIS<br>21 | RIS<br>20 | RIS<br>19 | RIS<br>18 | RIS<br>17 | RIS<br>16 |
| R         | R         | R         | R         | R         | R         | R         | R         | R         | R         | R         | R         | R         | R         | R         | R         |
| 15        | 14        | 13        | 12        | 11        | 10        | 9         | 8         | 7         | 6         | 5         | 4         | 3         | 2         | 1         | 0         |
| RIS<br>15 | RIS<br>14 | RIS<br>13 | RIS<br>12 | RIS<br>11 | RIS<br>10 | RIS<br>9  | RIS<br>8  | RIS<br>7  | RIS<br>6  | RIS<br>5  | RIS<br>4  | RIS<br>3  | RIS<br>2  | RIS<br>1  | RIS<br>0  |
| R         | R         | R         | R         | R         | R         | R         | R         | R         | R         | R         | R         | R         | R         | R         | R         |
| 31        | 30        | 29        | 28        | 27        | 26        | 25        | 24        | 23        | 22        | 21        | 20        | 19        | 18        | 17        | 16        |
| RIS<br>63 | RIS<br>62 | RIS<br>61 | RIS<br>60 | RIS<br>59 | RIS<br>58 | RIS<br>57 | RIS<br>56 | RIS<br>55 | RIS<br>54 | RIS<br>53 | RIS<br>52 | RIS<br>51 | RIS<br>50 | RIS<br>49 | RIS<br>48 |
| R         | R         | R         | R         | R         | R         | R         | R         | R         | R         | R         | R         | R         | R         | R         | R         |
| 15        | 14        | 13        | 12        | 11        | 10        | 9         | 8         | 7         | 6         | 5         | 4         | 3         | 2         | 1         | 0         |
| RIS<br>47 | RIS<br>46 | RIS<br>45 | RIS<br>44 | RIS<br>43 | RIS<br>42 | RIS<br>41 | RIS<br>40 | RIS<br>39 | RIS<br>38 | RIS<br>37 | RIS<br>36 | RIS<br>35 | RIS<br>34 | RIS<br>33 | RIS<br>32 |
| R         | R         | R         | R         | R         | R         | R         | R         | R         | R         | R         | R         | R         | R         | R         | R         |

Address: VICBaseAddress + 0x008, 0x028

**Reset:** 0x0000 0000

**Description:** Provide the status of interrupts 0 to 63 before masking by the enable registers.

RIS[0:63] Raw interrupt. Indicates the interrupt request status before masking.

0: inactive 1: active

#### VIC\_ISEL0/1

#### Interrupt selection registers

| 31         | 30         | 29         | 28         | 27         | 26         | 25         | 24         | 23         | 22         | 21         | 20         | 19         | 18         | 17         | 16         |
|------------|------------|------------|------------|------------|------------|------------|------------|------------|------------|------------|------------|------------|------------|------------|------------|
| ISEL<br>31 | ISEL<br>30 | ISEL<br>29 | ISEL<br>28 | ISEL<br>27 | ISEL<br>26 | ISEL<br>25 | ISEL<br>24 | ISEL<br>23 | ISEL<br>22 | ISEL<br>21 | ISEL<br>20 | ISEL<br>19 | ISEL<br>18 | ISEL<br>17 | ISEL<br>16 |
| RW         |
| 15         | 14         | 13         | 12         | 11         | 10         | 9          | 8          | 7          | 6          | 5          | 4          | 3          | 2          | 1          | 0          |
| ISEL<br>15 | ISEL<br>14 | ISEL<br>13 | ISEL<br>12 | ISEL<br>11 | ISEL<br>10 | ISEL<br>9  | ISEL<br>8  | ISEL<br>7  | ISEL<br>6  | ISEL<br>5  | ISEL<br>4  | ISEL<br>3  | ISEL<br>2  | ISEL<br>1  | ISEL<br>0  |
| RW         |
| 31         | 30         | 29         | 28         | 27         | 26         | 25         | 24         | 23         | 22         | 21         | 20         | 19         | 18         | 17         | 16         |
| ISEL<br>63 | ISEL<br>62 | ISEL<br>61 | ISEL<br>60 | ISEL<br>59 | ISEL<br>58 | ISEL<br>57 | ISEL<br>56 | ISEL<br>55 | ISEL<br>54 | ISEL<br>53 | ISEL<br>52 | ISEL<br>51 | ISEL<br>50 | ISEL<br>49 | ISEL<br>48 |
| RW         |
| 15         | 14         | 13         | 12         | 11         | 10         | 9          | 8          | 7          | 6          | 5          | 4          | 3          | 2          | 1          | 0          |
| ISEL<br>47 | ISEL<br>46 | ISEL<br>45 | ISEL<br>44 | ISEL<br>43 | ISEL<br>42 | ISEL<br>41 | ISEL<br>40 | ISEL<br>39 | ISEL<br>38 | ISEL<br>37 | ISEL<br>36 | ISEL<br>35 | ISEL<br>34 | ISEL<br>33 | ISEL<br>32 |
| RW         |

Address: VICBaseAddress + 0x00C, 0x02C



**Reset:** 0x0000 0000

**Description:** Select the type of processor request (IRQ or FIQ) for interrupts 0 to 63.

ISEL[0:63] Interrupt select. Selects if interrupt line is used for IRQ or FIQ generation.

0: IRQ interrupt 1: FIQ interrupt

#### VIC\_IENS0/1

#### Interrupt enable set registers

| 31         | 30         | 29         | 28         | 27         | 26         | 25         | 24         | 23         | 22         | 21         | 20         | 19         | 18         | 17         | 16         |
|------------|------------|------------|------------|------------|------------|------------|------------|------------|------------|------------|------------|------------|------------|------------|------------|
| IENS<br>31 | IENS<br>30 | IENS<br>29 | IENS<br>28 | IENS<br>27 | IENS<br>26 | IENS<br>25 | IENS<br>24 | IENS<br>23 | IENS<br>22 | IENS<br>21 | IENS<br>20 | IENS<br>19 | IENS<br>18 | IENS<br>17 | IENS<br>16 |
| RW         |
| 15         | 14         | 13         | 12         | 11         | 10         | 9          | 8          | 7          | 6          | 5          | 4          | 3          | 2          | 1          | 0          |
| IENS<br>15 | IENS<br>14 | IENS<br>13 | IENS<br>12 | IENS<br>11 | IENS<br>10 | IENS<br>9  | IENS<br>8  | IENS<br>7  | IENS<br>6  | IENS<br>5  | IENS<br>4  | IENS<br>3  | IENS<br>2  | IENS<br>1  | IENS<br>0  |
| RW         |
| 31         | 30         | 29         | 28         | 27         | 26         | 25         | 24         | 23         | 22         | 21         | 20         | 19         | 18         | 17         | 16         |
| IENS<br>63 | IENS<br>62 | IENS<br>61 | IENS<br>60 | IENS<br>59 | IENS<br>58 | IENS<br>57 | IENS<br>56 | IENS<br>55 | IENS<br>54 | IENS<br>53 | IENS<br>52 | IENS<br>51 | IENS<br>50 | IENS<br>49 | IENS<br>48 |
| RW         |
| 15         | 14         | 13         | 12         | 11         | 10         | 9          | 8          | 7          | 6          | 5          | 4          | 3          | 2          | 1          | 0          |
| IENS<br>47 | IENS<br>46 | IENS<br>45 | IENS<br>44 | IENS<br>43 | IENS<br>42 | IENS<br>41 | IENS<br>40 | IENS<br>39 | IENS<br>38 | IENS<br>37 | IENS<br>36 | IENS<br>35 | IENS<br>34 | IENS<br>33 | IENS<br>32 |
| RW         |

Address: VICBaseAddress + 0x010, 0x030

**Reset:** 0x0000 0000

**Description:** Enable the interrupt request lines 0 to 63 for IRQ or FIQ generation.

IENS[0:63] Interrupt enable set. On reset all interrupts are disabled.

Write 0: no effect 1: sets corresponding V/C\_IENS register bit

Read 0: interrupt disabled 1: interrupt enabled



#### VIC\_IENC0/1

#### Interrupt enable clear registers

| 31         | 30         | 29         | 28         | 27         | 26         | 25         | 24         | 23         | 22         | 21         | 20         | 19         | 18         | 17         | 16         |
|------------|------------|------------|------------|------------|------------|------------|------------|------------|------------|------------|------------|------------|------------|------------|------------|
| IENC<br>31 | IENC<br>30 | IENC<br>29 | IENC<br>28 | IENC<br>27 | IENC<br>26 | IENC<br>25 | IENC<br>24 | IENC<br>23 | IENC<br>22 | IENC<br>21 | IENC<br>20 | IENC<br>19 | IENC<br>18 | IENC<br>17 | IENC<br>16 |
| W          | W          | W          | W          | W          | W          | W          | W          | W          | W          | W          | W          | W          | W          | W          | W          |
| 15         | 14         | 13         | 12         | 11         | 10         | 9          | 8          | 7          | 6          | 5          | 4          | 3          | 2          | 1          | 0          |
| IENC<br>15 | IENC<br>14 | IENC<br>13 | IENC<br>12 | IENC<br>11 | IENC<br>10 | IENC<br>9  | IENC<br>8  | IENC<br>7  | IENC<br>6  | IENC<br>5  | IENC<br>4  | IENC<br>3  | IENC<br>2  | IENC<br>1  | IENC<br>0  |
| W          | W          | W          | W          | W          | W          | W          | W          | W          | W          | W          | W          | W          | W          | W          | W          |
| 31         | 30         | 29         | 28         | 27         | 26         | 25         | 24         | 23         | 22         | 21         | 20         | 19         | 18         | 17         | 16         |
| IENC<br>63 | IENC<br>62 | IENC<br>61 | IENC<br>60 | IENC<br>59 | IENC<br>58 | IENC<br>57 | IENC<br>56 | IENC<br>55 | IENC<br>54 | IENC<br>53 | IENC<br>52 | IENC<br>51 | IENC<br>50 | IENC<br>49 | IENC<br>48 |
| W          | W          | W          | W          | W          | W          | W          | W          | W          | W          | W          | W          | W          | W          | W          | W          |
|            |            |            |            |            |            |            |            |            |            |            |            |            |            |            |            |
| 15         | 14         | 13         | 12         | 11         | 10         | 9          | 8          | 7          | 6          | 5          | 4          | 3          | 2          | 1          | 0          |
| IENC<br>47 | IENC<br>46 | IENC<br>45 | IENC<br>44 | IENC<br>43 | IENC<br>42 | IENC<br>41 | IENC<br>40 | IENC<br>39 | IENC<br>38 | IENC<br>37 | IENC<br>36 | IENC<br>35 | IENC<br>34 | IENC<br>33 | IENC<br>32 |
| W          | W          | W          | W          | W          | W          | W          | W          | W          | W          | W          | W          | W          | W          | W          | W          |

Address: VICBaseAddress + 0x014, 0x034

Reset: Undefined

**Description:** Disable the interrupt request lines 0 to 63.

IENC[0:63] Interrupt enable clear.

0: no effect

1: clears corresponding *VIC\_IENS* register bit

#### VIC\_SWISR0/1

#### **Software interrupt set registers**

| 31         | 30         | 29         | 28         | 27         | 26         | 25         | 24         | 23         | 22         | 21         | 20         | 19         | 18         | 17         | 16         |
|------------|------------|------------|------------|------------|------------|------------|------------|------------|------------|------------|------------|------------|------------|------------|------------|
| SWIS<br>31 | SWIS<br>30 | SWIS<br>29 | SWIS<br>28 | SWIS<br>27 | SWIS<br>26 | SWIS<br>25 | SWIS<br>24 | SWIS<br>23 | SWIS<br>22 | SWIS<br>21 | SWIS<br>20 | SWIS<br>19 | SWIS<br>18 | SWIS<br>17 | SWIS<br>16 |
| RW         |
| 15         | 14         | 13         | 12         | 11         | 10         | 9          | 8          | 7          | 6          | 5          | 4          | 3          | 2          | 1          | 0          |
| SWIS<br>15 | SWIS<br>14 | SWIS<br>13 | SWIS<br>12 | SWIS<br>11 | SWIS<br>10 | SWIS<br>9  | SWIS<br>8  | SWIS<br>7  | SWIS<br>6  | SWIS<br>5  | SWIS<br>4  | SWIS<br>3  | SWIS<br>2  | SWIS<br>1  | SWIS<br>0  |
| RW         |
| 31         | 30         | 29         | 28         | 27         | 26         | 25         | 24         | 23         | 22         | 21         | 20         | 19         | 18         | 17         | 16         |
| SWIS<br>63 | SWIS<br>62 | SWIS<br>61 | SWIS<br>60 | SWIS<br>59 | SWIS<br>58 | SWIS<br>57 | SWIS<br>56 | SWIS<br>55 | SWIS<br>54 | SWIS<br>53 | SWIS<br>52 | SWIS<br>51 | SWIS<br>50 | SWIS<br>49 | SWIS<br>48 |
| RW         |
| 15         | 14         | 13         | 12         | 11         | 10         | 9          | 8          | 7          | 6          | 5          | 4          | 3          | 2          | 1          | 0          |
| SWIS<br>47 | SWIS<br>46 | SWIS<br>45 | SWIS<br>44 | SWIS<br>43 | SWIS<br>42 | SWIS<br>41 | SWIS<br>40 | SWIS<br>39 | SWIS<br>38 | SWIS<br>37 | SWIS<br>36 | SWIS<br>35 | SWIS<br>34 | SWIS<br>33 | SWIS<br>32 |
| RW         |

Address: VICBaseAddress + 0x018, 0x038



Reset: 0x0000 0000

**Description:** Generate software interrupts before interrupt masking.

SWIS[0:63] Software interrupt set. Generates a software interrupt for a source interrupt before interrupt masking. 1: sets the corresponding bit

0: no effect

#### VIC\_SWICR0/1

#### Software interrupt clear registers

| 31         | 30         | 29         | 28         | 27         | 26         | 25         | 24         | 23         | 22         | 21         | 20         | 19         | 18         | 17         | 16         |
|------------|------------|------------|------------|------------|------------|------------|------------|------------|------------|------------|------------|------------|------------|------------|------------|
| SWIC<br>31 | SWIC<br>30 | SWIC<br>29 | SWIC<br>28 | SWIC<br>27 | SWIC<br>26 | SWIC<br>25 | SWIC<br>24 | SWIC<br>23 | SWIC<br>22 | SWIC<br>21 | SWIC<br>20 | SWIC<br>19 | SWIC<br>18 | SWIC<br>17 | SWIC<br>16 |
| W          | W          | W          | W          | W          | W          | W          | W          | W          | W          | W          | W          | W          | W          | W          | W          |
| 15         | 14         | 13         | 12         | 11         | 10         | 9          | 8          | 7          | 6          | 5          | 4          | 3          | 2          | 1          | 0          |
| SWIC<br>15 | SWIC<br>14 | SWIC<br>13 | SWIC<br>12 | SWIC<br>11 | SWIC<br>10 | SWIC<br>9  | SWIC<br>8  | SWIC<br>7  | SWIC<br>6  | SWIC<br>5  | SWIC<br>4  | SWIC<br>3  | SWIC<br>2  | SWIC<br>1  | SWIC<br>0  |
| W          | W          | W          | W          | W          | W          | W          | W          | W          | W          | W          | W          | W          | W          | W          | W          |
| 31         | 30         | 29         | 28         | 27         | 26         | 25         | 24         | 23         | 22         | 21         | 20         | 19         | 18         | 17         | 16         |
| SWIC<br>63 | SWIC<br>62 | SWIC<br>61 | SWIC<br>60 | SWIC<br>59 | SWIC<br>58 | SWIC<br>57 | SWIC<br>56 | SWIC<br>55 | SWIC<br>54 | SWIC<br>53 | SWIC<br>52 | SWIC<br>51 | SWIC<br>50 | SWIC<br>49 | SWIC<br>48 |
| W          | W          | W          | W          | W          | W          | W          | W          | W          | W          | W          | W          | W          | W          | W          | W          |
| 45         |            | 40         | 40         | 44         | 40         | •          |            | _          |            | _          |            |            | •          |            | •          |
| 15         | 14         | 13         | 12         | 11         | 10         | 9          | 8          | 7          | 6          | 5          | 4          | 3          | 2          | 1          | 0          |
| SWIC<br>47 | SWIC<br>46 | SWIC<br>45 | SWIC<br>44 | SWIC<br>43 | SWIC<br>42 | SWIC<br>41 | SWIC<br>40 | SWIC<br>39 | SWIC<br>38 | SWIC<br>37 | SWIC<br>36 | SWIC<br>35 | SWIC<br>34 | SWIC<br>33 | SWIC<br>32 |
| W          | W          | W          | W          | W          | W          | W          | W          | W          | W          | W          | W          | W          | W          | W          | W          |

Address: VICBaseAddress + 0x01C, 0x03C

Reset: Undefined

**Description:** These write-only registers clear the software interrupts.

SWIC[0:63] Software interrupt clear. Clears bits in the *VIC\_SWISR0/1* register.

0: no effect

1: clears the corresponding VIC\_SWISR0/1 bit

#### VIC\_PER

#### VIC protection enable register

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16   |
|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|------|
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0    |
| R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R    |
| 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7  | 6  | 5  | 4  | 3  | 2  | 1  | 0    |
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | PROT |
| R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | RW   |

Address: VICBaseAddress + 0x040

Reset: 0x0000 0000



**Description:** Moves between privilege mode and user mode within the VIC behavior.

PROT Protection. Enables or disables protected register access. When enabled, only privileged mode accesses (reads and writes) can access the interrupt controller registers. When disabled, both user mode and privileged mode can access the registers. This register is cleared on reset, and can only be accessed in privileged mode.

0 Reserved for future use. Reading returns 0. Must be written with 0.

| VIC_ | VAR |    |    |    |    |    |       |         |    | IS | R ve | ctor a | ddre | ss re | gister |
|------|-----|----|----|----|----|----|-------|---------|----|----|------|--------|------|-------|--------|
| 31   | 30  | 29 | 28 | 27 | 26 | 25 | 24    | 23      | 22 | 21 | 20   | 19     | 18   | 17    | 16     |
|      |     |    |    |    |    |    | ISRA[ | [31:16] |    |    |      |        |      |       |        |
|      |     |    |    |    |    |    | R     | W       |    |    |      |        |      |       |        |
| 15   | 14  | 13 | 12 | 11 | 10 | 9  | 8     | 7       | 6  | 5  | 4    | 3      | 2    | 1     | 0      |
|      |     |    |    |    |    |    | ISRA  | [15:0]  |    |    |      |        |      |       |        |
|      |     |    |    |    |    |    |       | 11/     |    |    |      |        |      |       |        |

Address: VICBaseAddress + 0x050

**Reset:** 0x0000 0000

**Description:** Contains the interrupt service routine (ISR) vector address of the currently active

interrupt.

ISRA Interrupt service routine address. When read, returns the address of the currently active ISR. Any writes to this register clear the interrupt.

#### VIC DVAR

#### ISR default vector address register

| 31 | 30        | 29 | 28 | 27 | 26 | 25 | 24   | 23     | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
|----|-----------|----|----|----|----|----|------|--------|----|----|----|----|----|----|----|
|    |           |    |    |    |    |    | DRA[ | 31:16] |    |    |    |    |    |    |    |
|    |           |    |    |    |    |    | R    | W      |    |    |    |    |    |    |    |
| 15 | 14        | 13 | 12 | 11 | 10 | 9  | 8    | 7      | 6  | 5  | 4  | 3  | 2  | 1  | 0  |
|    | DRA[15:0] |    |    |    |    |    |      |        |    |    |    |    |    |    |    |
|    |           |    |    |    |    |    | B    | W      |    |    |    |    |    |    |    |

Address: VICBaseAddress + 0x054

**Reset:** 0x0000 0000

**Description:** Contains the default interrupt service routine (ISR) vector address.

DRA Default interrupt service routine address. Contains the address of the default ISR handler.



#### VIC\_VAR[0:15] ISR vector address registers 30 29 25 20 19 17 28 27 26 24 23 22 21 18 16 A[31:16] RW 15 14 13 12 11 10 A[15:0] RW

Address: VICBaseAddress + 0x0100 + 4x (x = 0 to 15)

**Reset:** 0x0000 0000

**Description:** These sixteen registers contain the ISR vector addresses.

A[0:15] Contains the ISR vector address for vectored interrupt x.

#### VIC\_VCR[0:15]

#### **Vectored interrupt control registers**

| _  | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |  |
|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|--|
|    | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |  |
| -  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  |  |
|    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |  |
|    | 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7  | 6  | 5  | 4  | 3  | 2  | 1  | 0  |  |
|    | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | E  |    |    | 13 | S  |    |    |  |
| 1_ | R  | R  | B  | R  | B  | B  | B  | B  | R  | RW | RW |    |    |    |    |    |  |

Address: VICBaseAddress + 0x0200 + 4 \* x (x = 0 to 15)

**Reset:** 0x0000 0000

**Description:** These sixteen registers select the interrupt source for the vectored interrupt.

E Enable interrupt [0:15]. Enables vector interrupt. This bit is cleared on reset.

IS Interrupt [0:15] source. Selects any of the 64 interrupt sources for interrupt [0:15].

0 Reserved for future use. Reading returns 0. Must be written with 0.

#### VICPeriphID0

#### VIC peripheral identification register 0

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23  | 22 | 21 | 20     | 19     | 18 | 17 | 16 |  |
|----|----|----|----|----|----|----|----|-----|----|----|--------|--------|----|----|----|--|
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0   | 0  | 0  | 0      | 0      | 0  | 0  | 0  |  |
| R  | R  | R  | R  | R  | R  | R  | R  | R   | R  | R  | R      | R      | R  | R  | R  |  |
| 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7   | 6  | 5  | 4      | 3      | 2  | 1  | 0  |  |
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |     |    |    | PartNu | ımber0 |    |    |    |  |
| R  | R  | R  | R  | R  | R  | R  | R  | R R |    |    |        |        |    |    |    |  |

Address: VICBaseAddress + 0xFE0

**Reset:** 0x0000 0090



**Description:** PartNumber0 reads back as 0x90.

#### VICPeriphID1

#### VIC peripheral identification register 1

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23        | 22 | 21 | 20 | 19 | 18     | 17     | 16 |
|----|----|----|----|----|----|----|----|-----------|----|----|----|----|--------|--------|----|
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0         | 0  | 0  | 0  | 0  | 0      | 0      | 0  |
| R  | R  | R  | R  | R  | R  | R  | R  | R         | R  | R  | R  | R  | R      | R      | R  |
| 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7         | 6  | 5  | 4  | 3  | 2      | 1      | 0  |
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | Designer0 |    |    |    |    | PartNu | ımber1 |    |
| R  | R  | R  | R  | R  | R  | R  | R  |           | F  | 3  |    |    | F      | 3      |    |

Address: VICBaseAddress + 0xFE4

**Reset:** 0x0000 0001

**Description:** Designer0 reads back as 0x0. PartNumber1 reads back as 0x1.

#### VICPeriphID2

#### VIC peripheral identification register 2

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23       | 22 | 21 | 20 | 19 | 18   | 17    | 16 |
|----|----|----|----|----|----|----|----|----------|----|----|----|----|------|-------|----|
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0        | 0  | 0  | 0  | 0  | 0    | 0     | 0  |
| R  | R  | R  | R  | R  | R  | R  | R  | R        | R  | R  | R  | R  | R    | R     | R  |
| 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7        | 6  | 5  | 4  | 3  | 2    | 1     | 0  |
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | Revision |    |    |    |    | Desi | gner1 |    |
| R  | R  | R  | R  | R  | R  | R  | R  |          | F  | 3  |    |    | -    | 3     |    |

Address: VICBaseAddress + 0xFE8

**Reset:** 0x0000 0008

**Description:** Revision reads back as 0x0. Designer1 reads back as 0x8.

#### VICPeriphID3

#### VIC peripheral identification register 3

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20     | 19      | 18 | 17 | 16 |
|----|----|----|----|----|----|----|----|----|----|----|--------|---------|----|----|----|
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0      | 0       | 0  | 0  | 0  |
| R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R      | R       | R  | R  | R  |
| 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7  | 6  | 5  | 4      | 3       | 2  | 1  | 0  |
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |    |    |    | Config | uration |    |    |    |
| R  | R  | R  | R  | R  | R  | R  | R  | R  |    |    |        |         |    |    |    |

Address: VICBaseAddress + 0xFEC

**Reset:** 0x0000 0001

**Description:** Configuration reads back as 0x01: 64 interrupt lines.

ST ERICSSON

#### **VICPCellID0**

#### VIC PCell identification register 0

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23  | 22 | 21 | 20    | 19      | 18 | 17 | 16 |  |
|----|----|----|----|----|----|----|----|-----|----|----|-------|---------|----|----|----|--|
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0   | 0  | 0  | 0     | 0       | 0  | 0  | 0  |  |
| R  | R  | R  | R  | R  | R  | R  | R  | R   | R  | R  | R     | R       | R  | R  | R  |  |
| 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7   | 6  | 5  | 4     | 3       | 2  | 1  | 0  |  |
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |     |    |    | VICPO | CellID0 |    |    |    |  |
| R  | R  | R  | R  | R  | R  | R  | R  | R R |    |    |       |         |    |    |    |  |

Address: VICBaseAddress + 0xFF0

**Reset:** 0x0000 000D

**Description:** VICPCellID0 reads back as 0x0D.

#### VICPCellID1

#### VIC PCell identification register 1

| 31 | 30  | 29 | 28 | 27 | 26 | 25 | 24 | 23  | 22 | 21 | 20    | 19      | 18 | 17 | 16 |  |
|----|-----|----|----|----|----|----|----|-----|----|----|-------|---------|----|----|----|--|
| 0  | 0   | 0  | 0  | 0  | 0  | 0  | 0  | 0   | 0  | 0  | 0     | 0       | 0  | 0  | 0  |  |
| R  | R   | R  | R  | R  | R  | R  | R  | R   | R  | R  | R     | R       | R  | R  | R  |  |
| 15 | 1.4 | 10 | 12 | 11 | 10 | 0  | 0  | 7   | 6  | 5  | 4     | 3       | 2  | 4  | 0  |  |
| 10 | 14  | 13 | 12 | 11 | 10 | 9  | 8  | ,   | О  | 5  | 4     | 3       | 2  |    | U  |  |
| 0  | 0   | 0  | 0  | 0  | 0  | 0  | 0  |     |    |    | VICPO | CellID1 |    |    |    |  |
| R  | R   | R  | R  | R  | R  | R  | R  | R R |    |    |       |         |    |    |    |  |

Address: VICBaseAddress + 0xFF4

**Reset:** 0x0000 00F0

**Description:** VICPCellID1 reads back as 0xF0.

#### VICPCellID2

#### **VIC PCell identification register 2**

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23  | 22 | 21 | 20    | 19      | 18 | 17 | 16 |  |
|----|----|----|----|----|----|----|----|-----|----|----|-------|---------|----|----|----|--|
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0   | 0  | 0  | 0     | 0       | 0  | 0  | 0  |  |
| R  | R  | R  | R  | R  | R  | R  | R  | R   | R  | R  | R     | R       | R  | R  | R  |  |
|    |    |    |    |    |    |    |    |     |    |    |       |         |    |    |    |  |
| 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7   | 6  | 5  | 4     | 3       | 2  | 1  | 0  |  |
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |     |    |    | VICPO | CellID2 |    |    |    |  |
| R  | R  | R  | R  | R  | R  | R  | R  | R R |    |    |       |         |    |    |    |  |

Address: VICBaseAddress + 0xFF8

**Reset:** 0x0000 0005

**Description:** VICPCellID2 reads back as 0x05.



#### VICPCellID3

### VIC PCell identification register 3

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23  | 22 | 21 | 20    | 19      | 18 | 17 | 16 |  |
|----|----|----|----|----|----|----|----|-----|----|----|-------|---------|----|----|----|--|
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0   | 0  | 0  | 0     | 0       | 0  | 0  | 0  |  |
| R  | R  | R  | R  | R  | R  | R  | R  | R   | R  | R  | R     | R       | R  | R  | R  |  |
|    |    |    |    |    |    |    |    |     |    |    |       |         |    |    |    |  |
| 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7   | 6  | 5  | 4     | 3       | 2  | 1  | 0  |  |
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |     |    |    | VICPO | CellID3 |    |    |    |  |
| R  | R  | R  | R  | R  | R  | R  | R  | R R |    |    |       |         |    |    |    |  |

Address: VICBaseAddress + 0xFFC

**Reset:** 0x0000 00B1

**Description:** VICPCellID3 reads back as 0xB1.



### 16 SDRAM memory controller (SDMC)

### 16.1 SDMC register addressing

Register addresses are provided as the SDRAM memory controller base address, SDMCBaseAddress, plus the register offset.

The SDMCBaseAddress is 0x1011 0000.

### 16.2 SDMC register summary

The SDMC has to be configured according the external memory devices used, via registers.

Table 30. SDMC register list

| Offset | Register name  | Description                                                                                      | Page |
|--------|----------------|--------------------------------------------------------------------------------------------------|------|
| 0x000  | SDMC_CR        | SDMC control register                                                                            | 163  |
| 0x004  | SDMC_SR        | SDMC status register                                                                             | 164  |
| 800x0  | SDMC_GCFR      | SDMC global configuration register                                                               | 164  |
| 0x020  | SDMC_DYCR      | SDMC dynamic control register                                                                    | 165  |
| 0x024  | SDMC_DYREF     | SDMC dynamic refresh register                                                                    | 166  |
| 0x028  | SDMC_DYRDCFR   | SDMC dynamic read configuration register                                                         | 166  |
| 0x030  | SDMC_DYRP      | SDMC dynamic t <sub>RP</sub> register                                                            | 167  |
| 0x034  | SDMC_DYRAS     | Dynamic memory precharge period (t <sub>RAS</sub> )                                              | 168  |
| 0x038  | SDMC_DYSREX    | Dynamic memory self refresh exit time (t <sub>SREX</sub> )                                       | 168  |
| 0x044  | SDMC_DYWR      | Dynamic memory write recovery time ( $t_{WR}$ , $t_{DPL}$ , $t_{RWL}$ or $t_{RDL}$ )             | 169  |
| 0x048  | SDMC_DYRC      | Dynamic memory active to active command period= (t <sub>RC</sub> )                               | 169  |
| 0x04C  | SDMC_DYRFC     | Dynamic memory auto refresh period and auto refresh to active command period (t <sub>RFC</sub> ) | 170  |
| 0x050  | SDMC_DYXSR     | Dynamic memory exit self refresh to active command time (t <sub>XSR</sub> )                      | 171  |
| 0x054  | SDMC_DYRRD     | Dynamic memory active bank A to active bank B time (t <sub>RRD</sub> )                           | 171  |
| 0x058  | SDMC_DYMRD     | Dynamic memory load mode to active command time (t <sub>MRD</sub> )                              | 172  |
| 0x05C  | SDMC_DYCDLR    | Dynamic memory last data-in to new read/write command time (t <sub>CDLR</sub> )                  | 172  |
| 0x100  | SDMC_DYCFG0    | Dynamic memory configuration, chip select 0                                                      | 173  |
| 0x104  | SDMC_DYRASCAS0 | Dynamic memory RAS and CAS delay, chip select 0                                                  | 174  |
| 0x120  | SDMC_DYCFG1    | Dynamic memory configuration, chip select 1                                                      | 173  |
| 0x124  | SDMC_DYRASCAS1 | Dynamic memory RAS and CAS delay, chip select 1                                                  | 174  |
| 0x400  | SDMC_IBCR0     | Internal bus 0 control                                                                           | 175  |
| 0x404  | SDMC_IBSR0     | Internal bus 0 status                                                                            | 176  |
| 0x408  | SDMC_IBTOR0    | Internal bus 0 time out                                                                          | 176  |



Table 30. SDMC register list (continued)

| Offset | Register name | Description                                     | Page |
|--------|---------------|-------------------------------------------------|------|
| 0x420  | SDMC_IBCR1    | Internal bus 1 control                          | 175  |
| 0x424  | SDMC_IBSR1    | Internal bus 1 status                           | 176  |
| 0x428  | SDMC_IBTOR1   | Internal bus 1 time out                         | 176  |
| 0x440  | SDMC_IBCR2    | Internal bus 2 control                          | 175  |
| 0x444  | SDMC_IBSR2    | Internal bus 2 status                           | 176  |
| 0x448  | SDMC_IBTOR2   | Internal bus 2 time out                         | 176  |
| 0x460  | SDMC_IBCR3    | Internal bus 3 control                          | 175  |
| 0x464  | SDMC_IBSR3    | Internal bus 3 status                           | 176  |
| 0x468  | SDMC_IBTOR3   | Internal bus 3 time out                         | 176  |
| 0x480  | SDMC_IBCR4    | Internal bus 4 control                          | 175  |
| 0x484  | SDMC_IBSR4    | Internal bus 4 status                           | 176  |
| 0x488  | SDMC_IBTOR4   | Internal bus 4 time out                         | 176  |
| 0x4A0  | SDMC_IBCR5    | Internal bus 5 control                          | 175  |
| 0x4A4  | SDMC_IBSR5    | Internal bus 5 status                           | 176  |
| 0x4A8  | SDMC_IBTOR5   | Internal bus 5 time out                         | 176  |
| 0xFD0  | SDMCPeriphID4 | Peripheral ID bits [39:32]                      | 177  |
| 0xFD4  | SDMCPeriphID5 | Reserved (peripheral ID)                        | 177  |
| 0xFD8  | SDMCPeriphID6 | Reserved (peripheral ID)                        | 177  |
| 0xFDC  | SDMCPeriphID7 | Reserved (peripheral ID)                        | 177  |
| 0xFE0  | SDMCPeriphID0 | Peripheral identification register (bits 7:0)   | 178  |
| 0xFE4  | SDMCPeriphID1 | Peripheral identification register (bits 15:8)  | 178  |
| 0xFE8  | SDMCPeriphID2 | Peripheral identification register (bits 23:16) | 178  |
| 0xFEC  | SDMCPeriphID3 | Peripheral identification register (bits 31:24) | 179  |
| 0xFF0  | SDMCPCellID0  | PCell identification register 0 (bits 7:0)      | 179  |
| 0xFF4  | SDMCPCellID1  | PCell identification register 1 (bits 15:8)     | 179  |
| 0xFF8  | SDMCPCellID2  | PCell identification register 2 (bits 23:16)    | 179  |
| 0xFFC  | SDMCPCellID3  | PCell identification register 3 (bits 31:24)    | 179  |



SDMC\_CR

#### 16.3 SDMC register descriptions

#### Total Obline regioter decompliant

## SDMC control register

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23   | 22 | 21 | 20 | 19 | 18  | 17    | 16 |  |
|----|----|----|----|----|----|----|----|------|----|----|----|----|-----|-------|----|--|
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |      |    |    | DO | FV |     |       |    |  |
| R  | R  | R  | R  | R  | R  | R  | R  | R RW |    |    |    |    |     |       |    |  |
| 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7    | 6  | 5  | 4  | 3  | 2   | 1     | 0  |  |
|    | DI | LC |    |    |    |    |    | DCRV |    |    |    |    | LPM | DLLEN | EN |  |
|    | R  | W  |    |    |    |    |    | RW   |    |    |    |    | RW  | RW    | RW |  |

Address: SDMCBaseAddress + 0x000

**Reset:** 0x0000 0001

**Description:** Controls the memory controller operation. It can be altered during normal operation

and can be accessed with zero wait states.

DOFV DLL offset value. Signed value that is added to the DLL delay line command.

DLC DLL lock control. Defines the number of consecutive up/down pulses that must be detected to trigger the lock status (lock goes high).

0000: 5 (default value) 0001: 2 (lock generation very sensitive to jitter)

 0010: 3
 0011: 4

 0100: 5
 0101: 6

 0110: 7
 0111: 8

 1000: 9
 1001: 10

 1010: 11
 Others: 5

DCRV DLL command value in slow mode (19.2 MHz input frequency). Delay value of the DLL counter when the DLL is in open loop i.e. in slow mode

0\_0000\_0000: minimum delay (250ps maximum in slow case)...

1\_1111\_1111: maximum delay (3.5ns minimum in fast case (recommended)).

LPM Low-power mode. Entering low-power mode reduces memory controller power consumption.

Dynamic memory is refreshed as necessary. The memory controller returns to normal functional mode by clearing the low-power mode bit (or by system or power-on reset).

0: normal (PORnot reset value and system reset) 1: low power

DLLEN DLL enable. Each time the system frequency (AHB clock) is changed, the DLL must be stopped (cleared) and re-enabled when the system frequency has reached its target value. This allows DLL tracking logic to be cleared and to restart locking on new system frequency.

0: stopped (PORnot reset value and system reset) 1: enabled (running)

EN SDMC enable. When the memory controller is disabled the memory is not refreshed and the SDMC has reduced power consumption. The memory controller is enabled by setting the enable bit, or by system or power-on reset. The SDMC produces an error response (on HRESP) to memory accesses when the EN bit is low. SDMC registers can still be accessed.

0: disabled 1: enabled (PORnot reset value and system reset)

0 Reserved for future use. Reading returns 0. Must be written with 0.

ST ERICSSON

#### SDMC\_SR

#### SDMC status register

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19  | 18  | 17 | 16   |
|----|----|----|----|----|----|----|----|----|----|----|----|-----|-----|----|------|
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0   | 0   | 0  | 0    |
| R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R   | R   | R  | R    |
| 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7  | 6  | 5  | 4  | 3   | 2   | 1  | 0    |
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | DLK | SRA | 0  | BUSY |
| R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R   | R   | R  | R    |

Address: SDMCBaseAddress + 0x004

**Reset:** 0x0000 0005

**Description:** Provides SDMC status information. This register can be accessed with zero wait

states.

SRA Self-refresh acknowledge. Indicates the operating mode of the SDMC.

0: normal mode 1: self-refresh acknowledge (PORnot reset value)

BUSY Busy bit. Determines if the SDMC is busy (performing memory transactions, commands or autorefresh cycles) or not, to ensure that the memory controller enters low-power or disabled mode correctly.

0: idle (reset value on system reset)

1: busy or self-refresh mode (PORnot reset value)

DLK DLL lock. Indicates the lock condition of the DLL in the physical interface.

0: not locked (reset value on system reset) 1: locked

0 Reserved for future use. Reading returns 0. Must be written with 0.

#### SDMC\_GCFR

#### SDMC global configuration register

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16  |
|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|-----|
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0   |
| R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R   |
|    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |     |
| 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7  | 6  | 5  | 4  | 3  | 2  | 1  | 0   |
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | END |
| R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | RW  |

Address: SDMCBaseAddress + 0x008

**Reset:** 0x0000 0000

**Address:** Configures the memory controller operation. Should only be modified during system

initialization. It is accessed with 1 wait state.

END Endianness. When switching between little-endian and big-endian mode all data in the SDMC should be flushed.

0: little-endian mode (PORnot reset value) 1: big-endian mode

0 Reserved for future use. Reading returns 0. Must be written with 0.



#### SDMC DYCR

#### SDMC dynamic control register

| 31 | 30 | 29 | 28 | 27   | 26   | 25   | 24 | 23 | 22 | 21   | 20 | 19        | 18 | 17 | 16 |
|----|----|----|----|------|------|------|----|----|----|------|----|-----------|----|----|----|
| 0  | 0  | 0  | 0  | 0    | 0    | 0    | 0  | 0  | 0  | 0    | 0  | 0         | 0  | 0  | 0  |
| R  | R  | R  | R  | R    | R    | R    | R  | R  | R  | R    | R  | R         | R  | R  | R  |
| 4- |    | 40 | 40 |      | 40   |      | •  | _  |    | _    |    |           |    |    |    |
| 15 | 14 | 13 | 12 | 11   | 10   | 9    | 8  | 7  | 6  | 5    | 4  | 3         | 2  | 1  | 0  |
| 0  | RP | DS | 0  | DLLE | DLLC | DLLS | IN | IT | 0  | IMMC | 0  | SR<br>MMC | SR | CS | CE |
| R  | RW | RW | R  | RW   | RW   | R    | R' | W  | R  | RW   | RW | RW        | RW | RW | RW |

Address: SDMCBaseAddress + 0x020

0x0000 0006 Reset:

**Description:** Controls the dynamic memory operation. It can be altered during normal operation

and can be accessed with zero wait states.

RP Set SyncFlash reset/power-down signal SDRPOUT.

0: low (PORnot reset value) 1: high

DS Low-power SDRAM deep-sleep mode.

0: normal operation (PORnot reset value) 1: enter deep power-down mode

DLLE DLL enable (not used). Enables DLL hand-shaking during auto-refresh cycles:

0: disabled (PORnot reset value) 1: enabled

DLLC DLL calibrate (not used). Enables software control of the DLL hand-shaking for initial DLL calibration.

0: disabled (PORnot reset value) 1: enabled

DLLS DLL status (not used). Indicates the DLL calibration acknowledge signal for software control of DLL

hand-shaking.

0: DLL calibrating 1: DLL calibration terminated

INIT SDRAM initialization.

00: issue SDRAM normal operation (PORnot reset value) 01: issue SDRAM mode command

10: issue SDRAM PALL (precharge all) command 11: issue SDRAM NOP (no operation) command

IMMC Inverted memory clock control. Disabling SDRCKN can be performed if there are no DDR-SDRAM memory transactions requiring a differential clock. When enabled, this field can be used in conjunction with the dynamic memory clock control (CS) field.

0: SDRCKN enabled (PORnot reset value) 1: SDRCKN disabled

SRMMC Self-refresh memory clock control (SDRCKP and SDRCKN). Supported by SDR-SDRAM and DDR-SDRAM.

0: run continuously (PORnot reset value) 1: stop during self-refresh mode

SR Self-refresh request. SDMC\_SR.SRA should be polled for the current operating mode of the SDMC. 0: normal mode (PORnot reset value) 1: enter self-refresh mode under software control

CS Dynamic memory clock control (SDRCKP and SDRCKN).

0: stop when SDRAMs are idle and during self-refresh mode.

1: run continuously (PORnot reset value).

CE Dynamic memory clock enable signal. SDRCKE control. Must be high during SDRAM initialization.

0: SDRCKE of idle device is de-asserted to save power (PORnot reset value).

1: SDRCKE is driven high continuously.

0 Reserved for future use. Reading returns 0. Must be written with 0.

ST ERICSSON

#### SDMC DYREF

#### SDMC dynamic refresh register

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21      | 20 | 19 | 18 | 17 | 16       |
|----|----|----|----|----|----|----|----|----|----|---------|----|----|----|----|----------|
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0       | 0  | 0  | 0  | 0  | 0        |
| R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R       | R  | R  | R  | R  | R        |
|    |    |    |    |    |    |    |    |    |    |         |    |    |    |    |          |
| 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7  | 6  | 5       | 4  | 3  | 2  | 1  | 0        |
| 0  | 0  | 0  | 0  | 0  |    |    |    |    | F  | REFRESH | 1  |    |    |    |          |
| R  | R  | R  | R  | R  |    |    |    |    |    | RW      |    |    |    |    | <u>.</u> |

Address: SDMCBaseAddress + 0x024

**Reset:** 0x0000 0000

**Description:** Configures the dynamic memory operation. Should normally only be modified during

system initialization, but these control bits can, if necessary, be altered during normal

operation. It is accessed with 1 wait state.

REFRESH Refresh timer.

0x0: refresh disabled (PORnot reset value).

0x1: 1(x 16) = 16 HCLK ticks between SDRAM refresh cycles.

0x8: 8(x 16) = 128 HCLK ticks between SDRAM refresh cycles.

0x1 to 0x7FF: n(x 16) = 16n HCLK ticks between SDRAM refresh cycles.

0 Reserved for future use. Reading returns 0. Must be written with 0.

Example: for the refresh period of  $16\mu s$ , and an HCLK frequency of 132 MHz, the following value should be programmed into this register:  $16.10^{-6}$  x  $132.10^{6}$  / 16 = 132 (or 0x84 hexadecimal).

Note:

The refresh cycles are evenly distributed. However, there may be slight variations when the auto-refresh command is issued depending on the status of the memory controller.

#### SDMC\_DYRDCFR

#### SDMC dynamic read configuration register

| 31 | 30 | 29 | 28         | 27 | 26 | 25             | 24 | 23 | 22 | 21 | 20         | 19 | 18 | 17   | 16   |
|----|----|----|------------|----|----|----------------|----|----|----|----|------------|----|----|------|------|
| 0  | 0  | 0  | 0          | 0  | 0  | 0              | 0  | 0  | 0  | 0  | 0          | 0  | 0  | 0    | 0    |
| R  | R  | R  | R          | R  | R  | R              | R  | R  | R  | R  | R          | R  | R  | R    | R    |
|    |    |    |            |    |    |                |    |    |    |    |            |    |    |      |      |
| 15 | 14 | 13 | 12         | 11 | 10 | 9              | 8  | 7  | 6  | 5  | 4          | 3  | 2  | 1    | 0    |
| 0  | 0  | 0  | DRD<br>POL | 0  | 0  | 9 8<br>DRDSTRA |    | 0  | 0  | 0  | SRD<br>POL | 0  | 0  | SRDS | STRA |
| R  | R  | R  | RW         | R  | R  | R              | W  | R  | R  | R  | RW         | R  | R  | R'   | W    |

Address: SDMCBaseAddress + 0x028

**Reset:** 0x0000 1111



**Description:** 

Configures the dynamic memory delay between the command (address, control signals and write data) and the output clock (SDRCKP) strategy. It must only be modified during system initialization. It is accessed with 1 wait state.

DRDPOL DDR-SDRAM read data capture polarity from HCLK edge. Unaffected by system (AHB) reset.

0: negative edge (PORnot reset value)

DRDSTRA DDR-SDRAM read data strategy. Unaffected by system (AHB) reset.

00: clock delay strategy. SDRCKP must be delayed externally to at least meet the SDRAM input setup time  $(t_{AS})$ .

01: command delayed strategy. Commands are delivered on pins on falling edge of SDRCKP clock (command delayed by 180° shifting). Adds 1 clock cycle latency, but gives more relaxed timing, compatible for SDRCKP freq > 100 MHz (reset value after PORnot reset).

10: command delayed plus one clock cycle strategy. Commands are delivered on pins on falling edge of SDRCKP clock (command delayed by 180° shifting). Adds 2 clock cycle latencies.

11: command delayed strategy plus two clock cycles. Commands are delivered on pins on falling edge of SDRCKP clock (command delayed by 180° shifting). Adds 3 clock cycle latencies.

SRDPOL SDR-SDRAM read data capture polarity from HCLK edge. Unaffected by system (AHB) reset.

0: negative edge (PORnot reset value)

SRDSTRA SDR-SDRAM read data strategy. Unaffected by system (AHB) reset.

00: clock delay strategy: SDRCKP must be delayed externally to at least meet the SDRAM input setup time  $(t_{AS})$ .

01: command delayed strategy: commands are delivered on pins on falling edge of SDCKP clock (command delayed by 180° shifting). Adds 1 clock cycle latency, but gives more relaxed timing, compatible for SDRCKP frequency > 100 MHz (reset value after PORnot reset).

10: command delayed plus one clock cycle strategy: commands are delivered on pins on falling edge of SDRCKP clock (command delayed by 180° shifting). Adds 2 clock cycle latencies, but gives more relaxed timing, compatible for SDRCKP frequency > 133 MHz.

11: command delayed strategy plus two clock cycles: commands are delivered on pins on falling edge of SDRCKP clock (command delayed by 180° shifting). Adds 3 clock cycle latencies, but gives more relaxed timing, compatible for SDRCKP frequency > 150 MHz.

0 Reserved for future use. Reading returns 0. Must be written with 0.

#### SDMC\_DYRP

#### SDMC dynamic t<sub>RP</sub> register

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19  | 18 | 17 | 16 |
|----|----|----|----|----|----|----|----|----|----|----|----|-----|----|----|----|
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0   | 0  | 0  | 0  |
| R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R   | R  | R  | R  |
|    |    |    |    |    |    |    |    |    |    |    |    |     |    |    |    |
| 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7  | 6  | 5  | 4  | 3   | 2  | 1  | 0  |
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | TRP |    |    |    |
| R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | TRP |    |    |    |

Address: SDMCBaseAddress + 0x030

**Reset:** 0x0000 000F

**Description:** Programs the precharge command period (t<sub>RP</sub>). Should only be modified during

system initialization, or when there are no current or outstanding transactions. This can be ensured by waiting until the SDMC is idle and then entering low-power or

ST ERICSSON disabled mode. This value can normally be found in the SDRAM datasheet as  $t_{\text{RP}}$  It can be accessed with 1 wait state.

TRP Precharge command period.

0x0 to 0xE: N+1 HCLK clock cycles

0xF: 16 HCLK clock cycles (PORnot reset value)

0 Reserved for future use. Reading returns 0. Must be written with 0.

Note:

This register is used for all dynamic memory chip selects. Therefore, the worst case value of all the chip selects must be programmed

#### SDMC\_DYRAS

#### **SDMC** dynamic t<sub>RAS</sub> register

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19         | 18 | 17 | 16 |
|----|----|----|----|----|----|----|----|----|----|----|----|------------|----|----|----|
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0          | 0  | 0  | 0  |
| R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R          | R  | R  | R  |
| 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7  | 6  | 5  | 4  | 3          | 2  | 1  | 0  |
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | TRAS       |    |    |    |
| R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | TRAS<br>RW |    |    |    |

Address: SDMCBaseAddress + 0x034

**Reset:** 0x0000 000F

**Description:** Programs the active to precharge command period (t<sub>RAS</sub>). Should only be modified

during system initialization. This value can normally be found in the SDRAM

datasheet as t<sub>RAS</sub>. It can be accessed with 1 wait state.

TRAS Active to precharge command period.

0x0 to 0xE: N+1 HCLK clock cycles

0xF: 16 HCLK clock cycles (PORnot reset value)

0 Reserved for future use. Reading returns 0. Must be written with 0.

Note:

This register is used for all dynamic memory chip selects. Therefore, the worst case value of all the chip selects must be programmed.

#### SDMC\_DYSREX

#### SDMC dynamic t<sub>SREX</sub> register

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22                     | 21 | 20 | 19 | 18 | 17 | 16 |  |  |
|----|----|----|----|----|----|----|----|----|------------------------|----|----|----|----|----|----|--|--|
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0                      | 0  | 0  | 0  | 0  | 0  | 0  |  |  |
| R  | R  | R  | R  | R  | R  | R  | R  | R  | R                      | R  | R  | R  | R  | R  | R  |  |  |
|    |    |    |    |    |    |    |    |    |                        |    |    |    |    |    |    |  |  |
| 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7  | 6                      | 5  | 4  | 3  | 2  | 1  | 0  |  |  |
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 6 5 4 3 2 1 0<br>TSREX |    |    |    |    |    |    |  |  |
| R  | R  | R  | R  | R  | R  | R  | R  | R  | •                      |    |    | RW |    |    |    |  |  |

Address: SDMCBaseAddress + 0x038

**Reset:** 0x0000 007F

**Description:** Programs the self-refresh exit time (t<sub>SREX</sub>). Should only be modified during system

initialization, or when there are no current or outstanding transactions. This value can

normally be found in the SDRAM datasheet as  $t_{SREX}$ . For devices without this parameter use the  $t_{XSR}$  value. It can be accessed with 1 wait state.

TSREX Self-refresh exit time.

0x0 to 0xE: N+1 HCLK clock cycles

0x7F: 128 HCLK clock cycles (PORnot reset value)

0 Reserved for future use. Reading returns 0. Must be written with 0.

Note:

This register is used for all dynamic memory chip selects. Therefore, the worst case value of all the chip selects must be programmed.

#### SDMC\_DYWR

#### SDMC dynamic twe register

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19  | 18  | 17 | 16 |
|----|----|----|----|----|----|----|----|----|----|----|----|-----|-----|----|----|
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0   | 0   | 0  | 0  |
| R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R   | R   | R  | R  |
|    |    |    |    |    |    |    |    |    |    |    |    |     |     |    |    |
| 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7  | 6  | 5  | 4  | 3   | 2   | 1  | 0  |
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | TWR |     |    |    |
| R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  |     | TWR |    |    |

Address: SDMCBaseAddress + 0x044

**Reset:** 0x0000 000F

**Description:** Programs the write recovery time (t<sub>WR</sub>). Should only be modified during system

initialization, or when there are no current or outstanding transactions. This value can normally be found in the SDRAM datasheet as  $t_{WR}$ ,  $t_{DPL}$ ,  $t_{RWL}$ , or  $t_{RDL}$ . It can be

accessed with 1 wait state.

TWR Last-data-out to active command time.

0x0 to 0xE: N+1 HCLK clock cycles

0xF: 16 HCLK clock cycles (PORnot reset value)

0 Reserved for future use. Reading returns 0. Must be written with 0.

Note:

This register is used for all dynamic memory chip selects. Therefore, the worst case value of all the chip selects must be programmed.

#### SDMC\_DYRC

#### SDMC dynamic t<sub>RC</sub> register

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18  | 17 | 16 |
|----|----|----|----|----|----|----|----|----|----|----|----|----|-----|----|----|
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0   | 0  | 0  |
| R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R   | R  | R  |
| 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7  | 6  | 5  | 4  | 3  | 2   | 1  | 0  |
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |    |    | TRC |    |    |
| R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  |    |    | RW  |    |    |

Address: SDMCBaseAddress + 0x048

**Reset:** 0x0000 001F



169/384

#### **Description:**

Programs the auto-refresh and active command period ( $t_{RC}$ ). It should only be modified during system initialization, or when there are no current or outstanding transactions. This can be ensured by waiting until the SDMC is idle and then entering low-power or disabled mode. This value can normally be found in the SDRAM datasheet as  $t_{RC}$ . It can be accessed with 1 wait state.

TRC Auto-refresh and active command period.

0x0 to 0x1E: N+1 HCLK clock cycles

0x1F: 32 HCLK clock cycles (PORnot reset value)

0 Reserved for future use. Reading returns 0. Must be written with 0.

Note:

This register is used for all dynamic memory chip selects. Therefore, the worst case value of all the chip selects must be programmed.

#### SDMC\_DYRFC

#### **SDMC** dynamic t<sub>RFC</sub> register

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18   | 17 | 16 |
|----|----|----|----|----|----|----|----|----|----|----|----|----|------|----|----|
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0    | 0  | 0  |
| R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R    | R  | R  |
|    |    |    |    |    |    |    |    |    |    |    |    |    |      |    |    |
| 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7  | 6  | 5  | 4  | 3  | 2    | 1  | 0  |
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |    |    | TRFC |    |    |
| R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  |    |    | RW   |    |    |

Address: SDMCBaseAddress + 0x04C

**Reset:** 0x0000 001F

**Description:** 

Programs the auto-refresh period and auto-refresh to active command period ( $t_{RFC}$ ). It should only be modified during system initialization, or when there are no current or outstanding transactions. This can be ensured by waiting until the SDMC is idle and then entering low-power or disabled mode. This value can normally be found in the SDRAM datasheet as  $t_{RFC}$ , or sometimes  $t_{RC}$ . It can be accessed with 1 wait state.

TRFC Auto-refresh period and auto-refresh to active command period.

0x0 to 0x1E: N+1 HCLK clock cycles

0x1F: 32 HCLK clock cycles (PORnot reset value)

0 Reserved for future use. Reading returns 0. Must be written with 0.

Note:

This register is used for all dynamic memory chip selects. Therefore, the worst case value of all the chip selects must be programmed.



#### SDMC DYXSR SDMC dynamic t<sub>XSR</sub> register 19 17 31 30 29 28 27 26 25 22 21 20 18 16 24 23 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 R R R R R R R R R R R R R R R R 15 14 13 12 11 10 9 8 6 0 0 0 0 0 0 0 0 0 **TXSR** R R R R R R R R RW

Address: SDMCBaseAddress + 0x050

**Reset:** 0x0000 001F

**Description:** Programs the exit self-refresh to active command time  $(t_{XSR})$ . It should only be

modified during system initialization, or when there are no current or outstanding transactions. This can be ensured by waiting until the SDMC is idle and then entering low-power or disabled mode. This value can normally be found in the SDRAM

datasheet as t<sub>XSR</sub>. It can be accessed with 1 wait state.

TXSR Auto-refresh and active command period.

0x0 to 0x1E: N+1 HCLK clock cycles 0xFF:256 HCLK clock cycles (PORnot reset value)

0 Reserved for future use. Reading returns 0. Must be written with 0.

Note: This register is used for all dynamic memory chip selects. Therefore, the worst case value of all the chip selects must be programmed.

#### SDMC\_DYRRD

#### **SDMC** dynamic t<sub>RRD</sub> register

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |
| R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  |
|    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
| 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7  | 6  | 5  | 4  | 3  | 2  | 1  | 0  |
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |    | TR | RD |    |
| R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  |    | R  | W  |    |

Address: SDMCBaseAddress + 0x054

**Reset:** 0x0000 000F

**Description:** Programs the active bank A to active bank B latency (t<sub>RRD</sub>). It should only be modified

during system initialization, or when there are no current or outstanding transactions. This can be ensured by waiting until the SDMC is idle and then entering low-power or disabled mode. This value can normally be found in the SDRAM datasheet as  $t_{RRD}$ . It

can be accessed with 1 wait state.

TRRD Active bank A to active bank B latency.

0x0 to 0xE: N+1 HCLK clock cycles 0xF: 16 HCLK clock cycles (PORnot reset value)

0 Reserved for future use. Reading returns 0. Must be written with 0.



Note:

This register is used for all dynamic memory chip selects. Therefore, the worst case value of all the chip selects must be programmed.

#### SDMC\_DYMRD

#### **SDMC** dynamic t<sub>MRD</sub> register

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |
| R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  |
|    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
| 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7  | 6  | 5  | 4  | 3  | 2  | 1  | 0  |
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |    | TM | RD |    |
| R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  |    | R  | W  |    |

Address: SDMCBaseAddress + 0x058

**Reset:** 0x0000 000F

**Description:** Programs the load mode register to active command time (t<sub>MRD</sub>). It should only be

modified during system initialization, or when there are no current or outstanding transactions. This can be ensured by waiting until the SDMC is idle and then entering low-power or disabled mode. This value can normally be found in the SDRAM

datasheet as  $t_{MRD}$ , or  $t_{RSA}$ . It can be accessed with 1 wait state.

TMRD Load mode register to active command time.

0x0 to 0xE: N+1 HCLK clock cycles

0xF: 16 HCLK clock cycles (PORnot reset value)

0 Reserved for future use. Reading returns 0. Must be written with 0.

Note:

This register is used for all dynamic memory chip selects. Therefore, the worst case value of all the chip selects must be programmed.

#### SDMC\_DYCDLR

#### SDMC dynamic t<sub>CDLR</sub> register

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18    | 17 | 16 |
|----|----|----|----|----|----|----|----|----|----|----|----|----|-------|----|----|
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0     | 0  | 0  |
| R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R     | R  | R  |
|    |    |    |    |    |    |    |    |    |    |    |    |    |       |    |    |
| 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7  | 6  | 5  | 4  | 3  | 2     | 1  | 0  |
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |    | TCDLR |    |    |
| B  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  |    | R     | W  | ,  |

Address: SDMCBaseAddress + 0x058

**Reset:** 0x0000 000F

**Description:** Programs the last data in to read command time (t<sub>CDLR</sub>). It should only be modified at

system initialization, or when there are no current or outstanding transactions. This can be ensured by waiting until the SDMC is idle and then entering low-power or



disabled mode. This value can normally be found in the SDRAM datasheet as  $t_{\text{CDLR}}$ . It can be accessed with 1 wait state.

TCDLR Last data in to read command time.

0x0 to 0xE: N+1 HCLK clock cycles 0xF: 16 HCLK clock cycles (PORnot reset value)

0 Reserved for future use. Reading returns 0. Must be written with 0.

Note: This register is used for all dynamic memory chip selects. Therefore, the chip selects worst case must be programmed.

#### SDMC\_DYCFGx

#### SDMC dynamic config register x (x = 0:1)

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20        | 19 | 18 | 17 | 16 |
|----|----|----|----|----|----|----|----|----|----|----|-----------|----|----|----|----|
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | WPRO<br>T | 0  | 0  | 0  | 0  |
| R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | RW        | R  | R  | R  | R  |
|    |    |    |    |    |    |    |    |    |    |    |           |    |    |    |    |
| 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7  | 6  | 5  | 4         | 3  | 2  | 1  | 0  |
| 0  |    |    |    | А  | М  |    |    |    | 0  | 0  | 0         | 0  |    | MD |    |
| R  |    |    |    | R  | W  |    |    |    | R  | R  | R         | R  |    | RW |    |

Address: SDMCBaseAddress + 0x100 + 0x20 \* x (x = 0 to 1)

**Reset:** 0x0000 1486

. and

**Description:** 

Configures the SDRAM chip select. It should only be modified at system initialization and can be accessed with 1 wait state.

WPROT Write protect.

0: not protected (PORnot reset value) 1: protected

AM Address mapping for chip select. Defines the SDRAM column and row width and number of banks.

16-bit external bus high-performance mapping (row-bank-column):

0000 0000: 16Mb (2Mx8), 2 banks, row length = 11, column length = 9 (PORnot reset value).

0000 0001: 16Mb (1Mx16), 2 banks, row length = 11, column length = 8.

0000 0100: 64Mb (8Mx8), 4 banks, row length = 12, column length = 9.

0000 0101: 64Mb (4Mx16), 4 banks, row length = 12, column length = 8.

0000 1000: 128Mb (16Mx8), 4 banks, row length = 12, column length = 10.

0000 1001: 128Mb (8Mx16), 4 banks, row length = 12, column length = 9.

0000 1100: 256Mb (32Mx8), 4 banks, row length = 13, column length = 10.

0000 1101: 256Mb (16Mx16), 4 banks, row length = 13, column length = 9.

0001 0000: 512Mb (64Mx8), 4 banks, row length = 13, column length = 11.

0001 0001: 512Mb (32Mx16), 4 banks, row length = 13, column length = 10.

16-bit external bus low-power SDRAM mapping (bank-row-column):

0010 0000: 16Mb (2Mx8), 2 banks, row length = 11, column length = 9.

0010 0001: 16Mb (1Mx16), 2 banks, row length = 11, column length = 8.

0010 0100: 64Mb (8Mx8), 4 banks, row length = 12, column length = 9.

0010 0101: 64Mb (4Mx16), 4 banks, row length = 12, column length = 8. 0010 1000: 128Mb (16Mx8), 4 banks, row length = 12, column length = 10.

0010 1001: 128Mb (8Mx16), 4 banks, row length = 12, column length = 9 (PORnot reset value).

0010 1100: 256Mb (32Mx8), 4 banks, row length = 13, column length = 10.

0010 1101: 256Mb (16Mx16), 4 banks, row length = 13, column length = 9.

0011 0000: 512Mb (64Mx8), 4 banks, row length = 13, column length = 11.

0011 0001: 512Mb (32Mx16), 4 banks, row length = 13, column length = 10.

Note: values not shown above are reserved.

MD Memory device.

000: SDR-SDRAM 001: SDR Micron SyncFlash

010: LowPower SDR-SDRAM 011: reserved

100: DDR-SDRAM 101: DDR Micron SyncFlash

110: LowPower DDR-SDRAM (PORnot reset value) 111: reserved

0 Reserved for future use. Reading returns 0. Must be written with 0.

#### SDMC\_DYRASCASx

#### SDMC dynamic RAS/CAS register x (x = 0:1)

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |
| R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  |
|    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
| 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7  | 6  | 5  | 4  | 3  | 2  | 1  | 0  |
| 0  | 0  | 0  | 0  | 0  |    | C  | AS |    | 0  | 0  | 0  |    | R  | AS |    |
| R  | R  | R  | R  | R  |    | R  | W  |    | R  | R  | R  |    | R  | W  |    |

Address: SDMCBaseAddress + 0x104 + 0x20 \* x (x = 0 to 1)

**Reset:** 0x0000 0783



**Description:** Programs RAS and CAS latencies for the relevant dynamic memory. It should only be modified during system initialization. It can be accessed with 1 wait state.

CAS CAS latency.

 0000: reserved
 0001: reserved

 0010: reserved
 0011: reserved

 0100: 1 SDRCKP clock cycles
 0101: reserved

 0110: 2 SDRCKP clock cycles
 0111: reserved

 1000: 3 SDRCKP clock cycles
 1001: reserved

 1010: 4 SDRCKP clock cycles
 1011: reserved

 1100: 5 SDRCKP clock cycles
 1101: reserved

1110: 6 SDRCKP clock cycles 1111: reserved (PORnot reset value)

RAS RAS latency (active to read or write delay). Normally found in the SDRAM datasheet as  $t_{\text{RCD}}$ .

0000: reserved 0001 to 1110: n SDRCKP clock cycles

1111: 15 SDRCKP clock cycles 0011: 3 SDRCKP clock cycles (PORnot reset value)

0 Reserved for future use. Reading returns 0. Must be written with 0.

#### SDMC\_IBCRx

#### SDMC internal bus x control register (x = 0.5)

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16        |
|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|-----------|
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0         |
| R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R         |
| 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7  | 6  | 5  | 4  | 3  | 2  | 1  | 0         |
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | BUF<br>EN |
| R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | RW        |

Address: SDMCBaseAddress + 0x400 + x \* 0x20 (x = 0 to 5)

**Reset:** 0x0000 0000

**Description:** Controls the internal AHB bus interfaces operation. These register can be re-

programmed during normal operation.

BUFEN Internal AHB bus x buffer enable. The buffer is only used if it is enabled for the internal (AHB) bus, or if for writes the AHB HPROT[2] (bufferable) bit is high for the transfer, or if for reads the AHB

HPROT[3] (cachable) bit is high for the transfer.

0: disable 1: enable

0 Reserved for future use. Reading returns 0. Must be written with 0.

ST ERICSSON

#### SDMC\_IBSRx

#### SDMC internal bus x status register (x = 0.5)

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16         |
|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|------------|
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0          |
| R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R          |
| 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7  | 6  | 5  | 4  | 3  | 2  | 1  | 0          |
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | BUF<br>STA |
| R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R          |

Address: SDMCBaseAddress + 0x404 + x \* 0x20 (x = 0 to 5)

**Reset:** 0x0000 0000

**Description:** Provides internal AHB bus interfaces status information.

BUFSTA Internal AHB bus x buffer status.

0: empty 1: contains data

0 Reserved for future use. Reading returns 0. Must be written with 0.

#### **SDMC IBTORx**

#### SDMC internal bus x timeout register (x = 0.5)

| 31 | 30 | 29 | 28 | 27 | 26                | 25 | 24 | 23 | 22 | 21    | 20   | 19 | 18 | 17 | 16 |
|----|----|----|----|----|-------------------|----|----|----|----|-------|------|----|----|----|----|
| 0  | 0  | 0  | 0  | 0  | 0                 | 0  | 0  | 0  | 0  | 0     | 0    | 0  | 0  | 0  | 0  |
| R  | R  | R  | R  | R  | R                 | R  | R  | R  | R  | R     | R    | R  | R  | R  | R  |
| 15 | 14 | 13 | 12 | 11 | 10                | 9  | 8  | 7  | 6  | 5     | 4    | 3  | 2  | 1  | 0  |
| 0  | 0  | 0  | 0  | 0  | EVTIM<br>E<br>OUT |    |    |    |    | IBTIM | EOUT |    |    |    |    |
| R  | R  | R  | R  | R  | RW                |    |    |    |    | R\    | N    |    |    |    |    |

Address: SDMCBaseAddress + 0x404 + x \* 0x20 (x = 0 to 5)

**Reset:** 0x0000 0000

**Description:** Ensures that each AHB port is serviced within a programmed number of cycles.

When an AHB request goes active on SDMC port x, the value in the SDMC\_IBTORx register is loaded into a timeout down counter. If the transfer does not get processed



by the time the timeout counter has reached zero, the priority of the AHB port x is increased until the request is serviced.

These registers therefore enable transaction latency and, indirectly, the bandwidth, for a particular port to be defined. The value programmed into these registers depends on the latency required for the particular internal (AHB) port.

These registers can be reprogrammed during normal operation.

EVTIMEOUT AHB port x timeout event. Enables the external event that forces timeout. Only significant for AHB ports 4 and 5. External event means an interrupt (IRQ or FIQ). External event is grounded for other

ports.

0: disabled (PORnot reset value)

1: enabled

IBTIMEOUT AHB port x timeout. Indicates the number of AHB clock cycles before timeout.

0: disabled (PORnot reset value) 1 to 1023: number of AHB clock cycles

0 Reserved for future use. Reading returns 0. Must be written with 0.

#### SDMCPeriphID4

#### SDMC peripheral identification register 4

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18     | 17      | 16       |
|----|----|----|----|----|----|----|----|----|----|----|----|----|--------|---------|----------|
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0      | 0       | 0        |
| R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R      | R       | R        |
| 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7  | 6  | 5  | 4  | 3  | 2      | 1       | 0        |
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |    | AHBPor | tNumber |          |
| R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  |    | F      | 3       | <u> </u> |

Address: SDMCBaseAddress + 0xFD0

**Reset:** 0x0000 0005

**Description:** AHBPortNumber: 0101 = 6 AHB memory ports.

#### SDMCPeriphID[5:7]

#### SDMC peripheral identification registers[5:7]

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |
| R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  |
| 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7  | 6  | 5  | 4  | 3  | 2  | 1  | 0  |
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |
| R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  |

Address: SDMCBaseAddress + 0xFD4 (+ 0xFD8 and + 0xFDC)

**Reset:** 0x0000 0000



#### SDMCPeriphID0

#### SDMC peripheral identification register 0

|   | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20     | 19    | 18 | 17 | 16 |
|---|----|----|----|----|----|----|----|----|----|----|----|--------|-------|----|----|----|
|   | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0      | 0     | 0  | 0  | 0  |
| ų | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R      | R     | R  | R  | R  |
|   | 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7  | 6  | 5  | 4      | 3     | 2  | 1  | 0  |
|   | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |    |    |    | PartNu | mber0 |    |    |    |
|   | R  | R  | R  | R  | R  | R  | R  | R  |    |    |    | R      |       |    |    | ,  |

Address: SDMCBaseAddress + 0xFE0

**Reset:** 0x0000 0075

**Description:** PartNumber0 returns 0x75.

#### SDMCPeriphID1

#### SDMC peripheral identification register 1

|   | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22    | 21        | 20 | 19 | 18          | 17 | 16 |  |
|---|----|----|----|----|----|----|----|----|----|-------|-----------|----|----|-------------|----|----|--|
|   | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0     | 0         | 0  | 0  | 0           | 0  | 0  |  |
| L | R  | R  | R  | R  | R  | R  | R  | R  | R  | R     | R         | R  | R  | R           | R  | R  |  |
|   | 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7  | 6     | 5         | 4  | 3  | 2           | 1  | 0  |  |
|   | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |    | Desig | Designer0 |    |    | PartNumber1 |    |    |  |
| 1 | R  | R  | R  | R  | R  | R  | R  | R  |    | F     | ₹         |    |    | F           | 3  |    |  |

Address: SDMCBaseAddress + 0xFE4

**Reset:** 0x0000 0011

**Description:** Designer0 returns 0x1. PartNumber1 returns 0x1.

#### SDMCPeriphID2

#### SDMC peripheral identification register 2

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22   | 21   | 20 | 19        | 18 | 17 | 16 |  |
|----|----|----|----|----|----|----|----|----|------|------|----|-----------|----|----|----|--|
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0    | 0    | 0  | 0         | 0  | 0  | 0  |  |
| R  | R  | R  | R  | R  | R  | R  | R  | R  | R    | R    | R  | R         | R  | R  | R  |  |
|    |    |    |    |    |    |    |    |    |      |      |    |           |    |    |    |  |
| 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7  | 6    | 5    | 4  | 3         | 2  | 1  | 0  |  |
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |    | Revi | sion |    | Designer1 |    |    |    |  |
| R  | R  | R  | R  | R  | R  | R  | R  |    | F    | 3    |    |           | F  | 3  |    |  |

Address: SDMCBaseAddress + 0xFE8

**Reset:** 0x0000 0014

**Description:** Revision returns the peripheral revision (0x1). Designer1 returns 0x4.



#### SDMCPeriphID3

#### SDMC peripheral identification register 3

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20      | 19      | 18 | 17 | 16 |
|----|----|----|----|----|----|----|----|----|----|----|---------|---------|----|----|----|
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0       | 0       | 0  | 0  | 0  |
| R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R       | R       | R  | R  | R  |
|    |    |    |    |    |    |    |    |    |    |    |         |         |    |    |    |
| 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7  | 6  | 5  | 4       | 3       | 2  | 1  | 0  |
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |    |    |    | Configu | ıration |    |    |    |
| R  | R  | R  | R  | R  | R  | R  | R  |    |    |    | R       | 1       |    |    |    |

Address: SDMCBaseAddress + 0xFEC

**Reset:** 0x0000 0007

**Description:** Configuration returns 0x07.

#### SDMCPCellID0

### SDMC PCell identification register 0

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20    | 19      | 18 | 17 | 16 |
|----|----|----|----|----|----|----|----|----|----|----|-------|---------|----|----|----|
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0     | 0       | 0  | 0  | 0  |
| R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R     | R       | R  | R  | R  |
| 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7  | 6  | 5  | 4     | 3       | 2  | 1  | 0  |
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |    |    |    | SDMCP | CellID0 |    |    |    |
| R  | R  | R  | R  | R  | R  | R  | R  |    |    |    | R     | ì       |    |    |    |

Address: SDMCBaseAddress + 0xFF0

**Reset:** 0x0000 000D

**Description:** SDMCPCellID0 returns 0x0D.

#### SDMCPCellID1

#### **SDMC PCell identification register 1**

| 31 | 30  | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20    | 19      | 18 | 17 | 16 |
|----|-----|----|----|----|----|----|----|----|----|----|-------|---------|----|----|----|
| 0  | 0   | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0     | 0       | 0  | 0  | 0  |
| R  | R   | R  | R  | R  | R  | R  | R  | R  | R  | R  | R     | R       | R  | R  | R  |
| 45 | 4.4 | 40 | 40 | 44 | 40 | 0  | 0  | 7  | 0  | _  | 4     | 0       | 0  |    | 0  |
| 15 | 14  | 13 | 12 | 11 | 10 | 9  | 8  | 7  | 6  | 5  | 4     | 3       | 2  | 1  | 0  |
| 0  | 0   | 0  | 0  | 0  | 0  | 0  | 0  |    |    |    | SDMCP | CellID1 |    |    |    |
| R  | R   | R  | R  | R  | R  | R  | R  | •  |    |    | F     | }       |    |    |    |

Address: SDMCBaseAddress + 0xFF4

**Reset:** 0x0000 00F0

**Description:** SDMCPCellID1 returns 0xF0.



#### SDMCPCellID2

#### **SDMC PCell identification register 2**

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20    | 19      | 18 | 17 | 16 |
|----|----|----|----|----|----|----|----|----|----|----|-------|---------|----|----|----|
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0     | 0       | 0  | 0  | 0  |
| R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R     | R       | R  | R  | R  |
|    |    |    |    |    |    | _  | _  | _  | _  | _  |       |         | _  |    |    |
| 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7  | 6  | 5  | 4     | 3       | 2  | 1  | 0  |
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |    |    |    | SDMCP | CellID2 |    |    |    |
| R  | R  | R  | R  | R  | R  | R  | R  |    |    |    | В     | }       |    |    |    |

Address: SDMCBaseAddress + 0xFF8

**Reset:** 0x0000 0005

**Description:** SDMCPCellID2 returns 0x05.

#### SDMCPCellID3

#### **SDMC PCell identification register 3**

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20    | 19      | 18 | 17 | 16      |
|----|----|----|----|----|----|----|----|----|----|----|-------|---------|----|----|---------|
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0     | 0       | 0  | 0  | 0       |
| R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R     | R       | R  | R  | R       |
| 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7  | 6  | 5  | 4     | 3       | 2  | 1  | 0       |
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |    |    |    | SDMCP | CellID3 |    |    |         |
| R  | R  | R  | R  | R  | R  | R  | R  |    |    |    | R     |         |    |    | <u></u> |

Address: SDMCBaseAddress + 0xFFC

**Reset:** 0x0000 00B1

**Description:** SDMCPCellID3 returns 0xB1.



## 17 Flexible static-memory controller (FSMC0,1,2,3)

## 17.1 FSMC register addressing

Register addresses are provided as the flexible static memory controller base address, FSMCnBaseAddress, plus the register offset.

There are 4 FSMC base addresses.

Table 31. FSMC base addresses

| FSMC base address | NOR-Flash chip select |
|-------------------|-----------------------|
| 0x3C00 0000       | 3                     |
| 0x3800 0000       | 2                     |
| 0x3400 0000       | 1                     |
| 0x3000 0000       | 0                     |

FSMC3,2,1 and 0 are referred to as FSMCn throughout this document.

## 17.2 FSMC register summary

Table 32. FSMC register list

| Offset | Register    | Description                                        | Page |
|--------|-------------|----------------------------------------------------|------|
| 0x000  | FSMCn_BCR0  | FSMC SRAM/NOR-Flash chip-select control register 0 | 182  |
| 0x004  | FSMCn_BTR0  | FSMC SRAM/NOR-Flash chip-select timing register 0  | 183  |
| 0x008  | FSMCn_BCR1  | FSMC SRAM/NOR-Flash chip-select control register 1 | 182  |
| 0x00C  | FSMCn_BTR1  | FSMC SRAM/NOR-Flash chip-select timing register 1  | 183  |
| 0x010  | FSMCn_BCR2  | FSMC SRAM/NOR-Flash chip-select control register 2 | 182  |
| 0x014  | FSMCn_BTR2  | FSMC SRAM/NOR-Flash chip-select timing register 2  | 183  |
| 0x018  | FSMCn_BCR3  | Reserved                                           |      |
| 0x01C  | FSMCn_BTR3  | Reserved                                           |      |
| 0x040  | FSMCn_PCR0  | FSMC PC-card/NAND-Flash control register 0         | 184  |
| 0x048  | FSMCn_PMEM0 | FSMC common memory space timing register 0         | 185  |
| 0x04C  | FSMCn_PATT0 | FSMC attribute memory space timing register 0      | 186  |
| 0x050  | FSMCn_PIO0  | FSMC I/O space timing register 0                   | 187  |
| 0x054  | FSMCn_ECCR0 | FSMC ECC result register 0                         | 188  |
| 0x060  | FSMCn_PCR1  | FSMC PC-card/NAND-Flash control register 1         | 184  |
| 0x068  | FSMCn_PMEM1 | FSMC common memory space timing register 1         | 185  |
| 0x06C  | FSMCn_PATT1 | FSMC attribute memory space timing register 1      | 186  |
| 0x070  | FSMCn_PIO1  | FSMC I/O space timing register 1                   | 187  |
| 0x074  | FSMCn_ECCR1 | FSMC ECC result register 1                         | 188  |

ST ERICSSON

Table 32. FSMC register list (continued)

| Offset | Register        | Description                                            | Page |
|--------|-----------------|--------------------------------------------------------|------|
| 0x0C4  | FSMCn_ITIP0     | FSMC boot strap vector logic register                  | 189  |
| 0xFE0  | FSMCn_PeriphID0 | FSMC peripheral identification register 0 (bits 7:0)   | 189  |
| 0xFE4  | FSMCn_PeriphID1 | FSMC peripheral identification register 1 (bits 15:8)  | 189  |
| 0xFE8  | FSMCn_PeriphID2 | FSMC peripheral identification register 2 (bits 23:16) | 190  |
| 0xFEC  | FSMCn_PeriphID3 | FSMC peripheral identification register 3 (bits 31:24) | 190  |
| 0xFF0  | FSMCn_PCellID0  | FSMC PCell identification register 0 (bits 7:0)        | 190  |
| 0xFF4  | FSMCn_PCellID1  | FSMC PCell identification register 1 (bits 15:8)       | 191  |
| 0xFF8  | FSMCn_PCellID2  | FSMC PCell identification register 2 (bits 23:16)      | 191  |
| 0xFFC  | FSMCn_PCellID3  | FSMC PCell identification register 3 (bits 31:24)      | 191  |

## 17.3 FSMC register descriptions

#### FSMCn\_BCRx

# FSMC SRAM/NOR-Flash chip-select control register x (x = 0.3)

| _ | 31 | 30 | 29         | 28       | 27          | 26          | 25          | 24          | 23          | 22          | 21 | 20  | 19 | 18 | 17        | 16    |
|---|----|----|------------|----------|-------------|-------------|-------------|-------------|-------------|-------------|----|-----|----|----|-----------|-------|
|   | 0  | 0  | 0          | 0        | 0           | 0           | 0           | 0           | 0           | 0           | 0  | 0   | 0  | 0  | 0         | 0     |
|   | R  | R  | R          | R        | R           | R           | R           | R           | R           | R           | R  | R   | R  | R  | R         | R     |
|   | 15 | 14 | 13         | 12       | 11          | 10          | 9           | 8           | 7           | 6           | 5  | 4   | 3  | 2  | 1         | 0     |
|   | 0  | 0  | WAITE<br>N | WR<br>EN | WAIT<br>CFG | WRAP<br>MOD | WAIT<br>POL | BURST<br>EN | FWPR<br>LVL | FRST<br>LVL | MV | VID | МТ | YP | MUXE<br>N | MBKEN |
|   | R  | R  | RW         | RW       | RW          | RW          | RW          | RW          | RW          | RW          | R  | W   | R  | W  | RW        | RW    |

Address: FSMCnBaseAddress + 0x000 + 8 \* x (x = 0 to 3)

**Reset:** 0x0000 30XX.

**Description:** Contains ch

Contains chip-select control information, used for SRAMs, ROMs and asynchronous or burst NOR-Flash memories. A NOR-Flash memory in reset-power-down (bit FRSTLVL = 1) is considered disabled, even if bit MBKEN = 1. A memory access in such conditions generates an AHB ERROR response, as if the chip-select were disabled. (Only 3 chip selects are available on the FSMC interface so FSMC\_BCR3 is

no longer used).

WAITEN Wait enable. Controls the number of wait states inserted (determined by the SMWAITnot signal value) after the programmed Flash latency period for Flash memory access in burst mode.

0: disabled (no wait-states inserted) 1: enabled (default after reset)

WREN Write enable. Controls write operations to be accepted in the bank by the FSMC. When enabled, a write may still be rejected by memory (see bit FWPRLVL).

0: disabled, an AHB error is reported 1: enabled (default after reset)

WAITCFG Wait timing configuration. Determines if the SMWAITnot signal is asserted by the Flash memory one clock cycle before the wait state, or during the wait state for Flash memory access in burst mode.

0: active 1 data cycle before (default after reset) 1: active during wait state

WRAPMOD Wrapped burst mode support. Defines whether or not the controller splits an AHB burst wrap access into two linear accesses. Valid only when accessing Flash memories in burst mode.

0: disabled (default after reset)

1: enabled

WAITPOL Wait signal polarity bit. Defines the polarity of the wait signal from Flash memory. Valid only when accessing Flash memory in burst mode.

0: SMWAITnot is active low (default after reset) 1: SMWAITnot is active high

BURSTEN Burst enable. Sets the Flash memory burst access mode for synchronous burst Flash memories.

0: disabled (default after reset) 1: enabled

FWPRLVL Flash write protection pin level. Defines the write protection signal level (SMFWPnot) for Flash memory connected on chip-selects 0 to 3. Only valid with Flash-type memory.

0: low (default after reset) 1: high

FRSTLVL Flash reset pin level. Defines the reset signal level (SMFRSTnot) for Flash memories connected on chip-selects 0 to 3. Only valid with Flash-type memories.

0: reset signal low 1: reset signal high (default after reset)

MWID Memory data bus width. Defines the external memory device width. Valid for all memory types. Value for chip-select 0 after reset depends on level of internal signals DefDevW[1:0] during reset (in STn8815, DefDevW[1] is grounded and DefDevW[0] is REMAP[1]).

00: 8 bits 01: 16 bits

10: reserved for 32 bits, do not use 11: reserved, do not use

MTYP Memory type. Defines the type of external memory attached to the corresponding chip-select.

00: SRAM, ROM (default after reset for chip-select 1 to 3) 01: reserved 10: NOR Flash (default after reset for chip-select 0) 11: reserved

MUXEN Address/data multiplexing enable bit. When set, the address and data values are multiplexed on the SMADQx signals. Valid only with NOR Flash memory.

0: non-multiplexed (default after reset)

MBKEN Memory chip-select enable. Enables the chip-select. After reset, chip-select 0 is enabled, and all others are disabled. When a disabled chip-select is accessed, an HRESP=ERROR is generated on the AHB.

0: disabled 1: enabled

0 Reserved for future use. Reading returns 0. Must be written with 0.

#### FSMCn BTRx

# FSMC SRAM/NOR-Flash chip-select timing register x (x = 0.3)

| 31 | 30     | 29 | 28 | 27 | 26  | 25  | 24 | 23 | 22  | 21   | 20 | 19 | 18               | 17   | 16 |
|----|--------|----|----|----|-----|-----|----|----|-----|------|----|----|------------------|------|----|
| 0  | 0      | 0  | 0  |    | DAT | LAT |    |    | CLF | CDIV |    |    | BUS <sup>-</sup> | TURN |    |
| R  | R      | R  | R  | •  | R   | W   |    | RW |     |      |    |    | R                | W    |    |
| 15 | 14     | 13 | 12 | 11 | 10  | 9   | 8  | 7  | 6   | 5    | 4  | 3  | 2                | 1    | 0  |
|    | DATAST |    |    |    |     |     |    |    | ADD | HLD  |    |    | ADD              | SET  |    |
|    | RW     |    |    |    |     |     |    | !  | R   | W    |    | !  | R                | W    |    |

**Address:** FSMCnBaseAddress + 0x004 + 8 \* x (x = 0 to 3)

**Reset:** 0x0FFF FFFF

ERICSSON

183/384

#### **Description:**

Contains control information for each chip-select, used for SRAMs, ROMs and NOR-Flash memories. (Only 3 chip selects are available on the FSMC interface so FSMC\_BTR3 is no longer used).

- DATLAT Data latency (for synchronous burst NOR Flash) expressed in Flash clock (SMCKO) periods. Defines the number of memory clock cycles (+2) to issue to the memory before obtaining the first data. Not relevant for asynchronous NOR-Flash, SRAM or ROM accesses.
  - 0x0: 2 SMCKO periods through to 0xF: 17 SMCKO periods (default value after reset).
- CLKDIV Clock divide ratio (for SMCKO signal). Defines the SMCKO clock output signal period, expressed in number of HCLK cycles. Not relevant in asynchronous NOR-Flash, SRAM or ROM accesses.

  0x0: HCLK period through to 0xF: 16 \* HCLK period (default value after reset).
- BUSTURN Bus turn-around phase duration used for all memory types when the current chip-select is no longer addressed on the next cycle.
  - 0x0: 1 \* HCLK cycle through to 0xF: 16 \* HCLK cycles (default value after reset).
  - DATAST Data phase duration valid for all memory types.
    - 0x0: 1 \* HCLK cycle through to 0xF: 16 \* HCLK cycles (default value after reset).
- ADDHLD Address hold phase duration used in SRAMs, ROMs and asynchronous muxed NOR-Flash. In synchronous NOR-Flash accesses, this value is always 1 Flash clock period duration.

  0x0: 1 \* HCLK cycle through to 0xF: 16 \* HCLK cycles (default value after reset).
- ADDSET Address setup phase duration used in SRAMs, ROMs and asynchronous muxed NOR-Flash. In synchronous NOR-Flash accesses, this value is always 1 Flash clock period duration.

  0x0: 1 \* HCLK cycle through to 0xF: 16 \* HCLK cycles (default value after reset).
  - 0 Reserved for future use. Reading returns 0. Must be written with 0.

#### FSMCn\_PCRx

## FSMC PC-card/NAND-Flash control register x (x = 0:1)

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24        | 23          | 22        | 21 | 20  | 19   | 18        | 17          | 16   |
|----|----|----|----|----|----|----|-----------|-------------|-----------|----|-----|------|-----------|-------------|------|
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0         | 0           | 0         | 0  | 0   | 0    | 0         | 0           | 0    |
| R  | R  | R  | R  | R  | R  | R  | R         | R           | R         | R  | R   | R    | R         | R           | R    |
| 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8         | 7           | 6         | 5  | 4   | 3    | 2         | 1           | 0    |
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | AD<br>LOW | ECCPL<br>EN | ECC<br>EN | PV | VID | PTYP | PBK<br>EN | PWAIT<br>EN | PRST |
| R  | R  | R  | R  | R  | R  | R  | RW        | RW          | RW        | R  | W   | RW   | RW        | RW          | RW   |

Address: FSMCnBaseAddress + 0x040 + 0x20 \* x (x = 0 to 1)

Reset: 0x0000 0008



#### **Description:**

ADLOW Address low bit delivery. Defines which PC-card/NAND-Flash controller address bits are delivered on

the SMAD[24:16] signals: direct mapping or low address bit mapping.

0: AHB address lines [24:16] 1: AHB address lines [8:0]

ECCPLEN ECC page length. Defines the page length of the NAND-Flash memory device used by ECC

computation logic.

0: 512 bytes (PWID = 0) (default after reset)

1: 256 bytes (PWID = 0) or 128 half-words (PWID = 1)

ECCEN ECC computation logic enable.

0: logic disabled and reset (default after reset) 1: logic enabled

PWID NAND-Flash data bus width. Defines the external NAND-Flash memory device width. Valid only if

PTYP is NAND-Flash.

00: 8 bits (default after reset) 01: 16 bits

10: reserved for 32 bits (do not use) 11: reserved, do not use

PTYP Memory type. Defines the type of device attached to the corresponding chip-select.

0: PC-card, CompactFlash, CF+ or PCMCIA 1: NAND-Flash (default after reset)

PBKEN PC-card/NAND-Flash chip-select enable. Enables the corresponding chip-select.

If a disabled chip-select is accessed, an HRESP = ERROR is generated on the AHB bus.

0: disabled (default after reset) 1: enabled

PWAITEN Wait feature enable. Enables the wait feature for the PC-card/NAND-Flash chip-select.

0: disabled 1: enabled

PRST PC-card reset pin level. Defines the level of the PC-card reset signal (SMPRSTxn).

): low 1: high (default after reset)

0 Reserved for future use. Reading returns 0. Must be written with 0.

#### **FSMCn PMEMx**

## FSMC common memory space timing register x (x = 0:1)

| 31       | 30 | 29 | 28  | 27    | 26 | 25 | 24 | 23 | 22 | 21 | 20   | 19   | 18 | 17 | 16 |
|----------|----|----|-----|-------|----|----|----|----|----|----|------|------|----|----|----|
|          |    |    | MEM | lxHIZ |    |    |    |    |    |    | MEMx | HOLD |    |    |    |
|          |    |    | R   | W     |    |    |    | 1  |    |    | R\   | V    |    |    |    |
| 15       | 14 | 13 | 12  | 11    | 10 | 9  | 8  | 7  | 6  | 5  | 4    | 3    | 2  | 1  | 0  |
| MEMxWAIT |    |    |     |       |    |    |    |    |    |    | MEM  | SET  |    |    |    |
|          |    |    | R   | W     |    |    |    |    |    |    | R\   | N    |    |    |    |

Address: FSMCnBaseAddress +  $0x048 + 0x20^* x (x = 0 \text{ to } 1)$ 

Reset: 0xFCFC FCFC

**Description:** Contains timing information for PC-card x or NAND-Flash chip-select x (where x = 0

or 1) used to access the common memory space of the 16-bit PC-card/compact-

ST ERICSSON Flash, or to access the NAND-Flash for commands, address writes and data read/write accesses.

MEM[0:1] Common memory x data bus HiZ time. Defines the number of HCLK clock cycles during which the HIZ data bus is kept in HiZ after the start of a PC-card/NAND-Flash write access to common memory space on socket x. Only valid for write transactions.

0x00: 0 HCLK cycle through to 0xFF: 255 HCLK cycles (default value 0xFC after reset).

MEM[0:1] Common memory x hold time. Defines the number of HCLK clock cycles to hold an address (and HOLD data for write access) after the command deassertion (SMWEnot, SMOEnot) for PC-card/NAND-Flash read/write access to common memory space on socket x.

0x00: reserved, do not use this value.

0x01: 1 HCLK cycle through to 0xFF: 255 HCLK cycles (default value 0xFC after reset).

MEM[0:1] Common memory x wait time. Defines the minimum number of HCLK (+1) clock cycles to assert the WAIT command (SMWEnot, SMOEnot), for PC-card/NAND-Flash read or write access to common memory space on socket x. The duration of command assertion is extended if the wait signal (SMWAITnot) is active (low) at the end of the programmed HCLK value.

0x00: 1 HCLK cycle (+ wait cycle introduced by deassertion of SMWAITnot) through to 0xFF: 256 HCLK cycles (+ wait cycle introduced by card deassertion of SMWAITnot) (default value 0xFC after reset).

MEM[0:1] Common memory x setup time. Defines the number of HCLK (+1) clock cycles to set-up the address SET before the command assertion (SMWEnot, SMOEnot), for PC-card/NAND-Flash read/write access to common memory space on socket x.

0x00: 1 HCLK cycle through to 0xFF: 256 HCLK cycles (default value 0xFC after reset).

0 Reserved for future use. Reading returns 0. Must be written with 0.

#### **FSMCn PATTx**

# FSMC attribute memory space timing register x (x = 0:1)

| 31 | 30 | 29 | 28                | 27   | 26 | 25 | 24 | 23 | 22 | 21 | 20    | 19   | 18 | 17 | 16 |
|----|----|----|-------------------|------|----|----|----|----|----|----|-------|------|----|----|----|
|    |    |    | ATT               | xHIZ |    |    |    |    |    |    | ATTxl | HOLD |    |    |    |
|    |    |    | R                 | W    |    |    |    | I  |    |    | R     | N    |    |    |    |
| 15 | 14 | 13 | 12                | 11   | 10 | 9  | 8  | 7  | 6  | 5  | 4     | 3    | 2  | 1  | 0  |
|    |    |    | ATTx <sup>1</sup> | WAIT |    |    |    |    |    |    | ATTx  | SET  |    |    |    |
|    |    |    | R                 | W    |    |    |    |    |    |    | R     | N    |    |    |    |

**Address:** FSMCnBaseAddress +  $0x04C + 0x20^* x (x = 0 \text{ to } 1)$ 

Reset: 0xFCFC FCFC

**Description:** Contains timing information for the PC-card x or NAND-Flash chip-select x (where x =

0 or 1), used to access the attribute memory space of the 16-bit PC-card/compact-



Flash, or to access the NAND-Flash for last address writes if timing must differ from the other accesses.

ATT[0:1]HIZ Attribute memory x data bus HiZ time. Defines the number of HCLK clock cycles during which the data bus is kept in HiZ after the start of a PC-card/NAND-Flash write access to attribute memory space on socket x. Only valid for write transactions.

0x00: 0 HCLK cycle through to 0xFF: 255 HCLK cycles (default value 0xFC after reset).

ATT[0:1] Attribute memory x hold time. Defines the number of HCLK (+1) clock cycles to hold the address HOLD (and data for write access) after the command deassertion (SMWEnot, SMOEnot), for PC-card/NAND-Flash read or write access to attribute memory space on socket x.

0x00: 1 HCLK cycle through to 0xFF: 256 HCLK cycles (default value 0xFC after reset).

ATT[0:1] Attribute memory x wait time. Defines the minimum number of HCLK (+1) clock cycles to assert the WAIT command (SMWEnot, SMOEnot), for PC-card/NAND-Flash read or write access to attribute memory space on socket x. The duration of command assertion is extended if the wait signal (SMWAITnot) is active (low) at the end of the programmed HCLK value.

0x00: 1 HCLK cycle (+ wait cycle introduced by deassertion of SMWAITnot) through to 0xFF: 256 HCLK cycles (+ wait cycle introduced by the card deasserting SMWAITnot) (default value 0xFC after reset).

ATT[0:1] Attribute memory x setup time. Defines the number of HCLK (+1) clock cycles to set-up the SET address before the command assertion (SMWEnot, SMOEnot), for PC-card/NAND-Flash read or write access to attribute memory space on socket x.

0x00: 1 HCLK cycle through to 0xFF: 256 HCLK cycles (default value 0xFC after reset).

0 Reserved for future use. Reading returns 0. Must be written with 0.

#### **FSMCn PIOx**

#### FSMC I/O space timing register x (x = 0:1)

| 31 | 30 | 29 | 28   | 27   | 26 | 25 | 24 | 23 | 22 | 21 | 20   | 19  | 18 | 17 | 16 |
|----|----|----|------|------|----|----|----|----|----|----|------|-----|----|----|----|
|    |    |    | IOx  | HIZ  |    |    |    |    |    |    | IOxH | OLD |    |    |    |
|    |    |    | R    | W    |    |    |    |    |    |    | R    | W   |    |    |    |
| 15 | 14 | 13 | 12   | 11   | 10 | 9  | 8  | 7  | 6  | 5  | 4    | 3   | 2  | 1  | 0  |
|    |    |    | IOx\ | WAIT |    |    |    |    |    |    | lOx  | SET |    |    |    |
|    |    |    | R    | W    |    |    |    |    |    |    | R    | W   |    |    |    |

Address: FSMCnBaseAddress + 0x050 + 0x20\* x (x = 0 to 1)

Reset: 0xFCFC FCFC



#### **Description:**

Contains the timing information for PC-card x or NAND-Flash chip-select [0:1], used for access to the I/O space of the 16-bit PC-card/Compact-Flash.

IO[0:1]HIZ I/O x data bus HiZ time. Defines the number of HCLK clock cycles during which the data bus is kept in HiZ after the start of a PC-card/NAND-Flash write access to I/O space on socket x. Only valid for write transactions.

0x00: 0 HCLK cycle through to 0xFF: 255 HCLK cycles (default value 0xFC after reset).

IO[0:1]HOLD I/O x hold time. Defines the number of HCLK (+1) clock cycles to hold the address (and data for write access) after the command deassertion (SMWEnot, SMOEnot) for PC-card/NAND-Flash read or write access to I/O space on socket x.

0x00: 1 HCLK cycle through to 0xFF: 256 HCLK cycles (default value 0xFC after reset).

IO[0:1]WAIT I/O x wait time. Defines the minimum number of HCLK (+1) clock cycles to assert the command (SMWEnot, SMOEnot), for PC-card/NAND-Flash read or write access to I/O space on socket x. The command assertion duration is extended if the wait signal (SMWAITnot) is active (low) at the end of the programmed value of HCLK.

0x00: 1 HCLK cycle (+ wait cycle introduced by deassertion of SMWAITnot) through to 0xFF: 256 HCLK cycles (+ wait cycle introduced by the card deasserting SMWAITnot) (default value 0xFC after reset).

IO[0:1]SET I/O x setup time. Defines the number of HCLK (+1) clock cycles to set-up the address before the command assertion (SMWEnot, SMOEnot) for PC-card/NAND-Flash read or write access to I/O space on socket x.

0x00: 1 HCLK cycle through to 0xFF: 256 HCLK cycles (default value 0xFC after reset).

0 Reserved for future use. Reading returns 0. Must be written with 0.

#### FSMCn ECCRx

#### FSMC ECC result register x (x = 0:1)

| 31 | 30 | 29 | 28 | 27  | 26 | 25 | 24 | 23  | 22 | 21 | 20 | 19 | 18 | 17 | 16 |  |  |  |  |
|----|----|----|----|-----|----|----|----|-----|----|----|----|----|----|----|----|--|--|--|--|
| 0  | 0  | 0  | 0  | 0   | 0  | 0  | 0  |     |    |    | EC | C3 |    |    |    |  |  |  |  |
| R  | R  | R  | R  | R   | R  | R  | R  | R R |    |    |    |    |    |    |    |  |  |  |  |
| 15 | 14 | 13 | 12 | 11  | 10 | 9  | 8  | 7   | 6  | 5  | 4  | 3  | 2  | 1  | 0  |  |  |  |  |
|    |    |    | EC | CC2 |    |    |    |     |    |    | EC | C1 |    |    |    |  |  |  |  |
|    |    |    |    | R   |    |    |    |     |    |    | F  | }  |    |    |    |  |  |  |  |

Address: FSMCnBaseAddress +  $0x054 + 0x20^* x (x = 0 to 1)$ 

**Reset:** 0x00FF FFFF

**Description:** 

Contains the error correction code computed by the ECC computation modules of the FSMC (one module per NAND-Flash chip-select). When the CPU reads a page from NAND-Flash or a SmartMedia component, the data (256 or 512 bytes, depending on FSMCn\_PCRx.ECCPLEN) read from or written to the NAND-Flash is processed automatically by the ECC computation module. After reading, the CPU judges the validity of a page by comparing the computed parity data ECC value from register FSMCn\_ECCRx with the parity value recorded in work space, and corrects it if necessary.

ECC1 to 3 These fields provide the value computed by the ECC computation logic for 256 x 8, 256 x 16 or 512 x 8 data read from a NAND-Flash page. This register is cleared automatically once read.



Table 33. ECC parity codes for the various NAND-Flash organizations

|              | Bit 7      | Bit 6      | Bit 5     | Bit 4     | Bit 3     | Bit 2 | Bit 1 | Bit 0  |
|--------------|------------|------------|-----------|-----------|-----------|-------|-------|--------|
| ECC parit    | y code for | 256 x 8 NA | ND-Flash  |           |           |       |       |        |
| ECC1         | P64        | P64'       | P32       | P32'      | P16       | P16'  | P8    | P8'    |
| ECC2 P1024   |            | P1024'     | P512      | P512'     | P256      | P256' | P128  | P128'  |
| ECC3         | P4 P4      |            | P2        | P2'       | P1        | P1'   | 0     | 0      |
| ECC parit    | y code for | 256 x 16 N | AND-Flash | and 512 x | 8 NAND-FI | ash   |       |        |
| ECC1 P64     |            | P64'       | P32       | P32'      | P16       | P16'  | P8    | P8'    |
| ECC2 P1024 P |            | P1024'     | P512      | P512'     | P256      | P256' | P128  | P128'  |
| ECC3 P4      |            | P4'        | P2        | P2'       | P1        | P1'   | P2048 | P2048' |

#### FSMCn\_PeriphID0

#### FSMC peripheral identification register 0

|   | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23  | 22 | 21 | 20     | 19    | 18 | 17 | 16 |  |  |  |  |
|---|----|----|----|----|----|----|----|----|-----|----|----|--------|-------|----|----|----|--|--|--|--|
|   | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0   | 0  | 0  | 0      | 0     | 0  | 0  | 0  |  |  |  |  |
|   | R  | R  | R  | R  | R  | R  | R  | R  | R   | R  | R  | R      | R     | R  | R  | R  |  |  |  |  |
| _ | 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7   | 6  | 5  | 4      | 3     | 2  | 1  | 0  |  |  |  |  |
|   | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |     |    |    | PartNu | mber0 |    |    |    |  |  |  |  |
|   | R  | R  | R  | R  | R  | R  | R  | R  | R R |    |    |        |       |    |    |    |  |  |  |  |

Address: FSMCnBaseAddress + 0xFE0

**Reset:** 0x0000 0090

**Description:** PartNumber0 returns 0x90.

### FSMCn\_PeriphID1

#### FSMC peripheral identification register 1

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23                    | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
|----|----|----|----|----|----|----|----|-----------------------|----|----|----|----|----|----|----|
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0                     | 0  | 0  | 0  | 0  | 0  | 0  | 0  |
| R  | R  | R  | R  | R  | R  | R  | R  | R                     | R  | R  | R  | R  | R  | R  | R  |
| 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7                     | 6  | 5  | 4  | 3  | 2  | 1  | 0  |
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | Designer0 PartNumber1 |    |    |    |    |    |    |    |
| B  | R  | B  | R  | R  | B  | R  | R  | R R                   |    |    |    |    |    |    |    |

Address: FSMCnBaseAddress + 0xFE4

**Reset:** 0x0000 0000

**Description:** Designer0 returns 0x0. PartNumber1 returns 0x0.



#### FSMCn\_PeriphID2

#### FSMC peripheral identification register 2

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23       | 22 | 21 | 20 | 19 | 18        | 17 | 16 |
|----|----|----|----|----|----|----|----|----------|----|----|----|----|-----------|----|----|
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0        | 0  | 0  | 0  | 0  | 0         | 0  | 0  |
| R  | R  | R  | R  | R  | R  | R  | R  | R        | R  | R  | R  | R  | R         | R  | R  |
| 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7        | 6  | 5  | 4  | 3  | 2         | 1  | 0  |
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | Revision |    |    |    |    | Designer1 |    |    |
| R  | R  | R  | R  | R  | R  | R  | R  | R R      |    |    |    |    |           |    |    |

Address: FSMCnBaseAddress + 0xFE8.

**Reset:** 0x0000 0008

**Description:** Revision returns the peripheral revision. Designer1 returns 0x8.

### FSMCn\_PeriphID3

#### FSMC peripheral identification register 3

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20      | 19      | 18 | 17 | 16 |
|----|----|----|----|----|----|----|----|----|----|----|---------|---------|----|----|----|
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0       | 0       | 0  | 0  | 0  |
| R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R       | R       | R  | R  | R  |
| 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7  | 6  | 5  | 4       | 3       | 2  | 1  | 0  |
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |    |    |    | Configu | uration |    |    |    |
| R  | R  | R  | R  | R  | R  | R  | R  |    |    |    | В       | }       |    |    |    |

Address: FSMCnBaseAddress + 0xFEC

**Reset:** 0x0000 0000

**Description:** Configuration returns 0x00

#### FSMCn\_PCellID0

#### FSMC PCell identification register 0

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20    | 19      | 18 | 17 | 16 |
|----|----|----|----|----|----|----|----|----|----|----|-------|---------|----|----|----|
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0     | 0       | 0  | 0  | 0  |
| R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R     | R       | R  | R  | R  |
| 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7  | 6  | 5  | 4     | 3       | 2  | 1  | 0  |
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |    |    |    | FSMCP | CellID0 |    |    |    |
|    | Ъ  | Ь  | Ь  | В  | Ь  | Ь  |    |    |    |    | _     | 1       |    |    | '  |

**Address:** FSMCnBaseAddress + 0xFF0

**Reset:** 0x0000 000D

**Description:** FSMCPCellID0 returns 0x0D.



#### FSMCn\_PCellID1

## **FSMC PCell identification register 1**

|   | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20    | 19      | 18 | 17 | 16 |
|---|----|----|----|----|----|----|----|----|----|----|----|-------|---------|----|----|----|
|   | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0     | 0       | 0  | 0  | 0  |
| L | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R     | R       | R  | R  | R  |
|   | 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7  | 6  | 5  | 4     | 3       | 2  | 1  | 0  |
| Ī | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |    |    |    | FSMCP | CellID1 |    |    |    |
|   | R  | R  | R  | R  | R  | R  | R  | R  | •  |    |    | В     | }       |    |    |    |

**Address:** FSMCnBaseAddress + 0xFF4.

**Reset:** 0x0000 00F0

**Description:** FSMCPCellID1 returns 0xF0.

### FSMCn\_PCellID2

## FSMC PCell identification register 2

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20    | 19      | 18 | 17 | 16 |
|----|----|----|----|----|----|----|----|----|----|----|-------|---------|----|----|----|
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0     | 0       | 0  | 0  | 0  |
| R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R     | R       | R  | R  | R  |
| 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7  | 6  | 5  | 4     | 3       | 2  | 1  | 0  |
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |    |    |    | FSMCP | CellID2 |    |    |    |
| R  | R  | R  | R  | R  | R  | R  | R  |    |    |    | R     | 1       |    |    |    |

Address: FSMCnBaseAddress + 0xFF8

**Reset:** 0x0000 0005

**Description:** FSMCPCellID2 returns 0x05.

#### FSMCn\_PCellID3

#### **FSMC PCell identification register 3**

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20    | 19      | 18 | 17 | 16 |
|----|----|----|----|----|----|----|----|----|----|----|-------|---------|----|----|----|
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0     | 0       | 0  | 0  | 0  |
| R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R     | R       | R  | R  | R  |
| 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7  | 6  | 5  | 4     | 3       | 2  | 1  | 0  |
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |    |    |    | FSMCP | CellID3 |    |    |    |
|    |    |    |    |    |    |    |    |    |    |    |       |         |    |    |    |

Address: FSMCnBaseAddress + 0xFFC

**Reset:** 0x0000 00B1

**Description:** FSMCPCellID3 returns 0xB1.



## 18 DMA controllers (DMAC0,1)

## 18.1 DMAC register addressing

Register addresses are provided as the DMAC base address, DMACnBaseAddress, and register offset.

There are 2 DMAC base addresses.

Table 34. DMAC base addresses

| DMAC base address | DMAC |
|-------------------|------|
| 0x1013 0000       | 0    |
| 0x1015 0000       | 1    |

DMAC 0 and 1 are referred to as DMACn throughout this document.

## 18.2 DMAC register summary

Reserved or unused address locations must not be accessed as this can result in unpredictable behavior of the device.

Reserved or unused bits of registers must be written as zero, and ignored on read, unless otherwise stated in the relevant text.

All registers bits are reset to a logic 0 by the system or power on reset value, unless otherwise stated in the relevant text.

All registers support read and write accesses, unless otherwise stated in the relevant text. A write updates the contents of a register and a read returns the contents of the register.

All registers defined in this document can only be accessed using word reads and word writes, unless otherwise stated in the relevant text.

Table 35. DMAC register list

| Offset | Register     | Description                                          | Page |
|--------|--------------|------------------------------------------------------|------|
| 0x000  | DMACn_MIS    | DMAC masked interrupt status register                | 194  |
| 0x004  | DMACn_TCMIS  | DMAC terminal count masked interrupt status register | 195  |
| 0x008  | DMACn_TCICR  | DMAC terminal count interrupt clear register         | 195  |
| 0x00C  | DMACn_EMIS   | DMAC error masked interrupt status register          | 196  |
| 0x010  | DMACn_EICR   | DMAC error interrupt clear register                  | 196  |
| 0x014  | DMACn_TCRIS  | DMAC terminal count raw interrupt register           | 197  |
| 0x018  | DMACn_ERIS   | DMAC error raw interrupt register                    | 197  |
| 0x01C  | DMACn_ECHSR  | DMAC enabled channel status register                 | 198  |
| 0x020  | DMACn_SBREQ  | DMAC status burst request register                   | 198  |
| 0x024  | DMACn_SSREQ  | DMAC status single request register                  | 199  |
| 0x028  | DMACn_SLBREQ | DMAC status last burst request register              | 199  |
| 0x02C  | DMACn_SLSREQ | DMAC status last single request register             | 200  |

Table 35. DMAC register list (continued)

| Offset | Register     | Description                        | Page |
|--------|--------------|------------------------------------|------|
| 0x100  | DMACn_C0SADR | DMAC channel 0 source address      | 200  |
| 0x104  | DMACn_C0DADR | DMAC channel 0 destination address | 201  |
| 0x108  | DMACn_C0LLI  | DMAC channel 0 linked list item    | 201  |
| 0x10C  | DMACn_C0CR   | DMAC channel 0 control             | 202  |
| 0x110  | DMACn_C0CFG  | DMAC channel 0 configuration       | 204  |
| 0x120  | DMACn_C1SADR | DMAC channel 1 source address      | 200  |
| 0x124  | DMACn_C1DADR | DMAC channel 1 destination address | 201  |
| 0x128  | DMACn_C1LLI  | DMAC channel 1 linked list item    | 201  |
| 0x12C  | DMACn_C1CR   | DMAC channel 1 control             | 202  |
| 0x130  | DMACn_C1CFG  | DMAC channel 1 configuration       | 204  |
| 0x140  | DMACn_C2SADR | DMAC channel 2 source address      | 200  |
| 0x144  | DMACn_C2DADR | DMAC channel 2 destination address | 201  |
| 0x148  | DMACn_C2LLI  | DMAC channel 2 linked list item    | 201  |
| 0x14C  | DMACn_C2CR   | DMAC channel 2 control             | 202  |
| 0x150  | DMACn_C2CFG  | DMAC channel 2 configuration       | 204  |
| 0x160  | DMACn_C3SADR | DMAC channel 3 source address      | 200  |
| 0x164  | DMACn_C3DADR | DMAC channel 3 destination address | 201  |
| 0x168  | DMACn_C3LLI  | DMAC channel 3 linked list item    | 201  |
| 0x16C  | DMACn_C3CR   | DMAC channel 3 control             | 202  |
| 0x170  | DMACn_C3CFG  | DMAC channel 3 configuration       | 204  |
| 0x180  | DMACn_C4SADR | DMAC channel 4 source address      | 200  |
| 0x184  | DMACn_C4DADR | DMAC channel 4 destination address | 201  |
| 0x188  | DMACn_C4LLI  | DMAC channel 4 linked list item    | 201  |
| 0x18C  | DMACn_C4CR   | DMAC channel 4 control             | 202  |
| 0x190  | DMACn_C4CFG  | DMAC channel 4 configuration       | 204  |
| 0x1A0  | DMACn_C5SADR | DMAC channel 5 source address      | 200  |
| 0x1A4  | DMACn_C5DADR | DMAC channel 5 destination address | 201  |
| 0x1A8  | DMACn_C5LLI  | DMAC channel 5 linked list item    | 201  |
| 0x1AC  | DMACn_C5CR   | DMAC channel 5 control             | 202  |
| 0x1B0  | DMACn_C5CFG  | DMAC channel 5 configuration       | 204  |
| 0x1C0  | DMACn_C6SADR | DMAC channel 6 source address      | 200  |
| 0x1C4  | DMACn_C6DADR | DMAC channel 6 destination address | 201  |
| 0x1C8  | DMACn_C6LLI  | DMAC channel 6 linked list item    | 201  |
| 0x1CC  | DMACn_C6CR   | DMAC channel 6 control             | 202  |
| 0x1D0  | DMACn_C6CFG  | DMAC channel 6 configuration       | 204  |

ST ERICSSON

Table 35. DMAC register list (continued)

| Offset | Register       | Description                                            | Page |
|--------|----------------|--------------------------------------------------------|------|
| 0x1E0  | DMACn_C7SADR   | DMAC channel 7 source address                          | 200  |
| 0x1E4  | DMACn_C7DADR   | DMAC channel 7 destination address                     | 201  |
| 0x1E8  | DMACn_C7LLI    | DMAC channel 7 linked list item                        | 201  |
| 0x1EC  | DMACn_C7CR     | DMAC channel 7 control                                 | 202  |
| 0x1F0  | DMACn_C7CFG    | DMAC channel 7 configuration                           | 204  |
| 0xFE0  | DMACnPeriphID0 | DMAC peripheral identification register 0 (bits 7:0)   | 205  |
| 0xFE4  | DMACnPeriphID1 | DMAC peripheral identification register 1 (bits 15:8)  | 205  |
| 0xFE8  | DMACnPeriphID2 | DMAC peripheral identification register 2 (bits 23:16) | 205  |
| 0xFEC  | DMACnPeriphID3 | DMAC peripheral identification register 3 (bits 31:24) | 206  |
| 0xFF0  | DMACnPCellID0  | DMAC PCell identification register 0 (bits 7:0)        | 206  |
| 0xFF4  | DMACnPCellID1  | DMAC PCell identification register 1 (bits 15:8)       | 206  |
| 0xFF8  | DMACnPCellID2  | DMAC PCell identification register 2 (bits 23:16)      | 207  |
| 0xFFC  | DMACnPCellID3  | DMAC PCell identification register 3 (bits 31:24)      | 207  |

## 18.3 DMAC register descriptions

#### DMACn\_MIS

#### **DMAC** masked interrupt status register

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20    | 19   | 18 | 17 | 16       |
|----|----|----|----|----|----|----|----|----|----|----|-------|------|----|----|----------|
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0     | 0    | 0  | 0  | 0        |
| R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R     | R    | R  | R  | R        |
| 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7  | 6  | 5  | 4     | 3    | 2  | 1  | 0        |
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |    |    |    | IntSt | atus |    |    |          |
| R  | R  | R  | R  | R  | R  | R  | R  |    |    |    | P     | l    |    |    | <u> </u> |

Address: DMACnBaseAddress + 0x000

**Reset:** 0x0000 0000

**Description:** Provides the masked interrupt status of the DMAC.

IntStatus Interrupt status. Status of the DMA channel interrupt after masking. When set, indicates that a specific DMA channel interrupt request is active (the request can be generated by either error or terminal count interrupt requests).

0: not active 1: active

#### DMACn\_TCMIS

# DMAC terminal count masked interrupt status register

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20     | 19     | 18 | 17 | 16 |
|----|----|----|----|----|----|----|----|----|----|----|--------|--------|----|----|----|
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0      | 0      | 0  | 0  | 0  |
| R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R      | R      | R  | R  | R  |
|    |    |    |    |    |    |    |    |    |    |    |        |        |    |    |    |
| 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7  | 6  | 5  | 4      | 3      | 2  | 1  | 0  |
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |    |    |    | IntTCS | Status |    |    |    |
| B  | R  | R  | R  | R  | R  | R  | R  |    |    |    | В      |        |    |    |    |

Address: DMACnBaseAddress + 0x004

**Reset:** 0x0000 0000

**Description:** Determines if an interrupt was generated due to transaction completing (terminal

count).

If the DMACINTTC interrupt request is used, this register returns the source

of the interrupt request.

If the combined interrupt request (DMACINTCOMBINE) is used, this register must be used in conjunction with register *DMACn\_MIS*.

IntTCStatus Interrupt terminal count request status. Indicates the terminal count status after masking.

0: transaction not completed

1: transaction completed

0 Reserved for future use. Reading returns 0. Must be written with 0.

#### DMACn\_TCICR

#### **DMAC** terminal count interrupt clear register

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20    | 19    | 18 | 17 | 16 |
|----|----|----|----|----|----|----|----|----|----|----|-------|-------|----|----|----|
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0     | 0     | 0  | 0  | 0  |
| R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R     | R     | R  | R  | R  |
| 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7  | 6  | 5  | 4     | 3     | 2  | 1  | 0  |
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |    |    |    | IntTC | Clear |    |    |    |
| B  | R  | R  | R  | B  | B  | B  | R  |    |    |    | W     | ı     |    |    |    |

Address: DMACnBaseAddress + 0x008

**Reset:** 0x0000 0000

**Description:** Clears a terminal count interrupt request. Each bit can be programmed to be

protected.

IntTCClear Terminal count request clear. Clears corresponding bits in DMACn\_TCMIS and DMACn\_TCRIS

registers.

0: no effect 1: clear



#### DMACn\_EMIS

#### **DMAC** error masked interrupt status register

| <br>31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20       | 19     | 18 | 17 | 16 |
|--------|----|----|----|----|----|----|----|----|----|----|----------|--------|----|----|----|
| 0      | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0        | 0      | 0  | 0  | 0  |
| <br>R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R        | R      | R  | R  | R  |
| <br>15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7  | 6  | 5  | 4        | 3      | 2  | 1  | 0  |
| 0      | 0  | 0  | 0  | 0  | 0  | 0  | 0  |    |    |    | IntError | Status |    |    |    |
| <br>R  | B  | B  | R  | R  | R  | R  | R  |    |    |    | Р        | }      |    |    | ,  |

Address: DMACnBaseAddress + 0x00C

**Reset:** 0x0000 0000

**Description:** Determines if an interrupt was generated due to an error being generated.

If the DMACINTERROR interrupt request is used, this register returns the

source of the error request.

If the combined interrupt request (DMACINTCOMBINE) is used, this register must be used in conjunction with register *DMACn\_MIS*.

InterrorStatus Interrupt error status. Indicates the status of the error request after masking.

0 Reserved for future use. Reading returns 0. Must be written with 0.

#### DMACn\_EICR

#### **DMAC** error interrupt clear register

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20    | 19   | 18 | 17 | 16 |
|----|----|----|----|----|----|----|----|----|----|----|-------|------|----|----|----|
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0     | 0    | 0  | 0  | 0  |
| R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R     | R    | R  | R  | R  |
| 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7  | 6  | 5  | 4     | 3    | 2  | 1  | 0  |
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |    |    |    | IntEr | rClr |    |    |    |
| R  | R  | R  | R  | R  | R  | R  | R  |    |    |    | W     | ,    |    |    |    |

Address: DMACnBaseAddress + 0x010

**Reset:** 0x0000 0000

**Description:** Clears the error interrupt requests. Each bit can be programmed to be protected.

IntErrClr Interrupt error clear. Clears corresponding bits in *DMACn\_EMIS* and *DMACn\_ERIS* registers.

0: no effect 1: clear



#### DMACn\_TCRIS

#### **DMAC** terminal count raw interrupt register

| _ | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20       | 19      | 18 | 17 | 16 |
|---|----|----|----|----|----|----|----|----|----|----|----|----------|---------|----|----|----|
|   | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0        | 0       | 0  | 0  | 0  |
|   | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R        | R       | R  | R  | R  |
|   | 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7  | 6  | 5  | 4        | 3       | 2  | 1  | 0  |
|   | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |    |    |    | RawIntTo | CStatus |    |    |    |
|   | R  | R  | R  | R  | R  | R  | R  | R  |    |    |    | B        |         |    |    |    |

Address: DMACnBaseAddress + 0x014

**Reset:** 0x0000 0000

**Description:** Provides the raw status of DMA terminal count interrupts prior to masking. Indicates

which DMA channels are requesting a transfer complete (terminal count interrupt)

prior to masking.

RawIntTCStatus Terminal count interrupt raw status prior to masking. 1: active

0 Reserved for future use. Reading returns 0. Must be written with 0.

#### DMACn\_ERIS

#### **DMAC** error raw interrupt register

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20       | 19        | 18 | 17 | 16 |
|----|----|----|----|----|----|----|----|----|----|----|----------|-----------|----|----|----|
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0        | 0         | 0  | 0  | 0  |
| R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R        | R         | R  | R  | R  |
| 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7  | 6  | 5  | 4        | 3         | 2  | 1  | 0  |
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |    |    |    | RawIntEn | rorStatus |    |    |    |
| R  | R  | R  | R  | R  | R  | R  | R  | 1  |    |    | В        | }         |    |    |    |

Address: DMACnBaseAddress + 0x018

**Reset:** 0x0000 0000

**Description:** Provides the raw status of DMA error interrupts prior to masking. Indicates which

DMA channels are requesting an error interrupt prior to masking.

RawIntErrorStatus Raw interrupt error status prior to masking. 1: active

0 Reserved for future use. Reading returns 0. Must be written with 0.

ST ERICSSON

#### DMACn\_ECHSR

#### **DMAC** enabled channel status register

|   | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20       | 19       | 18 | 17 | 16 |
|---|----|----|----|----|----|----|----|----|----|----|----|----------|----------|----|----|----|
|   | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0        | 0        | 0  | 0  | 0  |
|   | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R        | R        | R  | R  | R  |
|   |    |    |    |    |    |    |    |    |    |    |    |          |          |    |    |    |
| _ | 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7  | 6  | 5  | 4        | 3        | 2  | 1  | 0  |
|   | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |    |    |    | EnabledC | Channels |    |    |    |
| _ | R  | R  | R  | R  | R  | R  | R  | R  |    |    |    | RI       | 1        |    |    |    |

Address: DMACnBaseAddress + 0x01C

**Reset:** 0x0000 0000

**Description:** Indicates which DMA channels are enabled, as indicated by the *DMACn\_CxCFG*.E

bit.

A bit is cleared on completion of the DMA transfer.

EnabledChannels Channel enable status. 1: enabled

0 Reserved for future use. Reading returns 0. Must be written with 0.

#### DMACn\_SBREQ

#### **DMAC** status burst request register

| 31 | 30 | 29   | 28 | 27    | 26 | 25 | 24    | 23  | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
|----|----|------|----|-------|----|----|-------|-----|----|----|----|----|----|----|----|
|    |    |      |    |       |    |    | SoftB | Req |    |    |    |    |    |    |    |
|    |    |      |    |       |    |    | F     | R   |    |    |    |    |    |    |    |
| 15 | 14 | 13   | 12 | 11    | 10 | 9  | 8     | 7   | 6  | 5  | 4  | 3  | 2  | 1  | 0  |
| 13 | 14 | - 10 | 12 | - ' ' | 10 |    |       |     |    |    | -  |    |    | •  |    |
|    |    |      |    |       |    |    | SoftB |     |    |    |    |    |    |    |    |

R

Address: DMACnBaseAddress + 0x020

**Reset:** 0x0000 0000

**Description:** Bit-wise indication of which sources are requesting DMA burst transfers. It is

recommended that software and hardware peripheral requests are not used at the

same time.

SoftBReq Software burst request.

0: inactive 1: active



#### DMACn\_SSREQ

#### **DMAC** status single request register

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24    | 23  | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
|----|----|----|----|----|----|----|-------|-----|----|----|----|----|----|----|----|
|    |    |    |    |    |    |    | SoftS | Req |    |    |    |    |    |    |    |
|    |    |    |    |    |    |    | F     | R   |    |    |    |    |    |    |    |
| 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8     | 7   | 6  | 5  | 4  | 3  | 2  | 1  | 0  |
|    |    |    |    |    |    |    | SoftS | Req |    |    |    |    |    |    |    |
|    |    |    |    |    |    |    | F     | }   |    |    |    |    |    |    |    |

Address: DMACnBaseAddress + 0x024

**Reset:** 0x0000 0000

**Description:** Bit-wise indication of which sources are requesting DMA single transfers. It is

recommended that software and hardware peripheral requests are not used at the

same time.

SoftSReq Software single request.

0: inactive 1: active

#### DMACn\_SLBREQ

#### **DMAC** status last burst request register

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24     | 23   | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
|----|----|----|----|----|----|----|--------|------|----|----|----|----|----|----|----|
|    |    |    |    |    |    |    | SoftLE | BReq |    |    |    |    |    |    |    |
|    |    |    |    |    |    |    | F      | R    |    |    |    |    |    |    |    |
| 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8      | 7    | 6  | 5  | 4  | 3  | 2  | 1  | 0  |
|    |    |    |    |    |    |    | SoftLE | BReq |    |    |    |    |    |    |    |

R

Address: DMACnBaseAddress + 0x028

**Reset:** 0x0000 0000

**Description:** Bit-wise indication of which sources are requesting DMA last burst transfers.

SoftLBReq Software last burst request.

0: inactive 1: active



#### DMACn\_SLSREQ

#### **DMAC** status last single request register

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24    | 23   | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
|----|----|----|----|----|----|----|-------|------|----|----|----|----|----|----|----|
|    |    |    |    |    |    |    | SoftL | SReq |    |    |    |    |    |    |    |
|    |    |    |    |    |    |    | F     | ?    |    |    |    |    |    |    |    |
| 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8     | 7    | 6  | 5  | 4  | 3  | 2  | 1  | 0  |
|    |    |    |    |    |    |    | SoftL | SReq |    |    |    |    |    |    |    |
| L  |    |    |    |    |    |    | F     | ₹    |    |    |    |    |    |    |    |

Address: DMACnBaseAddress + 0x02C

**Reset:** 0x0000 0000

**Description:** Bit-wise indication of which sources are requesting DMA last single transfers.

SoftLSReq Software last single request.

0: inactive 1: active

#### DMACn\_CxSADR

#### DMAC channel x source address registers (x = 0.7)

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24   | 23   | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
|----|----|----|----|----|----|----|------|------|----|----|----|----|----|----|----|
|    |    |    |    |    |    |    | SrcA | Addr |    |    |    |    |    |    |    |
|    |    |    |    |    |    |    | R\   | W    |    |    |    |    |    |    |    |
| 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8    | 7    | 6  | 5  | 4  | 3  | 2  | 1  | 0  |
|    |    |    |    |    |    |    | SrcA | Addr |    |    |    |    |    |    |    |
|    |    |    |    |    |    |    | DI   | ۸,   |    |    |    |    |    |    |    |

**Address:** DMACnBaseAddress +  $0x100 + 0x20^{*}x$ , where x = 0 to 7

**Reset:** 0x0000 0000

Description:

Contains the byte-aligned source address of the data to be transferred. Each register is programmed directly by software before the channel is enabled. When the DMA channel is enabled this register is updated when the source address is incremented, and it is updated by following the linked list when a complete packet of data has been transferred.

Reading the register when the channel is active does not provide useful information because by the time the software has processed the value read, the channel might have progressed. It is intended to be read only when the channel has stopped, in

which case it shows the source address of the last item read.

SrcAddr DMA source address.



#### DMACn\_CxDADR DMAC channel x destination address registers (x = 0:7)30 26 25 23 17 16 31 29 28 27 24 22 21 20 19 18 DestAddr RW 15 14 10 9 6 13 12 11 8 3 DestAddr RW

**Address:** DMACnBaseAddress +0x104 + 0x20\*x, where x = 0 to 7

**Reset:** 0x0000 0000

**Description:** Contains the byte-aligned destination address of the data to be transferred. Each

register is programmed by software before the DMA channel is enabled. When the channel is enabled, this register is updated when the destination address is

incremented, and it is updated by following the linked list when a complete packet of

data has been transferred.

Reading the register when the channel is active does not provide useful information because by the time the software has processed the value read, the channel might have progressed. It is intended to be read only when the channel has stopped, in which case it shows the source address of the last item read. Linked-list usage is possible (write-protection is not effective when the register is reloaded by the LLI logic). Source and destination addresses must be aligned to source and destination

widths.

DestAddr DMA destination address.

#### DMACn CxLLI

#### DMAC channel x linked list item registers (x = 0.7)

| 31                                | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
|-----------------------------------|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|
|                                   |    |    |    |    |    |    | LI | _1 |    |    |    |    |    |    |    |
| <u>I</u>                          | RW |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
| 15 14 13 12 11 10 9 8 7 6 5 4 3 2 |    |    |    |    |    |    |    |    |    |    | 1  | 0  |    |    |    |
|                                   |    |    |    |    |    | L  | LI |    |    |    |    |    |    | 0  | LM |
|                                   |    |    |    |    |    | R  | W  |    |    |    |    |    |    | R  | RW |

**Address:** DMACnBaseAddress  $+0x108 + 0x20^{*}x$ , where x = 0 to 7.

**Reset:** 0x0000 0000

**Description:** Contains a word-aligned address of the next linked list item (LLI). If the LLI is 0, then

the current LLI is the last in the chain, and the DMA channel is disabled once all DMA transfers associated with it are completed. Programming this register when the DMA

ST ERICSSON

201/384

channel is enabled has unpredictable side effects. Linked-list usage is possible (write protection is not effective when the register is reloaded by the LLI logic).

LLI Linked list item. Contains the address for the next LLI. Address bits [1:0] are 0.

LM LLI AHB master selection. Selects AHB master for loading the next LLI.

0: AHB master 1

1: AHB master 2

0 Reserved for future use. Reading returns 0. Must be written with 0.

#### DMACn CxCR

#### DMAC channel x control registers (x = 0.7)

| 31     | 30 | 29     | 28 | 27 | 26 | 25 | 24 | 23           | 22     | 21 | 20 | 19     | 18 | 17 | 16   |  |
|--------|----|--------|----|----|----|----|----|--------------|--------|----|----|--------|----|----|------|--|
| 1      |    | Prot   |    | DI | SI | D  | S  |              | DWidth |    |    | SWidth |    | DB | Size |  |
| RW     |    | RW     |    | RW | RW | RW | RW |              | RW     |    |    | RW     |    | R  | W    |  |
|        |    |        |    |    |    |    |    |              |        |    |    |        |    |    |      |  |
| 15     | 14 | 13     | 12 | 11 | 10 | 9  | 8  | 7            | 6      | 5  | 4  | 3      | 2  | 1  | 0    |  |
| DBSize |    | SBSize |    |    |    |    |    | TransferSize |        |    |    |        |    |    |      |  |
| RW     |    | RW     |    |    |    |    |    | RW           |        |    |    |        |    |    |      |  |

**Address:** DMACnBaseAddress  $+0x10C + 0x20^{*}x$ , where x = 0 to 7

**Reset:** 0x0000 0000

**Description:** 

Contains DMA channel control information. Programmed by software before the DMA channel is enabled. When the channel is enabled, the register is updated when a complete data packet has been transferred by following the linked list.

Reading the register when the channel is active does not provide useful information as by the time the software has processed the value read, the channel might have progressed. It should be read only when the channel has stopped.

AHB access information is provided to the source and destination peripherals when a transfer occurs. The transfer information is provided by programming (with software) the DMA channel (*DMACn\_CxCR*.Prot and *DMACn\_CxCFG*.L).

I Terminal count interrupt enable. Controls if the current LLI triggers the terminal count interrupt.

Prot[0] Protection 0. Indicates the access mode.

0: user mode 1: privileged mode

Prot[1] Protection 1. Indicates if bufferable access is possible. It can, for example, indicate to an AMBA bridge that the read can complete in zero wait states on the source bus without waiting for it to arbitrate for the destination bus and for the slave to accept the data.

0: not bufferable 1: bufferable

Prot[2] Protection 2. Indicates if cacheable access is possible. This bit can, for example, indicate to an AMBA bridge that when the first read of a burst of 8 arrives, it can transfer the whole burst of 8 reads on the destination bus, rather than pass the transactions through one at a time.

0: not cacheable 1: cacheable

DI Destination increment.

0: no increment 1: increment destination address after each transfer

SI Source increment.

0: no increment 1: increment source address after each transfer

- D Destination transfer. AHB master selected for the destination transfer.
  - 0: AHB master 0

- 1: AHB master 1
- S Source transfer AHB master selected for the source transfer.
  - 0: AHB master 0

- 1: AHB master 1
- DWidth Destination transfer width. Source and destination widths can differ (the hardware automatically packs and unpacks the data as required) but transfers wider than the AHB master bus width are not possible. See *Table 37* for width details.
- SWidth Source transfer width. Source and destination widths can differ (the hardware automatically packs and unpacks the data as required) but transfers wider than the AHB master bus are not possible. See *Table 37* for width details.
- DBSize Destination burst size. Indicates the number of transfers that make up a destination burst transfer request. This value must be set to the burst size of the destination peripheral or, if the destination is memory, to the memory boundary size. The burst size is the amount of data that is transferred when the DMABREQ signal goes active in the destination peripheral. This burst size is not related to the AHB HBURST signal. See *Table 36* for details.
- SBSize Source burst size. Indicates the number of transfers which make up a source burst transfer request.

  This value must be set to the burst size of the source peripheral, or if the destination is memory, to the memory boundary size. The burst size is the amount of data that is transferred when the DMABREQ signal goes active in the source peripheral. This burst size is not related to the AHB HBURST signal. See *Table 36* for burst size details.
- TransferSize Transfer size. If the DMAC is not the flow controller, the transfer size must be programmed to zero.

  For writes, indicates the number of source width transfers to perform when DMA is the flow controller.

  For reads, indicates the number of transfers completed on the destination bus, it should be used only when a channel is enabled and then disabled.
  - 0 Reserved for future use. Reading returns 0. Must be written with 0.

Table 36. Source or destination burst size

| Bit value of DBSize or SBSize | Source or destination burst transfer request size |
|-------------------------------|---------------------------------------------------|
| 000                           | 1                                                 |
| 001                           | 4                                                 |
| 010                           | 8                                                 |
| 011                           | 16                                                |
| 100                           | 32                                                |
| 101                           | 64                                                |
| 110                           | 128                                               |
| 111                           | 256                                               |

Table 37. Source or destination transfer width

| Bit value of DWidth or SWidth | Source or destination width |
|-------------------------------|-----------------------------|
| 000                           | Byte (8 bits)               |
| 001                           | Halfword (16 bits)          |
| 010                           | Word (32 bits)              |
| 011-111                       | reserved                    |



#### DMACn CxCFG

#### DMAC channel x configuration registers (x = 0.7)

| 31  | 30 | 29 | 28        | 27 | 26             | 25 | 24 | 23 | 22 | 21 | 20  | 19        | 18 | 17 | 16 |
|-----|----|----|-----------|----|----------------|----|----|----|----|----|-----|-----------|----|----|----|
| 0   | 0  | 0  | 0         | 0  | 0              | 0  | 0  | 0  | 0  | 0  | 0   | 0         | Н  | Α  | L  |
| R   | R  | R  | R         | R  | R              | R  | R  | R  | R  | R  | R   | R         | RW | R  | RW |
| 15  | 14 | 13 | 12        | 11 | 10             | 9  | 8  | 7  | 6  | 5  | 4   | 3         | 2  | 1  | 0  |
| ITC | IE |    | FlowCntrl | l  | DestPeripheral |    |    |    |    |    | Sro | cPeripher | al |    | E  |
| RW  | RW |    | RW        |    |                |    | RW |    |    |    |     | RW        |    |    | RW |

**Address:** DMACnBaseAddress  $+0x110 + 0x20^{*}x$ , where x = 0 to 7

**Reset:** 0x0000 0000

**Description:** Configures the DMA channel. Not updated when a new LLI is requested.

H Halt. Drains the contents of the channel FIFO. Used with bits A and E to disable DMA channel cleanly.

0: allow DMA requests 1: ignore further source DMA requests

A Active. Used with the H and E bits to cleanly disable a DMA channel.

0: there is no data in the channel's FIFO 1: the channel's FIFO has data

L Lock. 1: enable locked transfer

ITC Terminal count interrupt mask.

0: mask out the terminal count interrupt of the relevant channel

IE Interrupt error mask.

0: mask out the error interrupt of the relevant channel

FlowCntrl Flow controller and transfer type. Indicates the flow controller and transfer type.

000: DMA controller, memory-to-memory transfer type

001: DMA controller, memory-to-peripheral transfer type

010: DMA controller, peripheral-to-memory transfer type

011: DMA controller, source-peripheral-to-destination-peripheral transfer type

100: destination peripheral controller, source-peripheral-to-destination-peripheral transfer type

101: peripheral controller, memory-to-peripheral transfer type

110: peripheral controller, peripheral-to-memory transfer type

111: source peripheral controller, source-peripheral-to-destination-peripheral transfer type

DestPeripheral DMA destination request peripheral. Ignored if the transfer destination is memory.

SrcPeripheral DMA source request peripheral. Ignored if the transfer source is memory.

E Channel enable. Enables a channel. The channel enable bit status can also be found by reading the register *DMACn\_ECHSR*.

When the channel is disabled (by clearing this bit), the current AHB transfer (if one is in progress) completes and then disables the channel. Any data in the channel's FIFO is lost. Restoring the channel by simply setting the channel enable bit has unpredictable effects and the channel must be fully reinitialized.

The channel is also disabled, and the channel enable bit cleared, when the last LLI is reached or if a channel error is encountered.

If a channel must be disabled without losing data in a channel's FIFO, bit H must be set so that further DMA requests are ignored. Bit A must then be polled until it reaches 0, indicating that there is no data left in the channel's FIFO. Bit E can then be cleared.

0: disable 1: enable



#### DMACnPeriphID0

#### DMAC peripheral identification register 0

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23            | 22 | 21 | 20 | 19 | 18 | 17 | 16 |  |  |  |
|----|----|----|----|----|----|----|----|---------------|----|----|----|----|----|----|----|--|--|--|
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0             | 0  | 0  | 0  | 0  | 0  | 0  | 0  |  |  |  |
| R  | R  | R  | R  | R  | R  | R  | R  | R             | R  | R  | R  | R  | R  | R  | R  |  |  |  |
| 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7             | 6  | 5  | 4  | 3  | 2  | 1  | 0  |  |  |  |
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0 PartNumber0 |    |    |    |    |    |    |    |  |  |  |
| R  | R  | R  | R  | R  | R  | R  | R  | R R           |    |    |    |    |    |    |    |  |  |  |

Address: DMACnBaseAddress + 0xFE0

**Reset:** 0x0000 0080

**Description:** PartNumber0 reads back as 0x80.

#### DMACnPeriphID1

#### **DMAC** peripheral identification register 1

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22   | 21    | 20 | 19 | 18     | 17     | 16 |
|----|----|----|----|----|----|----|----|----|------|-------|----|----|--------|--------|----|
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0    | 0     | 0  | 0  | 0      | 0      | 0  |
| R  | R  | R  | R  | R  | R  | R  | R  | R  | R    | R     | R  | R  | R      | R      | R  |
|    |    |    |    |    |    |    |    |    |      |       |    |    |        |        |    |
| 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7  | 6    | 5     | 4  | 3  | 2      | 1      | 0  |
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |    | Desi | gner0 |    |    | PartNu | ımber1 |    |
| R  | R  | R  | R  | R  | R  | R  | R  |    | F    | 3     |    |    | -      | 7      |    |

Address: DMACnBaseAddress + 0xFE4

**Reset:** 0x0000 0008

**Description:** Designer0 reads back as 0x0. PartNumber1 reads back as 0x8.

#### DMACnPeriphID2

#### **DMAC** peripheral identification register 2

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22   | 21   | 20 | 19 | 18   | 17    | 16 |
|----|----|----|----|----|----|----|----|----|------|------|----|----|------|-------|----|
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0    | 0    | 0  | 0  | 0    | 0     | 0  |
| R  | R  | R  | R  | R  | R  | R  | R  | R  | R    | R    | R  | R  | R    | R     | R  |
| 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7  | 6    | 5    | 4  | 3  | 2    | 1     | 0  |
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |    | Revi | sion |    |    | Desi | gner1 |    |
| R  | R  | R  | R  | R  | R  | R  | R  | R  |      |      |    |    |      | 3     | ,  |

Address: DMACnBaseAddress + 0xFE8

**Reset:** 0x0000 0028

**Description:** Revision reads back as 0x2. Designer1 reads back as 0x8.

ST ERICSSON

205/384

#### DMACnPeriphID3

## **DMAC** peripheral identification register 3

| _ | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |  |  |
|---|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|--|--|
|   | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |  |  |
|   | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  |  |  |
| _ | 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7  | 6  | 5  | 4  | 3  | 2  | 1  | 0  |  |  |
|   | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |    |    |    |    |    |    |    |    |  |  |
| _ | R  | R  | R  | R  | R  | R  | R  | R  |    |    |    |    |    |    |    |    |  |  |

Address: DMACnBaseAddress + 0xFEC

**Reset:** 0x0000 008A

**Description:** Configuration reads back as 0x8A (32 DMA requests).

#### DMACnPCellID0

#### **DMAC PCell identification register 0**

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23           | 22 | 21 | 20 | 19 | 18 | 17 | 16 |  |  |
|----|----|----|----|----|----|----|----|--------------|----|----|----|----|----|----|----|--|--|
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0            | 0  | 0  | 0  | 0  | 0  | 0  | 0  |  |  |
| R  | R  | R  | R  | R  | R  | R  | R  | R            | R  | R  | R  | R  | R  | R  | R  |  |  |
| 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7            | 6  | 5  | 4  | 3  | 2  | 1  | 0  |  |  |
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | DMACPCellID0 |    |    |    |    |    |    |    |  |  |
| R  | R  | R  | R  | R  | R  | R  | R  |              |    |    | R  | }  |    |    |    |  |  |

Address: DMACnBaseAddress + 0xFF0

**Reset:** 0x0000 000D

**Description:** DMACPCellID0 reads back as 0x0D.

#### DMACnPCellID1

#### **DMAC PCell identification register 1**

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |  |  |
|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|--|--|
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |  |  |
| R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  |  |  |
| 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7  | 6  | 5  | 4  | 3  | 2  | 1  | 0  |  |  |
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |    |    |    |    |    |    |    |    |  |  |
| R  | R  | R  | R  | R  | R  | R  | R  |    |    |    | Р  | 1  |    |    |    |  |  |

Address: DMACnBaseAddress + 0xFF4

**Reset:** 0x0000 00F0

**Description:** DMACPCellID1 reads back as 0xF0.



#### DMACnPCellID2

## **DMAC PCell identification register 2**

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23  | 22 | 21 | 20 | 19 | 18 | 17 | 16 |  |  |  |
|----|----|----|----|----|----|----|----|-----|----|----|----|----|----|----|----|--|--|--|
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0   | 0  | 0  | 0  | 0  | 0  | 0  | 0  |  |  |  |
| R  | R  | R  | R  | R  | R  | R  | R  | R   | R  | R  | R  | R  | R  | R  | R  |  |  |  |
|    |    |    |    |    |    |    |    |     |    |    |    |    |    |    |    |  |  |  |
| 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7   | 6  | 5  | 4  | 3  | 2  | 1  | 0  |  |  |  |
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |     |    |    |    |    |    |    |    |  |  |  |
| R  | R  | R  | R  | R  | R  | R  | R  | R R |    |    |    |    |    |    |    |  |  |  |

Address: DMACnBaseAddress + 0xFF8

**Reset:** 0x0000 0005

**Description:** DMACPCellID2 reads back as 0x05.

#### DMACnPCellID3

## **DMAC PCell identification register 3**

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20    | 19      | 18 | 17 | 16 |
|----|----|----|----|----|----|----|----|----|----|----|-------|---------|----|----|----|
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0     | 0       | 0  | 0  | 0  |
| R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R     | R       | R  | R  | R  |
| 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7  | 6  | 5  | 4     | 3       | 2  | 1  | 0  |
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |    |    |    | DMACP | CellID3 |    |    |    |
| R  | R  | R  | R  | R  | R  | R  | R  |    |    |    | В     |         |    |    |    |

Address: DMACnBaseAddress + 0xFFC

**Reset:** 0x0000 00B1

**Description:** DMACPCellID3 reads back as 0xB1.



### 18.4 Programming the DMAC

#### **Enabling and disabling a DMA channel**

To enable the DMA channel:

- 1. Fully initialize a channel before enabling it.
- 2. Set the channel enable bit in the relevant DMA channel configuration register.

A DMA channel can be disabled in three ways:

- By writing directly to the channel enable bit in the relevant DMA channel configuration register (outstanding data in the FIFOs is lost). The current AHB transfer (if one is in progress) completes and the channel is disabled.
- By using the active and halt bits in conjunction with the channel enable bit (data in the FIFO is not lost):
  - Set bit H in the relevant channel configuration register. Any further DMA requests are now ignored.
  - Poll bit A in the relevant channel configuration register until it reaches 0.
     This bit indicates if there is any remaining data in the channel that should be transferred.
  - Clear bit E in the relevant channel configuration register.
- Wait until the transfer completes. The channel is then automatically disabled.

#### Setting up a new DMA transfer

- If the channel is not set aside for the DMA transaction:
  - Read the DMACn\_ECHSR register and find out which channels are inactive.
  - Choose an inactive channel that has the required priority.
- 2. Program the DMAC.

#### Halting a DMA channel

Set bit H in the relevant DMA channel configuration register. The current source request is serviced. Any further source DMA requests are ignored until bit H is cleared.

#### **Programming a DMA channel**

- 1. Choose a free DMA channel with the required priority (DMA channel 0 has the highest priority and DMA channel 7 the lowest priority).
- 2. Clear pending interrupts on the channel to be used by writing to the *DMACn\_TCICR* and *DMACn\_EICR* registers. The previous channel operation may have left interrupts inactive.
- 3. Write the source address into the *DMACn\_CxSADR* register.
- 4. Write the destination address into the *DMACn\_CxDADR* register.
- Write the address of the next LLI into the DMACn\_CxLLI register. If the transfer comprises a single packet of data, 0 must be written into this register.
- Write control information and channel configuration information into DMACn\_CxCFG. If the enable bit is set, the DMA channel is automatically enabled.



#### Scatter/gather

Scatter/gather is supported using linked lists, which means the source and destination areas do not need to occupy contiguous areas in the memory. When scatter/gather is not required, the DMACn CxLLI register must be set to 0.

#### Linked list items (LLI)

An LLI consists of four words that are organized in the following order:

- DMACn\_CxSADR
- 2. DMACn\_CxDADR
- 3. DMACn\_CxLLI
- DMACn CxCR

Note: The DMACn\_CxCFG DMA channel configuration register is not part of the LLI.

#### Programming the DMAC for scatter/gather DMA

- Write the LLIs for complete DMA transfer to memory. Each LLI contains four words: source address, destination address, pointer to next LLI and control word. The linked list word pointer of the last LLI is set to 0.
- 2. Choose a free DMA channel with the required priority (DMA channel 0 has the highest priority and DMA channel 7 the lowest priority).
- 3. Write the first LLI (previously written to memory) to the relevant channel in the DMAC.
- 4. Write the channel configuration information to the channel configuration register and set the channel enable bit. The DMAC then transfers the first and subsequent packets of data as each LLI is loaded.
- 5. An interrupt can be generated at the end of each LLI depending on the DMACn\_CxCFG.ITC bit. If this bit is set, an interrupt is generated at the end of the relevant LLI. The interrupt request must then be serviced, and the relevant bit in the DMACn\_TCICR register must be set to clear the interrupt.

#### Interrupt requests

Interrupt requests can be generated when an AHB error is encountered, or at the end of a transfer (terminal count) after the current LLI's data has been transferred to the destination. Interrupts are masked by programming relevant bits in the DMACn\_CxCFG channel registers.

Interrupt status registers are provided which group the interrupt requests from all the DMA channels *prior to* interrupt masking (*DMACn\_TCRIS*, *DMACn\_ERIS*) and *after* interrupt masking (*DMACn\_TCMIS*, *DMACn\_EMIS*).

The *DMACn\_MIS* register combines both the DMACn\_TCMIS and DMACn\_EMIS requests into a single register so that the source of an interrupt can be found quickly. Interrupts are cleared selectively by setting a bit in the *DMACn\_EICR* or DMACn\_TCICR registers.



## 19 General-purpose input/output (GPIO 0,1,2,3)

## 19.1 GPIO register addressing

Register addresses are provided as the GPIO base address, GPIOnBaseAddress, plus the register offset.

There are 4 GPIO base addresses.

Table 38. GPIO base addresses

| GPIO base address | GPIO     |
|-------------------|----------|
| 0x101E 4000       | [0:31]   |
| 0x101E 5000       | [32:63]  |
| 0x101E 6000       | [64:95]  |
| 0x101E 7000       | [96:123] |

Note: The 4 upper GPIOs of block GPIO3 are not delivered on balls.

## 19.2 GPIO register summary

Table 39. GPIO register list

| Offset | Register name  | Description                                          | Page |
|--------|----------------|------------------------------------------------------|------|
| 0x000  | GPIOn_DAT      | GPIO data register                                   | 211  |
| 0x004  | GPIOn_DATS     | GPIO data set register                               | 212  |
| 0x008  | GPIOn_DATC     | GPIO data clear register                             | 212  |
| 0x00C  | GPIOn_PDIS     | GPIO pull disable register                           | 213  |
| 0x010  | GPIOn_DIR      | GPIO direction register                              | 213  |
| 0x014  | GPIOn_DIRS     | GPIO direction set register                          | 214  |
| 0x018  | GPIOn_DIRC     | GPIO direction clear register                        | 214  |
| 0x01C  | GPIOn_SLPM     | GPIO sleep mode register                             | 215  |
| 0x020  | GPIOn_AFSLA    | GPIO alternate function select register A            | 215  |
| 0x024  | GPIOn_AFSLB    | GPIO alternate function select register B            | 216  |
| 0x040  | GPIOn_RIMSC    | GPIO rising edge interrupt mask set clear register   | 219  |
| 0x044  | GPIO_FIMSC     | GPIO falling edge interrupt mask set clear register  | 219  |
| 0x048  | GPIOn_IS       | GPIO interrupt status register                       | 220  |
| 0x04C  | GPIOn_IC       | GPIO interrupt clear register                        | 221  |
| 0x050  | GPIOn_RWMSC    | GPIO rising edge wake-up mask set clear register     | 221  |
| 0x054  | GPIO_FWMSCn    | GPIO falling edge wake-up mask set clear register    | 222  |
| 0x058  | GPIOn_WKS      | GPIO wake-up status register                         | 222  |
| 0xFE0  | GPIOnPeriphID0 | GPIO peripheral identification register 0 (bits 7:0) | 223  |

Table 39. GPIO register list (continued)

| Offset | Register name  | Description                                            | Page |
|--------|----------------|--------------------------------------------------------|------|
| 0xFE4  | GPIOnPeriphID1 | GPIO peripheral identification register 1 (bits 15:8)  | 223  |
| 0xFE8  | GPIOnPeriphID2 | GPIO peripheral identification register 2 (bits 23:16) | 224  |
| 0xFEC  | GPIOnPeriphID3 | GPIO peripheral identification register 3 (bits 31:24) | 224  |
| 0xFF0  | GPIOnPCellID0  | GPIO PCell identification register 0 (bits 7:0)        | 224  |
| 0xFF4  | GPIOnPCellID1  | GPIO PCell identification register 1 (bits 15:8)       | 225  |
| 0xFF8  | GPIOnPCellID2  | GPIO PCell identification register 2 (bits 23:16)      | 225  |
| 0xFFC  | GPIOnPCellID3  | GPIO PCell identification register 3 (bits 31:24)      | 225  |

The GPIO block comprises 32 programmable input/output lines. When software control mode is enabled, a data register and a data direction register controls data on these lines. A read of the data register gives the GPIO pins status, whether they are configured as input or output. Writing to the data register only affects the pins that are configured as outputs.

## 19.3 GPIO register descriptions

| GPIOn DAT | GPIO data registe |
|-----------|-------------------|

| 31          | 30          | 29          | 28          | 27          | 26          | 25          | 24          | 23          | 22          | 21          | 20          | 19          | 18          | 17          | 16          |
|-------------|-------------|-------------|-------------|-------------|-------------|-------------|-------------|-------------|-------------|-------------|-------------|-------------|-------------|-------------|-------------|
| GPDAT<br>31 | GPDAT<br>30 | GPDAT<br>29 | GPDAT<br>28 | GPDAT<br>27 | GPDAT<br>26 | GPDAT<br>25 | GPDAT<br>24 | GPDAT<br>23 | GPDAT<br>22 | GPDAT<br>21 | GPDAT<br>20 | GPDAT<br>19 | GPDAT<br>18 | GPDAT<br>17 | GPDAT<br>16 |
| RW          |
|             |             |             |             |             |             |             |             |             |             |             |             |             |             |             |             |
| 15          | 14          | 13          | 12          | 11          | 10          | 9           | 8           | 7           | 6           | 5           | 4           | 3           | 2           | 1           | 0           |
| GPDAT       |
| 15          | 14          | 13          | 12          | 11          | 10          | 9           | 8           | 7           | 6           | 5           | 4           | 3           | 2           | 1           | 0           |
| RW          |

Address: GPIOnBaseAddress + 0x000

Reset: 0xXXXX XXXX<sup>(a)</sup>

**Description:** In software control mode, values written to this register are transferred to the GPOUT

pins if the respective pins have been configured as outputs in GPIOn\_DIR. This only

applies when the GPIO alternate function is not enabled and when

a. The reset value is GPIO dependent: for a line with pull-down enabled at power-up, the GPDAT initial value is 0; for a line with pulll-up enabled at power-up, the GPDAT initial value is 1. The GPDAT content is not changed by system (PRESETnot) reset.



PMU\_CTRL.IOFORCE is not asserted if the corresponding bit in register GPIOn SLPM is cleared.

So that independent software drivers can set their GPIO bits without affecting other pins, the data register has associated set (*GPIOn\_DATS*) and clear (*GPIOn\_DATC*) registers.

When the GPIO pin is an input (including in alternate function) and when pull-up/pull-down are enabled, (corresponding  $GPIOn\_PDIS$ .PDIS x set to 0), the GPIO\_DAT register defines the pull resistor polarity (0 = pull-down enabled, 1 = pull-up enabled).

This register is not changed by PRESETnot system reset. It is cleared by power-on reset only.

GPDAT[31:0] GPIOx data. In read operations, returns the GPIO input pin value (GPIN) when configured as input, or the last written value when configured as output.

In write operations, defines the GPIO line level (when configured as an output and the alternate function is disabled), or the pull resistor polarity (when configured as an input, regardless of the alternate function) if pull-up/-down is enabled.

#### GPIOn\_DATS

#### **GPIO** data set register

| 31           | 30           | 29           | 28           | 27           | 26           | 25           | 24           | 23           | 22           | 21           | 20           | 19           | 18           | 17           | 16           |
|--------------|--------------|--------------|--------------|--------------|--------------|--------------|--------------|--------------|--------------|--------------|--------------|--------------|--------------|--------------|--------------|
| GPDAT<br>S31 | GPDAT<br>S30 | GPDAT<br>S29 | GPDAT<br>S28 | GPDAT<br>S27 | GPDAT<br>S26 | GPDAT<br>S25 | GPDAT<br>S24 | GPDAT<br>S23 | GPDAT<br>S22 | GPDAT<br>S21 | GPDAT<br>S20 | GPDAT<br>S19 | GPDAT<br>S18 | GPDAT<br>S17 | GPDAT<br>S16 |
| RW           |
|              |              |              |              |              |              |              |              |              |              |              |              |              |              |              |              |
| 15           | 14           | 13           | 12           | 11           | 10           | 9            | 8            | 7            | 6            | 5            | 4            | 3            | 2            | 1            | 0            |
| GPDAT<br>S15 | GPDAT<br>S14 | GPDAT<br>S13 | GPDAT<br>S12 | GPDAT<br>S11 | GPDAT<br>S10 | GPDAT<br>S9  | GPDAT<br>S8  | GPDAT<br>S7  | GPDAT<br>S6  | GPDAT<br>S5  | GPDAT<br>S4  | GPDAT<br>S3  | GPDAT<br>S2  | GPDAT<br>S1  | GPDAT<br>S0  |
| RW           |

Address: GPIOnBaseAddress + 0x004

**Reset:** 0x0000 0000

**Description:** Sets specific bits of the *GPIOn\_DAT* register. Reading returns the GPIOn\_DAT

register content. All bits are cleared by PORnot reset only. Not changed by

PRESETnot reset.

GPDATS[31:0] GPIOx data set.

0: no effect

1: sets corresponding bit in GPIOn\_DAT

#### GPIOn\_DATC

#### **GPIO** data clear register

| 31           | 30           | 29           | 28           | 27           | 26           | 25           | 24           | 23           | 22           | 21           | 20           | 19           | 18           | 17           | 16           |
|--------------|--------------|--------------|--------------|--------------|--------------|--------------|--------------|--------------|--------------|--------------|--------------|--------------|--------------|--------------|--------------|
| GPDAT<br>C31 | GPDAT<br>C30 | GPDAT<br>C29 | GPDAT<br>C28 | GPDAT<br>C27 | GPDAT<br>C26 | GPDAT<br>C25 | GPDAT<br>C24 | GPDAT<br>C23 | GPDAT<br>C22 | GPDAT<br>C21 | GPDAT<br>C20 | GPDAT<br>C19 | GPDAT<br>C18 | GPDAT<br>C17 | GPDAT<br>C16 |
| RW           |
| 15           | 14           | 13           | 12           | 11           | 10           | 9            | 8            | 7            | 6            | 5            | 4            | 3            | 2            | 1            | 0            |
| GPDAT<br>C15 | GPDAT<br>C14 | GPDAT<br>C13 | GPDAT<br>C12 | GPDAT<br>C11 | GPDAT<br>C10 | GPDAT<br>C9  | GPDAT<br>C8  | GPDAT<br>C7  | GPDAT<br>C6  | GPDAT<br>C5  | GPDAT<br>C4  | GPDAT<br>C3  | GPDAT<br>C2  | GPDAT<br>C1  | GPDAT<br>C0  |
| RW           |

Address: GPIOnBaseAddress + 0x008



**Reset:** 0x0000 0000

**Description:** Clears specific bits of the *GPIOn\_DAT* register. Reading returns the GPIOn\_DAT

register content. All bits are cleared by PORnot reset only. Not changed by

PRESETnot reset.

GPDATC[31:0] GPIOx data clear.

0: no effect

1: clears corresponding bit in GPIOn\_DAT

#### **GPIOn PDIS**

#### GPIO pull disable register

| 31         | 30         | 29         | 28         | 27         | 26         | 25         | 24         | 23         | 22         | 21         | 20         | 19         | 18         | 17         | 16         |
|------------|------------|------------|------------|------------|------------|------------|------------|------------|------------|------------|------------|------------|------------|------------|------------|
| PDIS<br>31 | PDIS<br>30 | PDIS<br>29 | PDIS<br>28 | PDIS<br>27 | PDIS<br>26 | PDIS<br>25 | PDIS<br>24 | PDIS<br>23 | PDIS<br>22 | PDIS<br>21 | PDIS<br>20 | PDIS<br>19 | PDIS<br>18 | PDIS<br>17 | PDIS<br>16 |
| RW         |
| 15         | 14         | 13         | 12         | 11         | 10         | 9          | 8          | 7          | 6          | 5          | 4          | 3          | 2          | 1          | 0          |
| PDIS<br>15 | PDIS<br>14 | PDIS<br>13 | PDIS<br>12 | PDIS<br>11 | PDIS<br>10 | PDIS<br>9  | PDIS<br>8  | PDIS<br>7  | PDIS<br>6  | PDIS<br>5  | PDIS<br>4  | PDIS<br>3  | PDIS<br>2  | PDIS<br>1  | PDIS<br>0  |
| RW         |

Address: GPIOnBaseAddress + 0x00C

**Reset:** 0x0000 0000<sup>(b)</sup>

**Description:** Enables or disables the pull-up and pull-down associated with the GPIO pad.

Regardless of the setting in this register, pull-up and pull-down are disabled when the pin is set in the output direction (by programming the *GPIOn\_DIR* register when the GPIO line is not in alternate function mode, or through the alternate function peripheral). All bits are cleared by PORnot reset only. Not changed by PRESETnot

system reset.

PDIS[31:0] GPIOx pull-up/-down disable. Returns the last value written in the register.

0: enabled if pin is an input (default after reset) 1: disabled

#### **GPIOn DIR**

#### **GPIO** direction register

| 31    | 30    | 29    | 28    | 27    | 26    | 25    | 24    | 23    | 22    | 21    | 20    | 19    | 18    | 17    | 16    |
|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|
| GPDIR |
| 31    | 30    | 29    | 28    | 27    | 26    | 25    | 24    | 23    | 22    | 21    | 20    | 19    | 18    | 17    | 16    |
| RW    |
|       |       |       |       |       |       |       |       |       |       |       |       |       |       |       |       |
| 15    | 14    | 13    | 12    | 11    | 10    | 9     | 8     | 7     | 6     | 5     | 4     | 3     | 2     | 1     | 0     |
| GPDIR |
| 15    | 14    | 13    | 12    | 11    | 10    | 9     | 8     | 7     | 6     | 5     | 4     | 3     | 2     | 1     | 0     |
| RW    |

Address: GPIOnBaseAddress + 0x010

**Reset:** 0x0000 0000

**Description:** Configures the direction of the GPIO pin to be input or output. Only applies when the

alternate function of the GPIO is not enabled (corresponding bit cleared in register

b. For GPIO3, the reset value is 0xFFFF FFFF.



213/384

*GPIOn\_AFSLA/B*), and when *PMU\_CTRL*.IOFORCE is not asserted. When the pin is programmed as an output, pull-up and pull-down are disabled, regardless of the setting in *GPIOn\_PDIS*. All bits are cleared by PORnot reset only. Not changed by PRESETnot system reset.

GPDIR[31:0] GPIOx direction. GPIO pin direction when the corresponding GPIOn\_AFSLA/B bit is cleared and when PMU\_CTRL.IOFORCE is low.

0: corresponding output pin is input.

1: corresponding output pin is output, pull-up and pull-down are disabled.

#### GPIOn\_DIRS

#### **GPIO** direction set register

| 31           | 30           | 29           | 28           | 27           | 26           | 25           | 24           | 23           | 22           | 21           | 20           | 19           | 18           | 17           | 16           |
|--------------|--------------|--------------|--------------|--------------|--------------|--------------|--------------|--------------|--------------|--------------|--------------|--------------|--------------|--------------|--------------|
| GPDIR<br>S31 | GPDIR<br>S30 | GPDIR<br>S29 | GPDIR<br>S28 | GPDIR<br>S27 | GPDIR<br>S26 | GPDIR<br>S25 | GPDIR<br>S24 | GPDIR<br>S23 | GPDIR<br>S22 | GPDIR<br>S21 | GPDIR<br>S20 | GPDIR<br>S19 | GPDIR<br>S18 | GPDIR<br>S17 | GPDIR<br>S16 |
| RW           |
|              |              |              |              |              |              |              |              |              |              |              |              |              |              |              |              |
| 15           | 14           | 13           | 12           | 11           | 10           | 9            | 8            | 7            | 6            | 5            | 4            | 3            | 2            | 1            | 0            |
| GPDIR<br>S15 | GPDIR<br>S14 | GPDIR<br>S13 | GPDIR<br>S12 | GPDIR<br>S11 | GPDIR<br>S10 | GPDIR<br>S9  | GPDIR<br>S8  | GPDIR<br>S7  | GPDIR<br>S6  | GPDIR<br>S5  | GPDIR<br>S4  | GPDIR<br>S3  | GPDIR<br>S2  | GPDIR<br>S1  | GPDIR<br>S0  |
| RW           |

Address: GPIOnBaseAddress + 0x014

**Reset:** 0x0000 0000

**Description:** Sets specific bits of the *GPIOn DIR* register. Reading returns the GPIOn DIR

content. All bits are cleared by PORnot reset only. Not changed by PRESETnot

system reset.

GPDIRS[31:0] GPIOx direction set.

0: no effect

1: sets corresponding bit in register GPIOn\_DIR

#### **GPIOn\_DIRC**

#### **GPIO** direction clear register

| 31           | 30           | 29           | 28           | 27           | 26           | 25           | 24           | 23           | 22           | 21           | 20           | 19           | 18           | 17           | 16           |
|--------------|--------------|--------------|--------------|--------------|--------------|--------------|--------------|--------------|--------------|--------------|--------------|--------------|--------------|--------------|--------------|
| GPDIR<br>C31 | GPDIR<br>C30 | GPDIR<br>C29 | GPDIR<br>C28 | GPDIR<br>C27 | GPDIR<br>C26 | GPDIR<br>C25 | GPDIR<br>C24 | GPDIR<br>C23 | GPDIR<br>C22 | GPDIR<br>C21 | GPDIR<br>C20 | GPDIR<br>C19 | GPDIR<br>C18 | GPDIR<br>C17 | GPDIR<br>C16 |
| RW           |
| 15           | 14           | 13           | 12           | 11           | 10           | 9            | 8            | 7            | 6            | 5            | 4            | 3            | 2            | 1            | 0            |
| GPDIR<br>C15 | GPDIR<br>C14 | GPDIR<br>C13 | GPDIR<br>C12 | GPDIR<br>C11 | GPDIR<br>C10 | GPDIR<br>C9  | GPDIR<br>C8  | GPDIR<br>C7  | GPDIR<br>C6  | GPDIR<br>C5  | GPDIR<br>C4  | GPDIR<br>C3  | GPDIR<br>C2  | GPDIR<br>C1  | GPDIR<br>C0  |
| RW           |

Address: GPIOnBaseAddress + 0x018

**Reset:** 0x0000 0000

**Description:** Clears specific bits of the *GPIOn\_DIR* register. A read returns the GPIOn\_DIR

contents. All bits are cleared by PORnot reset only. Not changed by PRESETnot

system reset.

GPDIRC[31:0] GPIOx direction clear.

0: no effect

1: clears corresponding bit in register GPIOn\_DIR



## GPIOn\_SLPM

#### **GPIO** sleep mode register

| 31         | 30         | 29         | 28         | 27         | 26         | 25         | 24         | 23         | 22         | 21         | 20         | 19         | 18         | 17         | 16         |
|------------|------------|------------|------------|------------|------------|------------|------------|------------|------------|------------|------------|------------|------------|------------|------------|
| SLPM<br>31 | SLPM<br>30 | SLPM<br>29 | SLPM<br>28 | SLPM<br>27 | SLPM<br>26 | SLPM<br>25 | SLPM<br>24 | SLPM<br>23 | SLPM<br>22 | SLPM<br>21 | SLPM<br>20 | SLPM<br>19 | SLPM<br>18 | SLPM<br>17 | SLPM<br>16 |
| RW         |
| 15         | 14         | 13         | 12         | 11         | 10         | 9          | 8          | 7          | 6          | 5          | 4          | 3          | 2          | 1          | 0          |
| SLPM<br>15 | SLPM<br>14 | SLPM<br>13 | SLPM<br>12 | SLPM<br>11 | SLPM<br>10 | SLPM<br>9  | SLPM<br>8  | SLPM<br>7  | SLPM<br>6  | SLPM<br>5  | SLPM<br>4  | SLPM<br>3  | SLPM<br>2  | SLPM<br>1  | SLPM<br>0  |
| RW         |

Address: GPIOnBaseAddress + 0x01C

**Reset:** 0x0000 0000

**Description:** Defines the GPIO mode when sleep or deep-sleep mode is entered, that is when

*PMU\_CTRL*.IOFORCE is high. Each GPIO can be configured to be forced in the input direction with pull-up or pull-down enabled when IOFORCE is high, overriding the

normal settings defined by GPIOn\_DIR/GPIOn\_DAT/GPIOn\_PDIS and

GPIOn\_AFSLA/B. When PMU\_CTRL.IOFORCE returns low (after sleep or deep-

sleep exit) the GPIOs return to the normal settings defined by GPIOn\_DIR/GPIOn\_DAT/GPIOn\_PDIS and GPIOn\_AFSLA/B.

A read from this register returns the last value written into it. All bits are cleared by

PORnot reset only. Not changed by PRESETnot system reset.

SLPM[31:0] GPIOx sleep mode. Defines the GPIO mode when sleep or deep-sleep mode is entered.

0: switched to input with pull-up/-down enabled when PMU\_CTRL.IOFORCE is high.

1: remains controlled by registers GPIOn\_DAT/GPIOn\_DIR/GPIOn\_PDIS (when GPIOn\_AFSLA/B = 00) or on-chip peripherals (when GPIOn\_AFSLA/B not = 00) when IOFORCE is high.

#### GPIOn\_AFSLA

#### **GPIO** alternate function select A register

| 3   | 1   | 30           | 29           | 28           | 27           | 26           | 25           | 24           | 23           | 22           | 21           | 20           | 19           | 18           | 17           | 16           |
|-----|-----|--------------|--------------|--------------|--------------|--------------|--------------|--------------|--------------|--------------|--------------|--------------|--------------|--------------|--------------|--------------|
| GP/ |     | PAFS<br>A30  | GPAFS<br>A29 | GPAFS<br>A28 | GPAFS<br>A27 | GPAFS<br>A26 | GPAFS<br>A25 | GPAFS<br>A24 | GPAFS<br>A23 | GPAFS<br>A22 | GPAFS<br>A21 | GPAFS<br>A20 | GPAFS<br>A19 | GPAFS<br>A18 | GPAFS<br>A17 | GPAFS<br>A16 |
| R   | W I | RW           |
| 1   | 5   | 14           | 13           | 12           | 11           | 10           | 9            | 8            | 7            | 6            | 5            | 4            | 3            | 2            | 1            | 0            |
| GP/ |     | SPAF<br>SA14 | GPAFS<br>A13 | GPAFS<br>A12 | GPAFS<br>A11 | GPAFS<br>A10 | GPAFS<br>A9  | GPAFS<br>A8  | GPAFS<br>A7  | GPAFS<br>A6  | GPAFS<br>A5  | GPAFS<br>A4  | GPAFS<br>A3  | GPAFS<br>A2  | GPAFS<br>A1  | GPAFS<br>A0  |
| R   | W I | RW           |

Address: GPIOnBaseAddress + 0x020

**Reset:** 0x0000 0000. The reset value for GPIO3 is 0xFFF FFFF.

**Description:** These two registers select together the alternate functions for the GPIO lines (a line

may have up to three alternate functions). All bits are cleared by PORnot reset only,

therefore all GPIO direction/levels are controlled by registers

GPIOn DIR/GPIOn DAT/GPIOn PDIS by default after power-on reset. The registers

are not changed by PRESETnot system reset.



## GPIOn\_AFSLB

## **GPIO** alternate function select B register

| 31           | 30           | 29           | 28           | 27           | 26           | 25           | 24           | 23           | 22           | 21           | 20           | 19           | 18           | 17           | 16           |
|--------------|--------------|--------------|--------------|--------------|--------------|--------------|--------------|--------------|--------------|--------------|--------------|--------------|--------------|--------------|--------------|
| GPAFB<br>A31 | GPAFB<br>A30 | GPAFB<br>A29 | GPAFB<br>A28 | GPAFB<br>A27 | GPAFB<br>A26 | GPAFB<br>A25 | GPAFB<br>A24 | GPAFB<br>A23 | GPAFB<br>A22 | GPAFB<br>A21 | GPAFB<br>A20 | GPAFB<br>A19 | GPAFB<br>A18 | GPAFB<br>A17 | GPAFB<br>A16 |
| RW           |
| 15           | 14           | 13           | 12           | 11           | 10           | 9            | 8            | 7            | 6            | 5            | 4            | 3            | 2            | 1            | 0            |
| GPAFS<br>B15 | GPAF<br>SB14 | GPAFS<br>B13 | GPAFS<br>B12 | GPAFS<br>B11 | GPAFS<br>B10 | GPAFS<br>B9  | GPAFS<br>B8  | GPAFS<br>B7  | GPAFS<br>B6  | GPAFS<br>B5  | GPAFS<br>B4  | GPAFS<br>B3  | GPAFS<br>B2  | GPAFS<br>B1  | GPAFS<br>B0  |
| RW           |

Address: GPIOnBaseAddress + 0x024

**Reset:** 0x0000 0000

**Description:** 



Table 40. Alternate function selection

| GPIOn_AFSLA (bit y) | GPIOn_AFSLB (bit y) | GPIO [y] line mode                                                                                                                                                                                                                                                      |
|---------------------|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0                   | 0                   | General purpose IO line: the direction of the line is defined by bit y of <i>GPIOn_DIR</i> register, the level is defined by bit y of <i>GPIOn_DAT</i> register when configured as output, or can be read from bit y of GPIOn_DAT register when configured as an input. |
| 1                   | 0                   | Alternate function A: the GPIO line y is under control of an on-chip peripheral. <sup>(1)</sup>                                                                                                                                                                         |
| 0                   | 1                   | Alternate function B: the GPIO line y is under control of an on-chip peripheral. <sup>(1)</sup>                                                                                                                                                                         |
| 1                   | 1                   | Alternate function C: the GPIO line y is under control of an on-chip peripheral. (1)                                                                                                                                                                                    |

<sup>1.</sup> See Figure 9 on page 218.



Peripheral A Peripheral B Peripheral C Dir. Out Dir. Out Dir. Out In VDDIO Enable **GPIO**x block GPIO[32\*x+y] Input/ output control software Logic Ş GND Wake-up logic x = 0 to 3Interrupt detection logic y = 0 to 31VDD2 domain Gating

Figure 9. GPIO mode control multiplexors

In alternate function mode:

- the direction and level of the GPIO pin is controlled by the associated peripheral,
- GPIOn\_DIR and GPIOn\_DAT register values are ignored,
- data and control transfers are controlled by the associated peripheral or internal logic.
- the pull-up/down resistor is not automatically switched off if the alternate function is using the GPIO as an output pin, it can only be disabled by software setting GPIOn\_PDIS.PDIS.

The multiplexors for the alternate functions are not part of the GPIO block but, for implementation reasons, are instantiated near the I/O pads.



# GPIOn\_RIMSC

### Rising edge interrupt mask set clear register

| 31          | 30          | 29          | 28          | 27          | 26          | 25          | 24          | 23          | 22          | 21          | 20          | 19          | 18          | 17          | 16          |
|-------------|-------------|-------------|-------------|-------------|-------------|-------------|-------------|-------------|-------------|-------------|-------------|-------------|-------------|-------------|-------------|
| GPRIM<br>31 | GPRIM<br>30 | GPRIM<br>29 | GPRIM<br>28 | GPRIM<br>27 | GPRIM<br>26 | GPRIM<br>25 | GPRIM<br>24 | GPRIM<br>23 | GPRIM<br>22 | GPRIM<br>21 | GPRIM<br>20 | GPRIM<br>19 | GPRIM<br>18 | GPRIM<br>17 | GPRIM<br>16 |
| RW          |
| 15          | 14          | 13          | 12          | 11          | 10          | 9           | 8           | 7           | 6           | 5           | 4           | 3           | 2           | 1           | 0           |
| GPRIM<br>15 | GPRIM<br>14 | GPRIM<br>13 | GPRIM<br>12 | GPRIM<br>11 | GPRIM<br>10 | GPRIM<br>9  | GPRIM<br>8  | GPRIM<br>7  | GPRIM<br>6  | GPRIM<br>5  | GPRIM<br>4  | GPRIM<br>3  | GPRIM<br>2  | GPRIM<br>1  | GPRIM<br>0  |
| RW          |

Address: GPIOnBaseAddress + 0x040

**Reset:** 0x0000 0000

**Description:** When set, the corresponding pins trigger their individual interrupts and the combined

GPIOINTR line when a rising edge transition is detected on the corresponding GPIO line. Clearing a bit disables interrupt triggering on the rising edge for that pin. All bits are cleared by PORnot and system reset. See *GPIOn\_IS* register description for

more details.

GPRIM[31:0] GPIO x rising-edge detection interrupt mask. Shows corresponding pin rising-edge detection

interrupt status.

0: pin rising-edge detection interrupt masked 1: pin rising-edge detection interrupt enabled

#### **GPIOn FIMSC**

### GPIO falling edge interrupt mask set clear register

| 31          | 30          | 29          | 28          | 27          | 26          | 25          | 24          | 23          | 22          | 21          | 20          | 19          | 18          | 17          | 16          |
|-------------|-------------|-------------|-------------|-------------|-------------|-------------|-------------|-------------|-------------|-------------|-------------|-------------|-------------|-------------|-------------|
| GPFIM<br>31 | GPFIM<br>30 | GPFIM<br>29 | GPFIM<br>28 | GPFIM<br>27 | GPFIM<br>26 | GPFIM<br>25 | GPFIM<br>24 | GPFIM<br>23 | GPFIM<br>22 | GPFIM<br>21 | GPFIM<br>20 | GPFIM<br>19 | GPFIM<br>18 | GPFIM<br>17 | GPFIM<br>16 |
| RW          |
| 15          | 14          | 13          | 12          | 11          | 10          | 9           | 8           | 7           | 6           | 5           | 4           | 3           | 2           | 1           | 0           |
| GPFIM<br>15 | GPFIM<br>14 | GPFIM<br>13 | GPFIM<br>12 | GPFIM<br>11 | GPFIM<br>10 | GPFIM<br>9  | GPFIM<br>8  | GPFIM<br>7  | GPFIM<br>6  | GPFIM<br>5  | GPFIM<br>4  | GPFIM<br>3  | GPFIM<br>2  | GPFIM<br>1  | GPFIM<br>0  |
| RW          |

Address: GPIOnBaseAddress + 0x044

**Reset:** 0x0000 0000

**Description:** When set, the corresponding pins trigger their individual interrupts and the combined

GPIOINTR line when a falling edge transition is detected on the corresponding GPIO line. Clearing a bit disables interrupt triggering on the falling edge for that pin. All bits are cleared by PORnot and system reset. See *GPIOn\_IS* register description for more

details.

GPFIM[31:0] GPIOx falling-edge detection interrupt mask. Shows corresponding pin falling-edge detection interrupt status.

0: pin falling-edge detection interrupt masked 1: pin falling-edge detection interrupt enabled



#### GPIOn IS **GPIO** interrupt status register 22 19 31 30 29 28 27 26 25 24 23 21 20 18 17 16 GPIS31 GPIS30 GPIS29 GPIS28 GPIS27 GPIS26 GPIS25 GPIS24 GPIS23 GPIS22 GPIS21 GPIS20 GPIS19 GPIS18 GPIS17 GPIS16 R R R R R R R R R R R R R R 15 14 13 12 11 10 9 8 7 6 5 4 3 2 0 GPIS15 GPIS14 GPIS13 GPIS12 GPIS11 GPIS10 GPIS9 GPIS8 GPIS7 GPIS6 GPIS5 GPIS4 GPIS3 GPIS2 GPIS1 GPIS0 R R R R R R R R R

Address: GPIOnBaseAddress + 0x048

**Reset:** 0x0000 0000

**Description:** Bits read as 1 in this register mean a rising edge transition (if corresponding

*GPIOn\_RIMSC* bit is set) or a falling edge transition (if corresponding *GPIOn\_FIMSC* bit is set) occurs. Bits read as 0 indicate that either no interrupt has been generated, or the interrupt is disabled (masked). Bits are cleared by PORnot and system reset.

GPIO interrupts are controlled by four registers. Any GPIO can be independently enabled or disabled (masked) for interrupt generation. For each GPIO, one can select which edge (rising, falling or both) will trigger an interrupt. All individual GPIO interrupt signals for the 32 GPIOs of a block are ORed together to produce a single interrupt output, GPIOINTR, sent to the interrupt controller. The software must clear the interrupt to enable any further interrupts.

Setting *GPIOn\_RIMSC* causes the corresponding GPIO to send an interrupt when a rising edge is detected on the GPIO input.

Setting *GPIOn\_FIMSC* causes the corresponding GPIO to send an interrupt when a falling edge is detected on the GPIO input.

Therefore, when the same bits are set in GPIOn\_RISMC and GPIOn\_FIMSC, both edges (rising and falling) will send an interrupt, and when the same bits are cleared in GPIOn\_RISMC and GPIOn\_FIMSC, the interrupt detection for that GPIO is disabled (masked). Detected interrupts are recorded in the GPIOn\_IS register and are cleared by writing 1 in the corresponding bit of the *GPIOn\_IC* register.

Interrupt detection logic works with PCLK. The GPIO signals are resynchronized to PCLK, except when the GPIO is an output (*GPIOn\_DIRx* = 1, with *GPIOn\_AFSLAx/GPIOn\_AFSLBx* = 0); since the data is already synchronous to PCLK, the synchronization stage is bypassed.

GPIS[31:0] GPIO x interrupt status. Indicates status of interrupt on corresponding pin. A write has no effect.

0: GPIO line interrupt not active

1: GPIO line asserting interrupt



#### GPIOn IC **GPIO** interrupt clear register 31 30 29 26 25 22 21 20 19 18 17 28 27 24 23 16 GPIC **GPIC** GPIC **GPIC** GPIC GPIC **GPIC** 31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 W W W W W W W W W W W W W W W W 15 14 13 12 11 10 9 8 7 6 5 4 3 2 0 GPIC GPIC GPIC GPIC GPIC **GPIC GPIC GPIC GPIC GPIC GPIC GPIC GPIC GPIC GPIC GPIC** 15 14 13 12 11 10 9 8 6 5 4 3 2 0 W W W W W W W W W W W W W W W W

Address: GPIOnBaseAddress + 0x04C

**Reset:** 0x0000 0000

**Description:** Write-only register. All bits are cleared by PORnot and system reset.

GPIC[31:0] GPIO x interrupt clear. Clears the corresponding interrupt edge detection logic register

(GPIOn\_RIMSC or GPIOn\_FIMSC).

0: no effect 1: clears interrupt edge detection logic

### GPIOn\_RWMSC

### GPIO rising edge wake-up mask set clear register

| 31          | 30          | 29          | 28          | 27          | 26          | 25          | 24          | 23          | 22          | 21          | 20          | 19          | 18          | 17          | 16          |
|-------------|-------------|-------------|-------------|-------------|-------------|-------------|-------------|-------------|-------------|-------------|-------------|-------------|-------------|-------------|-------------|
| GPR<br>WM31 | GPR<br>WM30 | GPR<br>WM29 | GPR<br>WM28 | GPR<br>WM27 | GPR<br>WM26 | GPR<br>WM25 | GPR<br>WM24 | GPR<br>WM23 | GPR<br>WM22 | GPR<br>WM21 | GPR<br>WM20 | GPR<br>WM19 | GPR<br>WM18 | GPR<br>WM17 | GPR<br>WM16 |
| RW          |
| 15          | 14          | 13          | 12          | 11          | 10          | 9           | 8           | 7           | 6           | 5           | 4           | 3           | 2           | 1           | 0           |
| GPR<br>WM15 | GPR<br>WM14 | GPR<br>WM13 | GPR<br>WM11 | GPR<br>WM11 | GPR<br>WM10 | GPR<br>WM9  | GPR<br>WM8  | GPR<br>WM7  | GPR<br>WM6  | GPR<br>WM5  | GPR<br>WM4  | GPR<br>WM3  | GPR<br>WM2  | GPR<br>WM1  | GPR<br>WM0  |
| RW          |

Address: GPIOnBaseAddress + 0x050

**Reset:** 0x0000 0000

**Description:** When bits are set to 1 in this register, the corresponding pins trigger a system wake-

up from sleep/deep-sleep (asserting GPIOWKUP line) when a rising-edge transition is detected on the corresponding GPIO line. Clearing a bit disables wake-up triggering on the rising edge for that pin. All bits are cleared by PORnot reset only. This register is not changed by system reset. See *GPIOn\_WKS* register description

for more details.

GPRWM[31:0] GPIO x rising-edge detection wakeup mask. Indicates corresponding pin rising-edge detection wakeup status.

0: corresponding pin rising-edge detection for wakeup is masked.

1: corresponding pin rising-edge detection for wakeup is enabled.



### **GPIOn FWMSC**

### GPIO falling edge wake-up mask set clear register

| 31          | 30          | 29          | 28          | 27          | 26          | 25          | 24          | 23          | 22          | 21          | 20          | 19          | 18          | 17          | 16          |
|-------------|-------------|-------------|-------------|-------------|-------------|-------------|-------------|-------------|-------------|-------------|-------------|-------------|-------------|-------------|-------------|
| GPF<br>WM31 | GPF<br>WM30 | GPF<br>WM29 | GPF<br>WM28 | GPF<br>WM27 | GPF<br>WM26 | GPF<br>WM25 | GPF<br>WM24 | GPF<br>WM23 | GPF<br>WM22 | GPF<br>WM21 | GPF<br>WM20 | GPF<br>WM19 | GPF<br>WM18 | GPF<br>WM17 | GPF<br>WM16 |
| RW          |
|             |             |             |             |             |             | _           | _           | _           | _           | _           |             |             |             |             | _           |
| 15          | 14          | 13          | 12          | 11          | 10          | 9           | 8           | /           | 6           | 5           | 4           | 3           | 2           | 1           | 0           |
| GPF<br>WM15 | GPF<br>WM14 | GPF<br>WM13 | GPF<br>WM11 | GPF<br>WM11 | GPF<br>WM10 | GPF<br>WM9  | GPF<br>WM8  | GPF<br>WM7  | GPF<br>WM6  | GPF<br>WM5  | GPF<br>WM4  | GPF<br>WM3  | GPF<br>WM2  | GPF<br>WM1  | GPF<br>WM0  |
| RW          |

Address: GPIOnBaseAddress + 0x054

Reset: 0x0000 0000

**Description:** When bits are set to 1 in this register, the corresponding pins trigger a system wake-

up from sleep/deep-sleep (asserting GPIOWKUP line) when a falling-edge transition is detected on the corresponding GPIO line. Clearing a bit disables wake-up triggering on the falling edge for that pin. All bits are cleared by PORnot reset only. The register is not changed by system reset. See GPIOn\_WKS register description

for more details.

GPFWM[31:0] GPIO x falling-edge detection wakeup mask. Indicates corresponding pin falling-edge detection wakeup status.

0: corresponding pin falling-edge detection for wakeup is masked.

1: corresponding pin falling-edge detection for wakeup is enabled.

### GPIOn\_WKS

#### GPIO wakeup status register

| 31          | 30          | 29          | 28          | 27          | 26          | 25          | 24          | 23          | 22          | 21          | 20          | 19          | 18          | 17          | 16          |
|-------------|-------------|-------------|-------------|-------------|-------------|-------------|-------------|-------------|-------------|-------------|-------------|-------------|-------------|-------------|-------------|
| GPWK<br>S31 | GPWK<br>S30 | GPWK<br>S29 | GPWK<br>S28 | GPWK<br>S27 | GPWK<br>S26 | GPWK<br>S25 | GPWK<br>S24 | GPWK<br>S23 | GPWK<br>S22 | GPWK<br>S21 | GPWK<br>S20 | GPWK<br>S19 | GPWK<br>S18 | GPWK<br>S17 | GPWK<br>S16 |
| RH          |
| 15          | 14          | 13          | 12          | 11          | 10          | 9           | 8           | 7           | 6           | 5           | 4           | 3           | 2           | 1           | 0           |
| GPWK<br>S15 | GPWK<br>S14 | GPWK<br>S13 | GPWK<br>S11 | GPWK<br>S11 | GPWK<br>S10 | GPWK<br>S9  | GPWK<br>S8  | GPWK<br>S7  | GPWK<br>S6  | GPWK<br>S5  | GPWK<br>S4  | GPWK<br>S3  | GPWK<br>S2  | GPWK<br>S1  | GPWK<br>S0  |
| RH          |

Address: GPIOnBaseAddress + 0x058

Reset: 0x0000 0000

**Description:** Indicates which GPIO triggered the wake-up event. Several bits may be read as 1

since memorization is performed from the entry to sleep/deep-sleep mode until an actual exit from this mode (several 32 kHz clock cycles). All bits are cleared by a

PORnot reset. The register is not changed by PRESETnot system reset.

GPIO wake-ups are controlled by two registers. Any GPIO can be independently enabled or disabled (masked) for wakeup event generation. For each GPIO, one can select which edge (rising, falling or both) will trigger a wakeup from sleep/deep-sleep mode. All individual GPIO wakeup signals for the 32 GPIOs of a block are ORed together to produce a single wakeup output, GPIOWKUP, sent to the PMU. After wakeup, the software

determines which GPIO triggered the wakeup event.



Setting *GPIOn\_RWMSC* causes the corresponding GPIO to send a wakeup event when a rising edge is detected on the GPIO input (asynchronous detection).

Setting *GPIOn\_FWMSC* causes the corresponding GPIO to send a wakeup event when a falling edge is detected on the GPIO input (asynchronous detection).

Therefore, when the same bits are set in *GPIOn\_RWMSC* and *GPIOn\_FWMSC*, both edges (rising and falling) will send a wakeup event. When the same bits are cleared in these registers, wakeup generation for that GPIO is disabled (masked). Detected wakeups are recorded in GPIOn\_WKS. When *PMU\_CTRL*.IOFORCE is low, this register is cleared, a read returns zero and writes are ignored. Therefore, the software must read this register upon wakeup to determine which GPIO woke up the device from sleep/deep-sleep before restoring normal GPIO usage by writing 1 to PMU\_CTRL.IOFORCE.

GPWKS[31:0] GPIO x wake-up status. Indicates which GPIO triggered the last wakeup.

0: corresponding GPIO did not trigger wake-up

1: corresponding GPIO triggered wake-up

### GPIOnPeriphID0

## GPIO peripheral identification register 0

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20     | 19    | 18 | 17 | 16 |
|----|----|----|----|----|----|----|----|----|----|----|--------|-------|----|----|----|
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0      | 0     | 0  | 0  | 0  |
| R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R      | R     | R  | R  | R  |
| 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7  | 6  | 5  | 4      | 3     | 2  | 1  | 0  |
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |    |    |    | PartNu | mber0 |    |    |    |
| R  | R  | R  | R  | R  | R  | R  | R  |    |    |    | R      | !     |    |    |    |

**Address:** GPIOnBaseAddress + 0xFE0

**Reset:** 0x0000 0060

**Description:** PartNumber0 returns 0x60.

### **GPIOnPeriphID1**

### **GPIO** peripheral identification register 1

|   | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22   | 21    | 20 | 19 | 18     | 17     | 16 |
|---|----|----|----|----|----|----|----|----|----|------|-------|----|----|--------|--------|----|
|   | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0    | 0     | 0  | 0  | 0      | 0      | 0  |
| • | R  | R  | R  | R  | R  | R  | R  | R  | R  | R    | R     | R  | R  | R      | R      | R  |
|   | 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7  | 6    | 5     | 4  | 3  | 2      | 1      | 0  |
|   | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |    | Desi | gner0 |    |    | PartNu | ımber1 |    |
|   | R  | R  | R  | R  | R  | R  | R  | R  |    | F    | 3     |    | •  | F      | 3      |    |

Address: GPIOnBaseAddress + 0xFE4

**Reset:** 0x0000 0000

**Description:** Designer0 returns 0x0, PartNumber1 returns 0x0.



# **GPIOnPeriphID2**

# **GPIO** peripheral identification register 2

|   | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22   | 21    | 20 | 19 | 18   | 17    | 16 |
|---|----|----|----|----|----|----|----|----|----|------|-------|----|----|------|-------|----|
|   | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0    | 0     | 0  | 0  | 0    | 0     | 0  |
| • | R  | R  | R  | R  | R  | R  | R  | R  | R  | R    | R     | R  | R  | R    | R     | R  |
|   | 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7  | 6    | 5     | 4  | 3  | 2    | 1     | 0  |
|   | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |    | Revi | ision |    |    | Desi | gner1 |    |
|   | R  | R  | R  | R  | R  | R  | R  | R  |    | F    | 3     |    |    | F    | 3     |    |

Address: GPIOnBaseAddress + 0xFE8

**Reset:** 0x0000 0018

**Description:** Revision returns 0x1, Designer1 returns 0x8.

# **GPIOnPeriphID3**

# **GPIO** peripheral identification register 3

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20      | 19      | 18 | 17 | 16 |
|----|----|----|----|----|----|----|----|----|----|----|---------|---------|----|----|----|
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0       | 0       | 0  | 0  | 0  |
| R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R       | R       | R  | R  | R  |
| 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7  | 6  | 5  | 4       | 3       | 2  | 1  | 0  |
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |    |    |    | Configu | uration |    |    |    |
| R  | R  | R  | R  | R  | R  | R  | R  |    |    |    | F       | }       |    |    |    |

Address: GPIOnBaseAddress + 0xFEC

**Reset:** 0x0000 001F

**Description:** Configuration returns 0x1F (32 lines).

### **GPIOnPCellID0**

# **GPIO PCell identification register 0**

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20    | 19      | 18 | 17 | 16 |
|----|----|----|----|----|----|----|----|----|----|----|-------|---------|----|----|----|
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0     | 0       | 0  | 0  | 0  |
| R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R     | R       | R  | R  | R  |
|    |    |    |    |    |    |    |    |    |    |    |       |         |    |    |    |
| 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7  | 6  | 5  | 4     | 3       | 2  | 1  | 0  |
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |    |    |    | GPIOP | CellID0 |    |    |    |
| B  | R  | R  | R  | R  | R  | R  | R  |    |    |    | F     | }       |    |    |    |

Address: GPIOnBaseAddress + 0xFF0

**Reset:** 0x0000 000D

**Description:** GPIOPCellID0 returns 0x0D.



### **GPIOnPCellID1**

# **GPIO PCell identification register 1**

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20    | 19      | 18 | 17 | 16 |
|----|----|----|----|----|----|----|----|----|----|----|-------|---------|----|----|----|
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0     | 0       | 0  | 0  | 0  |
| R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R     | R       | R  | R  | R  |
| 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7  | 6  | 5  | 4     | 3       | 2  | 1  | 0  |
|    |    |    |    |    |    |    |    | ,  |    |    |       |         |    | •  |    |
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |    |    |    | GPIOP | CellID1 |    |    |    |
| R  | R  | R  | R  | R  | R  | R  | R  |    |    |    | F     | l       |    |    |    |

Address: GPIOnBaseAddress + 0xFF4

**Reset:** 0x0000 00F0

**Description:** GPIOPCellID1 returns 0xF0.

### **GPIOnPCellID2**

# **GPIO PCell identification register 2**

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20    | 19      | 18 | 17 | 16 |
|----|----|----|----|----|----|----|----|----|----|----|-------|---------|----|----|----|
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0     | 0       | 0  | 0  | 0  |
| R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R     | R       | R  | R  | R  |
|    |    |    |    |    |    |    |    |    |    |    |       |         |    |    |    |
| 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7  | 6  | 5  | 4     | 3       | 2  | 1  | 0  |
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |    |    |    | GPIOP | CellID2 |    |    |    |
| R  | R  | R  | R  | R  | R  | R  | R  | R  |    |    |       |         |    |    |    |

Address: GPIOnBaseAddress + 0xFF8

**Reset:** 0x0000 0005

**Description:** GPIOPCellID2 returns 0x05.

### **GPIOnPCellID3**

# **GPIO PCell identification register 3**

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23  | 22 | 21 | 20    | 19      | 18 | 17 | 16 |
|----|----|----|----|----|----|----|----|-----|----|----|-------|---------|----|----|----|
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0   | 0  | 0  | 0     | 0       | 0  | 0  | 0  |
| R  | R  | R  | R  | R  | R  | R  | R  | R   | R  | R  | R     | R       | R  | R  | R  |
| 45 |    | 40 | 40 |    | 40 | •  |    | _   | •  | _  |       |         |    |    | •  |
| 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  | /   | 6  | 5  | 4     | 3       | 2  | ı  | 0  |
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |     |    |    | GPIOP | CellID3 |    |    |    |
| R  | R  | R  | R  | R  | R  | R  | R  | l B |    |    |       |         |    |    |    |

Address: GPIOnBaseAddress + 0xFFC

**Reset:** 0x0000 00B1

**Description:** GPIOPCellID3 returns 0xB1.



# 20 USB On-The-Go interface (USBOTG) registers

# 20.1 L2CC register addressing

Register addresses are provided as the L2CC base address, L2CCBaseAddress, plus the register offset.

The L2CCBaseAddress is 0x1017 0000.

# 20.2 L2CC register summary

Table 41. USBOTG register and memory map

| Offset        | Register                                | Description                                                                                                                                                                                                                                                                   |
|---------------|-----------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0x00 - 0x0F   | Common USB                              | Core status information and core control.                                                                                                                                                                                                                                     |
| 0x10 - 0x1F   | Indexed endpoint control and status     | Status and control information for the currently selected (by index register) endpoint. The registers mapped into this section depend on whether the core is in peripheral or host mode and on the value of the index register ( <i>OTG_INDX</i> ).                           |
| 0x20 - 0x3F   | FIFOs                                   | Access to the endpoint FIFOs.                                                                                                                                                                                                                                                 |
| 0x60 - 0x6F   | Additional control                      | Additional device status and control information.                                                                                                                                                                                                                             |
| 0x70 - 0x77   | ULPI control                            | Additional status, control and data information.                                                                                                                                                                                                                              |
| 0x78 - 0x7F   | Additional configuration                | Additional configuration registers.                                                                                                                                                                                                                                           |
| 0x80 - 0xFF   | Target endpoint control                 | Target function and hub address details for each endpoint. Accessible in host mode only.                                                                                                                                                                                      |
| 0x100 - 0x1FF | Non-indexed endpoint control and status | Direct access to endpoint control and status registers. The registers available at range (0x10 - 0x1F) accessible independently of the index register setting 0x100 to 0x10F are EP0 registers, 0x110 to 0x11F are EP1 registers, 0x120 to 0x12F are EP2 registers and so on. |
| 0x200         | Top-level control and status            | Clock and reset generators, DMA selector lines and mode selection.                                                                                                                                                                                                            |

Configuration of the OTG core register and memory map depends upon the host or device mode setting and the setting of the index register.

Table 42. USBOTG register list

|           | CCECT GIOGICION |                                              |                     |      |
|-----------|-----------------|----------------------------------------------|---------------------|------|
| Offset    | Register name   | Description                                  | Host <sup>(1)</sup> | Page |
| Common re | egisters        |                                              |                     |      |
| 0x00      | OTG_FADDR       | Function address register (device mode only) |                     | 232  |
| 0x01      | OTG_PWR         | Power register                               |                     | 232  |
| 0x02      | OTG_INTTX       | Tx interrupt register                        |                     | 233  |
| 0x04      | OTG_INTRX       | Rx interrupt register                        |                     | 233  |



Table 42. USBOTG register list (continued)

| Table 42.                        | USBOTG Tegister        | inst (continued)                             | •                   |      |
|----------------------------------|------------------------|----------------------------------------------|---------------------|------|
| Offset Register name Description |                        | Description                                  | Host <sup>(1)</sup> | Page |
| 0x06                             | OTG_INTTXEN            | Interrupt enable register for OTG_INTTX      |                     | 234  |
| 0x08                             | OTG_INTRXEN            | Interrupt enable register for OTG_INTRX      |                     | 234  |
| 0x0A                             | OTG_INTUSB             | Interrupt register for common USB interrupts |                     | 234  |
| 0x0B                             | OTG_INTUSBEN           | Interrupt enable register for OTG_INTUSB     |                     | 235  |
| 0x0C                             | OTG_FMNO               | Frame number register                        |                     | 235  |
| 0x0E                             | OTG_INDX               | Index register                               |                     | 236  |
| Indexed re                       | egisters               |                                              | •                   | ч    |
| 0x10                             | OTG_TXMAXP             | Max packet size register (Tx EPs)            |                     | 236  |
| 0x12                             | OTG_TXCSR              | Control/status register (Tx EPs)             |                     | 238  |
| 0x14                             | OTG_RXMAXP             | Max packet size register (Rx EPs)            |                     | 239  |
| 0x16                             | OTG_RXCSR              | Control/status register (Rx EPs)             |                     | 241  |
| 0x18                             | OTG_RXCNT              | Bytes received counter (Rx EPs)              |                     | 243  |
| 0x1A                             | OTG_TXTYPE             | Transaction control register (Tx EPs)        | Y                   | 243  |
| 0x1B                             | OTG_TXINTV             | Polling interval register (Tx EPs)           | Y                   | 244  |
| 0x1C                             | OTG_RXTYPE             | Transaction control register (Rx EPs)        | Y                   | 244  |
| 0x1D                             | OTG_RXINTV             | Polling interval register (Rx EPs)           | Y                   | 245  |
| 0x1F                             | OTG_CFD                | Core configuration (for EP0 only) register   |                     | 245  |
| FIFOs                            | 1                      |                                              |                     | 1    |
| 0x20                             | OTG_FIFO_0             | FIFO for EP0                                 |                     | -    |
| 0x24                             | OTG_FIFO_1             | FIFO for EP1                                 |                     | -    |
| 0x28                             | OTG_FIFO_2             | FIFO for EP2                                 |                     | -    |
| 0x2C                             | OTG_FIFO_3             | FIFO for EP3                                 |                     | -    |
| 0x30                             | OTG_FIFO_4             | FIFO for EP4                                 |                     | -    |
| 0x34                             | OTG_FIFO_5             | FIFO for EP5                                 |                     | -    |
| 0x38                             | OTG_FIFO_6             | FIFO for EP6                                 |                     | -    |
| 0x3C                             | OTG_FIFO_7             | FIFO for EP7                                 |                     | -    |
| Dynamic I                        | FIFO control registers |                                              |                     |      |
| 0x60                             | OTG_DEVCTL             | Device control register                      |                     | 247  |
| 0x62                             | OTG_TXFSZ              | Tx FIFO size register                        |                     | 248  |
| 0x63                             | OTG_RXFSZ              | Rx FIFO size register                        |                     | 248  |
| 0x64                             | OTG_TXFA               | Tx FIFO address register                     |                     | 249  |
| 0x66                             | OTG_RXFA               | Rx FIFO address register                     |                     | 249  |
| 0x6C                             | OTG_HWVER              | Hardware version number register             |                     | 371  |
| ULPI regis                       | sters                  |                                              | ·                   | •    |
| 0x70                             | OTG_UVBCTRL            | ULPI VBUS control register                   |                     | 249  |



Table 42. USBOTG register list (continued)

| Offset        | Register name     | Description                    | Host <sup>(1)</sup> | Page |
|---------------|-------------------|--------------------------------|---------------------|------|
| 0x71          | OTG_UCKIT         | ULPI VBUS CarKit register      |                     | 250  |
| 0x72          | OTG_UINTMASK      | ULPI INT mask register         |                     | 250  |
| 0x73          | OTG_UINTSRC       | ULPI INT source register       |                     | 251  |
| 0x74          | OTG_UREGDATA      | ULPI Reg data register         |                     | 251  |
| 0x75          | OTG_UREGADDR      | ULPI Reg address register      |                     | 252  |
| 0x76          | OTG_UREGCTRL      | ULPI Reg control register      |                     | 252  |
| 0x77          | OTG_URAWDATA      | ULPI raw data register (async) |                     | 252  |
| 0x77          | OTG_URAWDATA      | ULPI raw data register (sync)  |                     | 252  |
| Additional of | control registers |                                |                     |      |
| 0x78          | OTG_EPINFO        | EP information register        |                     | 253  |
| 0x79          | OTG_RAMINFO       | RAM information register       |                     | 254  |
| 0x7A          | OTG_LINKINFO      | Link information register      |                     | 254  |
| 0x7B          | OTG_VPLEN         | VPLEN register                 |                     | 254  |
| 0x7C          | OTG_HSEOF1        | HS time buffer register        |                     | 255  |
| 0x7D          | OTG_FSEOF1        | FS time buffer register        |                     | 255  |
| 0x7E          | OTG_LSEOF1        | LS time buffer register        |                     | 255  |
| Target addr   | ess registers     |                                |                     |      |
| 0x80          | OTG_TXFAD0        | Tx function address register 0 | Υ                   | 256  |
| 0x82          | OTG_TXHAD0        | Tx hub address register 0      | Υ                   | 256  |
| 0x83          | OTG_TXHP0         | Tx hub port register 0         | Υ                   | 256  |
| 0x84          | OTG_RXFAD0        | Rx function address register 0 | Υ                   | 256  |
| 0x86          | OTG_RXHAD0        | Rx hub address register 0      | Υ                   | 256  |
| 0x87          | OTG_RXHP0         | Rx hub port register 0         | Υ                   | 256  |
| 0x88          | OTG_TXFAD1        | Tx function address register 1 | Υ                   | 256  |
| 0x8A          | OTG_TXHAD1        | Tx hub address register 1      | Υ                   | 256  |
| 0x8B          | OTG_TXHP1         | Tx hub port register 1         | Υ                   | 256  |
| 0x8C          | OTG_RXFAD1        | Rx function address register 1 | Υ                   | 256  |
| 0x8E          | OTG_RXHAD1        | Rx hub address register 1      | Υ                   | 256  |
| 0x8F          | OTG_RXHP1         | Rx hub port register 1         | Υ                   | 256  |
| 0x90          | OTG_TXFAD2        | Tx function address register 2 | Υ                   | 256  |
| 0x92          | OTG_TXHAD2        | Tx hub address register 2      | Υ                   | 256  |
| 0x93          | OTG_TXHP2         | Tx hub port register 2         | Υ                   | 256  |
| 0x94          | OTG_RXFAD2        | Rx function address register 2 | Υ                   | 256  |
| 0x96          | OTG_RXHAD2        | Rx hub address register 2      | Υ                   | 256  |
| 0x97          | OTG_RXHP2         | Rx hub port register 2         | Υ                   | 256  |

Table 42. USBOTG register list (continued)

| Table 42. | USBOTG Tegiste | net (continued)                |                     |      |
|-----------|----------------|--------------------------------|---------------------|------|
| Offset    | Register name  | Description                    | Host <sup>(1)</sup> | Page |
| 0x98      | OTG_TXFAD3     | Tx function address register 3 | Y                   | 256  |
| 0x9A      | OTG_TXHAD3     | Tx hub address register 3      | Y                   | 256  |
| 0x9B      | OTG_TXHP3      | Tx hub port register 3         | Y                   | 256  |
| 0x9C      | OTG_RXFAD3     | Rx function address register 3 | Y                   | 256  |
| 0x9E      | OTG_RXHAD3     | Rx hub address register 3      | Y                   | 256  |
| 0x9F      | OTG_RXHP3      | Rx hub port register 3         | Y                   | 256  |
| 0xA0      | OTG_TXFAD4     | Tx function address register 4 | Y                   | 256  |
| 0xA2      | OTG_TXHAD4     | Tx hub address register 4      | Y                   | 256  |
| 0xA3      | OTG_TXHP4      | Tx hub port register 4         | Y                   | 256  |
| 0xA4      | OTG_RXFAD4     | Rx function address register 4 | Y                   | 256  |
| 0xA6      | OTG_RXHAD4     | Rx hub address register 4      | Y                   | 256  |
| 0xA7      | OTG_RXHP4      | Rx hub port register 4         | Y                   | 256  |
| 0xA8      | OTG_TXFAD5     | Tx function address register 5 | Y                   | 256  |
| 0xAA      | OTG_TXHAD5     | Tx hub address register 5      | Y                   | 256  |
| 0xAB      | OTG_TXHP5      | Tx hub port register 5         | Y                   | 256  |
| 0xAC      | OTG_RXFAD5     | Rx function address register 5 | Y                   | 256  |
| 0xAE      | OTG_RXHAD5     | Rx hub address register 5      | Y                   | 256  |
| 0xAF      | OTG_RXHP5      | Rx hub port register 5         | Y                   | 256  |
| 0xB0      | OTG_TXFAD6     | Tx function address register 6 | Y                   | 256  |
| 0xB2      | OTG_TXHAD6     | Tx hub address register 6      | Y                   | 256  |
| 0xB3      | OTG_TXHP6      | Tx hub port register 6         | Y                   | 256  |
| 0xB4      | OTG_RXFAD6     | Rx function address register 6 | Y                   | 256  |
| 0xB6      | OTG_RXHAD6     | Rx hub address register 6      | Y                   | 256  |
| 0xB7      | OTG_RXHP6      | Rx hub port register 6         | Y                   | 256  |
| 0xB8      | OTG_TXFAD7     | Tx function address register 7 | Y                   | 256  |
| 0xBA      | OTG_TXHAD7     | Tx hub address register 7      | Y                   | 256  |
| 0xBB      | OTG_TXHP7      | Tx hub port register 7         | Y                   | 256  |
| 0xBC      | OTG_RXFAD7     | Rx function address register 7 | Y                   | 256  |
| 0xBE      | OTG_RXHAD7     | Rx hub address register 7      | Y                   | 256  |
| 0xBF      | OTG_RXHP7      | Rx hub port register 7         | Y                   | 256  |
| 0xC0      | OTG_TXFAD8     | Tx function address register 8 | Y                   | 256  |
| 0xC2      | OTG_TXHAD8     | Tx hub address register 8      | Y                   | 256  |
| 0xC3      | OTG_TXHP8      | Tx hub port register 8         | Y                   | 256  |
| 0xC4      | OTG_RXFAD8     | Rx function address register 8 | Y                   | 256  |
| 0xC6      | OTG_RXHAD8     | Rx hub address register 8      | Y                   | 256  |

ST ERICSSON

Table 42. USBOTG register list (continued)

| Offset | Register name | Description                     | Host <sup>(1)</sup> | Page |
|--------|---------------|---------------------------------|---------------------|------|
| 0xC7   | OTG_RXHP8     | Rx hub port register 8          | Υ                   | 256  |
| 0xC8   | OTG_TXFAD9    | Tx function address register 9  | Υ                   | 256  |
| 0xCA   | OTG_TXHAD9    | Tx hub address register 9       | Υ                   | 256  |
| 0xCB   | OTG_TXHP9     | Tx hub port register 9          | Υ                   | 256  |
| 0xCC   | OTG_RXFAD9    | Rx function address register 9  | Υ                   | 256  |
| 0xCE   | OTG_RXHAD9    | Rx hub address register 9       | Υ                   | 256  |
| 0xCF   | OTG_RXHP9     | Rx hub port register 9          | Υ                   | 256  |
| 0xD0   | OTG_TXFAD10   | Tx function address register 10 | Υ                   | 256  |
| 0xD2   | OTG_TXHAD10   | Tx hub address register 10      | Υ                   | 256  |
| 0xD3   | OTG_TXHP10    | Tx hub port register 10         | Υ                   | 256  |
| 0xD4   | OTG_RXFAD10   | Rx function address register 10 | Υ                   | 256  |
| 0xD6   | OTG_RXHAD10   | Rx hub address register 10      | Υ                   | 256  |
| 0xD7   | OTG_RXHP10    | Rx hub port register 10         | Υ                   | 256  |
| 0xD8   | OTG_TXFAD11   | Tx function address register 11 | Υ                   | 256  |
| 0xDA   | OTG_TXHAD11   | Tx hub address register 11      | Υ                   | 256  |
| 0xDB   | OTG_TXHP11    | Tx hub port register 11         | Υ                   | 256  |
| 0xDC   | OTG_RXFAD11   | Rx function address register 11 | Υ                   | 256  |
| 0xDE   | OTG_RXHAD11   | Rx hub address register 11      | Υ                   | 256  |
| 0xDF   | OTG_RXHP11    | Rx hub port register 11         | Υ                   | 256  |
| 0xE0   | OTG_TXFAD12   | Tx function address register 12 | Υ                   | 256  |
| 0xE2   | OTG_TXHAD12   | Tx hub address register 12      | Υ                   | 256  |
| 0xE3   | OTG_TXHP12    | Tx hub port register 12         | Υ                   | 256  |
| 0xE4   | OTG_RXFAD12   | Rx function address register 12 | Υ                   | 256  |
| 0xE6   | OTG_RXHAD12   | Rx hub address register 12      | Υ                   | 256  |
| 0xE7   | OTG_RXHP12    | Rx hub port register 12         | Υ                   | 256  |
| 0xE8   | OTG_TXFAD13   | Tx function address register 13 | Υ                   | 256  |
| 0xEA   | OTG_TXHAD13   | Tx hub address register 13      | Υ                   | 256  |

Table 42. USBOTG register list (continued)

| Offset       | Register name          | Description                           | Host <sup>(1)</sup> | Page       |
|--------------|------------------------|---------------------------------------|---------------------|------------|
|              |                        | •                                     |                     |            |
| 0xEB         | OTG_TXHP13             | Tx hub port register 13               | Y                   | 256        |
| 0xEC         | OTG_RXFAD13            | Rx function address register 13       | Y                   | 256        |
| 0xEE         | OTG_RXHAD13            | Rx hub address register 13            | Y                   | 256        |
| 0xEF         | OTG_RXHP13             | Rx hub port register 13               | Y                   | 256        |
| 0xF0         | OTG_TXFAD14            | Tx function address register 14       | Y                   | 256        |
| 0xF2         | OTG_TXHAD14            | Tx hub address register 14            | Y                   | 256        |
| 0xF3         | OTG_TXHP14             | Tx hub port register 14               | Y                   | 256        |
| 0xF4         | OTG_RXFAD14            | Rx function address register 14       | Y                   | 256        |
| 0xF6         | OTG_RXHAD14            | Rx hub address register 14            | Y                   | 256        |
| 0xF7         | OTG_RXHP14             | Rx hub port register 14               | Y                   | 256        |
| 0xF8         | OTG_TXFAD15            | Tx function address register 15       | Y                   | 256        |
| 0xFA         | OTG_TXHAD15            | Tx hub address register 15            | Υ                   | 256        |
| 0xFB         | OTG_TXHP15             | Tx hub port register 15               | Υ                   | <i>256</i> |
| 0xFC         | OTG_RXFAD15            | Rx function address register 15       | Υ                   | 256        |
| 0xFE         | OTG_RXHAD15            | Rx hub address register 15            | Υ                   | 256        |
| 0xFF         | OTG_RXHP15             | Rx hub port register 15               | Υ                   | 256        |
| EP0 registe  | ers                    |                                       |                     |            |
| 0x102        | OTG_CSR0               | Control/status register for EP0       |                     | 360        |
| 0x108        | OTG_COUNT0             | Bytes received counter for EP0        |                     | 368        |
| 0x10A        | OTG_TYPE0              | Speed control register for EP0        | Υ                   | 368        |
| 0x10B        | OTG_NAKLIMIT0          | NAK response timeout register         | Υ                   | 368        |
| 0x10F        | OTG_CFD                | Core configuration register           |                     | 367        |
| EPy (y = 1 t | to 15) registers       |                                       | J.                  | I          |
| 0x1y0        | OTG_TXMAXPy            | Max packet size register (Tx EPs)     |                     | 236        |
| 0x1y2        | OTG_TXCSRy             | Control/status register (Tx EPs)      |                     | 238        |
| 0x1y4        | OTG_RXMAXPy            | Max packet size register (Rx EPs)     |                     | 239        |
| 0x1y6        | OTG_RXCSRy             | Control/status register (Rx EPs)      |                     | 241        |
| 0x1y8        | OTG_RXCNTy             | Bytes received counter (Rx EPs)       |                     | 243        |
| 0x1yA        | OTG_TXTYPEy            | Transaction control register (Tx EPs) | Υ                   | 243        |
| 0x1yB        | OTG_TXINTVy            | Polling interval register (Tx EPs)    | Υ                   | 244        |
| 0x1yC        | OTG_RXTYPEy            | Transaction control register (Rx EPs) | Υ                   | 244        |
| 0x1yD        | OTG_RXINTVy            | Polling interval register (Rx EPs)    | Υ                   | 245        |
| Top-level c  | ontrol and status regi |                                       | l .                 | 1          |
| 0x200        | OTG_DMASEL             | DMA selector register                 |                     | 257        |
| 0x204        | OTG_TOPCTRL            | Top control register                  |                     | 257        |
|              |                        | <u> </u>                              |                     | l          |



1. These registers are only available in host mode.

# 20.3 L2CC register descriptions

### OTG\_FADDR

### **OTG function address register**



Address: L2CCBaseAddress + 0x00

Reset: 0x00

**Description:** This register is written with the 7-bit address of the peripheral part of the transaction.

When the core is being used in device mode ( $OTG\_DEVCTL$ .D2 = 0), it is written with the address received through a SET\_ADDRESS command, which is then used for

decoding the function address in subsequent token packets.

This register only applies when the core is in device mode. In host mode it

has no affect.

FUNC\_ADDR The function address.

### **OTG PWR**

### OTG power register

| 7      | 6    | 5    | 4    | 3   | 2   | 1    | 0     |
|--------|------|------|------|-----|-----|------|-------|
| ISO_UP | SFCN | HSEN | HSMD | RST | RSM | SUSP | SUSPM |
| RW     | RW   | RW   | RW   | RW  | RW  | RW   | RW    |

Address: L2CCBaseAddress + 0x01

Reset: 0x20

**Description:** Controls suspend and resume signaling and some basic operational aspects of the

OTG controller.

ISO\_UP ISO update. When set by the CPU, the core waits for an SOF token from the time Tx-packet-ready is set before sending the packet. If an IN token is received before an SOF token, then a zero length data packet is sent. Only valid in peripheral mode. This bit only affects endpoints performing isochronous transfers.

SFCN Soft connect. If the soft connect/disconnect feature is enabled, then the USB D+ and D- lines are enabled when this bit is set by the CPU and are tri-stated when this bit is cleared by the CPU. Only valid in peripheral mode.

HSEN High-speed enable. When set by the CPU, the core negotiates for high-speed mode when the device is reset by the hub. If not set, the device only operates in full-speed mode.



- HSMD High-speed mode. When set, this read-only bit indicates that high-speed mode is successfully negotiated during USB reset. In peripheral mode, this bit becomes valid when USB reset completes (as indicated by the USB reset interrupt). In host mode, this bit becomes valid when bit RST is cleared. The value remains valid for the duration of the session.
  - RST Reset is set when reset signaling is present on the bus. This bit is read/write from the CPU in host mode but read-only in peripheral mode.
- RSM Resume is set by the CPU to generate resume signaling when the function is in suspend mode. The CPU should clear this bit after 10 ms (a maximum of 15 ms) to end resume signaling. In host mode, this bit is automatically set when resume signaling from the target is detected while the core is suspended.
- SUSP Suspend mode. In host mode, this bit is set by the CPU to enter suspend mode. In peripheral mode, this bit is set on entry into suspend mode. It is cleared when the CPU reads the interrupt register, or sets bit RSM.

SUSPM Enable suspend mode is set by the CPU to enable the SUSPENDM output.

#### OTG INTTX

### **OTG Tx interrupt register**



Address: USBOTGBaseAddress + 0x02

**Reset:** 0x0000

**Description:** Indicates which endpoints generated the Tx interrupt. Bits relating to endpoints that

have not been configured always return 0. All active endpoint interrupts are cleared

when this register is read.

EP[0:15] EPx Tx interrupt. Indicates that the transmit interrupt was received from this endpoint.

### OTG\_INTRX

### **OTG Rx interrupt register**

| 15   | 14   | 13   | 12   | 11   | 10   | 9   | 8   | 7   | 6   | 5   | 4   | 3   | 2   | 1   | 0 |
|------|------|------|------|------|------|-----|-----|-----|-----|-----|-----|-----|-----|-----|---|
| EP15 | EP14 | EP13 | EP12 | EP11 | EP10 | EP9 | EP8 | EP7 | EP6 | EP5 | EP4 | EP3 | EP2 | EP1 | 0 |
| R    | R    | R    | R    | R    | R    | R   | R   | R   | R   | R   | R   | R   | R   | R   | R |

Address: USBOTGBaseAddress + 0x04

**Reset:** 0x0000

**Description:** Indicates which interrupts are currently active for Rx endpoints. Bits relating to

endpoints that have not been configured always return 0. All active interrupts are

cleared when this register is read.

EP[0:15] EPx Rx interrupt signals the receive interrupt received from this endpoint.



### **OTG INTTXEN**

### **OTG Tx interrupt enable register**

7 6 3 15 12 11 10 9 8 5 4 2 0 14 13 EP15 EP14 EP13 EP12 EP11 EP10 EP9 EP8 EP7 EP6 EP5 EP4 EP3 EP2 EP1 EP0 RW RW

Address: USBOTGBaseAddress + 0x06

**Reset:** 0xFFFF

**Description:** Provides enable bits for the interrupts in *OTG\_INTTX*. When a bit is set to 1, the CPU

interrupt on the Transmit event from the corresponding endpoint is asserted. If a bit is set to 0, the interrupt bit in *OTG\_INTTX* is still set but the CPU interrupt is not

asserted. All interrupts are allowed after reset.

EP[0:15] EP x Tx interrupt mask.

0: masks the transmit interrupt from endpoint x 1: allows the interrupt

### **OTG INTRXEN**

## OTG Rx interrupt enable register

7 0 15 14 13 12 11 10 9 8 6 5 4 3 2 EP15 EP14 EP13 EP12 EP11 EP10 EP9 EP8 EP7 EP6 EP5 EP4 EP3 EP2 EP1 0 RW RW

Address: USBOTGBaseAddress + 0x08

Reset: 0xFFFE

**Description:** Provides enable bits for the interrupts in *OTG\_INTRX*. When a bit is set to 1, the CPU

interrupt on the receive event from the corresponding endpoint is asserted. If a bit is set to 0, the interrupt bit in OTG\_INTRX is still set but the CPU interrupt is not

asserted. All interrupts are allowed after reset.

EP[1:15] EP x Rx interrupt mask.

0: masks the transmit interrupt from endpoint  $\boldsymbol{\boldsymbol{x}}$ 

1: allows the interrupt

0 Reserved. Read returns 0.

#### **OTG INTUSB**

### Common USB interrupt register

| 7   | 6    | 5      | 4    | 3   | 2   | 1   | 0    |
|-----|------|--------|------|-----|-----|-----|------|
| VBE | SREQ | DISCON | CONN | SOF | RST | RES | SUSP |
| R   | R    | R      | R    | R   | R   | R   | R    |

Address: USBOTGBaseAddress + 0x0A

Reset: 0x00



**Description:** Indicates active USB interrupts. All active interrupts are cleared when this register is

read.

VBE VBUS error is set when VBus drops below the VBus valid threshold during a session.

Only valid in peripheral mode.

SREQ Session request is set when session request signal has been detected.

Only valid when the core is an A-device.

DISCON Disconnect. Peripheral: Set when a session ends.

Host: Set when a device disconnect is detected (HOSTDISCON going high).

CONN Connect is set when a device connection is detected (HOSTDISCON signal going low).

Only valid in host mode.

SOF Start of frame is set when a new frame starts.

RST Reset/Babble.

Peripheral: Set when reset signaling is detected on the USB.

Host: Set when babble condition is detected.

RES Resume is set when resume signaling is detected on the bus while the core is in suspend mode.

SUSP Suspend. Set when suspend signaling is detected on the bus. Only valid in peripheral mode.

### OTG\_INTUSBEN

### Common USB interrupt enable register

| 7    | 6     | 5     | 4     | 3     | 2     | 1     | 0     |
|------|-------|-------|-------|-------|-------|-------|-------|
| VBEN | SREQN | DSCEN | CONEN | SOFEN | RSTEN | RESEN | SSPEN |
| R    | R     | R     | R     | R     | R     | R     | R     |

Address: USBOTGBaseAddress + 0x0B

Reset: 0x06

**Description:** Provides interrupt enable bits for each of the interrupts in *OTG INTUSB*. Zero

disables a corresponding interrupt and a one enables it.

VBEN VBUS error enable. Enables the VBUS interrupt bit in OTG\_INTUSB.

SREQN Session request enable. Enables the SREQ interrupt bit in OTG\_INTUSB.

DSCEN Disconnect enable. Enables the DISCON interrupt bit in OTG\_INTUSB.

CONEN Connect enable. Enables the CONN interrupt bit in OTG\_INTUSB.

SOFEN Start of frame enable. Enables the SOF interrupt bit in OTG\_INTUSB.

RSTEN Reset/babble enable. Enables the RST interrupt bit in OTG\_INTUSB.

RESEN Resume enable. Enables the RES interrupt bit in OTG\_INTUSB.

SSPEN Suspend enable. Enables the SUSP interrupt bit in OTG\_INTUSB.

### OTG\_FMNO

### **OTG frame number register**

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5    | 4 | 3 | 2 | 1 | 0 |
|----|----|----|----|----|----|---|---|---|---|------|---|---|---|---|---|
| 0  | 0  | 0  | 0  | 0  |    |   |   |   |   | FMNO |   |   |   |   |   |
| R  | R  | R  | R  | R  |    |   |   |   |   | R    |   |   |   |   |   |

Address: USBOTGBaseAddress + 0x0C



**Reset:** 0x0000

**Description:** Holds the last received frame number.

FMNO Frame number. Indicates the current frame number.

0 Reserved. Read returns 0.

### OTG\_INDX

## **OTG** index register

| 7 | 6 | 5 | 4 | 3 | 2  | 1   | 0 |
|---|---|---|---|---|----|-----|---|
| 0 | 0 | 0 | 0 |   | EF | PNO |   |
| R | R | R | R |   | F  | RW  |   |

Address: USBOTGBaseAddress + 0x0E

Reset: 0x00

Description:

Determines which endpoint control/status registers are accessed. Each Tx endpoint and each Rx endpoint has its own set of control/status registers located between address offsets 0x100 and 0x1FF. In addition one set of Tx control/status and one set of Rx control/status registers appear at 0x10 and 0x19.

Before accessing control/status registers at endpoint offset 0x10 to 0x19, the endpoint number must be written to this register to ensure that the correct registers appear in the memory map.

EPNO Endpoint number. Programs the current active endpoint.

0 Reserved. Read returns 0.

#### **OTG TXMAXP**

### OTG Tx max packet size register

| 15 | 14 | 13   | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5    | 4 | 3 | 2 | 1 | 0 |
|----|----|------|----|----|----|---|---|---|---|------|---|---|---|---|---|
|    |    | MULT |    |    |    |   |   |   |   | MAXP |   |   |   |   |   |
|    |    | RW   |    |    |    |   |   |   |   | RW   |   |   |   |   |   |

Address: USBOTGBaseAddress + 0x10

**Reset:** 0x0000

**Description:** 

Provides control and status bits for transfers through the currently-selected Tx endpoint. There is one *OTG\_TXMAXP* register for each configured Tx endpoint (not including Endpoint 0). The functionality of this register depends on whether the core is acting as a peripheral or as a host.

The register includes either 2 or 5 more bits that define a multiplier MULT which is equal to one more than the value recorded.

In the case of bulk endpoints with the packet splitting option enabled, MULT can be up to 32 and defines the maximum number of USB packets of the specified payload into which a single data packet placed in the FIFO should be split, prior to transfer. (If the packet splitting option is not enabled, D15 D13 is not implemented and D12 D11(if included) is ignored.) The data



packet must be an exact multiple of the payload specified by bits 10:0, which itself must be either 8, 16, 32, 64 or (in the case of high speed transfers) 512 bytes.

For isochronous endpoints operating in high-speed mode, MULT may only be 2 or 3 (corresponding to bit 11 set or bit 12 set, respectively) and it specifies the maximum number of transactions that can take place in a single microframe. If either bit 11 or bit 12 is non-zero, the core automatically splits any data packet written to the FIFO into two or three USB packets, each containing the specified payload (or less). The maximum payload for each transaction is 1024 bytes, so this allows up to 3072 bytes to be transmitted in each microframe. (For isochronous transfers in full-speed mode, or if high-bandwidth is not enabled, bits 11 and 12 are ignored.) The value written to MAXP (multiplied by MULT in the case of high-bandwidth isochronous transfers) must match the value given in the wMaxPacketSize field of the Standard Endpoint Descriptor for the associated endpoint (see USB Specification Revision 2.0, Chapter 9). A mismatch could cause unexpected results. The total amount of data represented by the value written to this register (specified payload x MULT) must not exceed the FIFO size for the Tx endpoint, and should not exceed half the FIFO size if double-buffering is required. If this register is changed after packets have been sent from the endpoint, the Tx endpoint FIFO should be completely flushed (OTG\_TXCSR.FF = 1) after writing the new value to this register.

MAXP Maximum payload transmitted. Defines (in bytes) the maximum payload transmitted in a single transaction. The value set can be up to 1024 bytes but is subject to the constraints placed by the USB Specification on packet sizes for bulk, interrupt and isochronous transfers in full-speed and high-speed operations.

MULT Multiplier. See above.

#### OTG CSR0

### OTG EP0 control and status register

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8  | 7   | 6    | 5   | 4   | 3  | 2   | 1    | 0    |
|----|----|----|----|----|----|---|----|-----|------|-----|-----|----|-----|------|------|
| 0  | 0  | 0  | 0  | 0  | 0  | 0 | FF | SSE | SRDY | SND | STE | DE | SNT | TRDY | RRDY |
| R  | R  | R  | R  | R  | R  | R | RW | RW  | RW   | RW  | R   | RW | RW  | RW   | R    |

Address: USBOTGBaseAddress + 0x12

**Reset:** 0x0000

**Description:** Provides control and status information for Endpoint 0.

FF Flush FIFO is set to flush the next packet to be transmitted from the endpoint Tx FIFO. The FIFO pointer is reset and the TRDY bit (below) is cleared. Flush FIFO has no effect unless Tx packet ready or Rx packet ready is set.

SSE Serviced setup end is set to clear the STE bit. Writing zero has no effect.

SRDY Serviced Rx packet ready is set to clear the RRDY bit. Writing zero has no effect.

SND Send stall is set to terminate the current transaction. The STALL handshake is transmitted and after that this bit is cleared automatically.

ST ERICSSON

- STE Setup end is set when a control transaction ends before the data end (DE) bit has been set. An interrupt is generated and the FIFO flushed at this time. The bit is cleared by the software setting the serviced setup end (SSE) bit.
- DE Data end. This bit is cleared automatically. Writing zero has no effect. It is set when:
  - Setting TRDY for the last data packet.
  - Clearing RRDY after unloading the last data packet.
  - Setting TRDY for a zero length data packet.
- SNT Sent stall is set when a STALL handshake is transmitted. The software should clear this bit.
- TRDY Tx packet ready is set after loading a data packet into the FIFO. It is cleared automatically when a data packet has been transmitted. An interrupt is generated (if enabled) when the bit is cleared.
- RRDY Rx packet ready is set when the data packet is received. An interrupt is generated when RRDY is set (unless disabled). This bit can be cleared by software by setting SRDY bit.

#### OTG TXCSR

### OTG Tx control and status register (host)

| 15   | 14 | 13 | 12  | 11  | 10  | 9   | 8  | 7   | 6   | 5   | 4   | 3  | 2   | 1   | 0    |
|------|----|----|-----|-----|-----|-----|----|-----|-----|-----|-----|----|-----|-----|------|
| ASET | 0  | MD | DMR | FDT | DRM | DWE | DT | NAK | CLR | RXS | STP | FF | ERR | FNE | TRDY |
| RW   | RW | RW | RW  | RW  | RW  | RW  | RW | RW  | RW  | RW  | RW  | RW | RW  | RW  | RW   |

Address: USBOTGBaseAddress + 0x12.

**Reset:** 0x0000

**Description:** When the core is in host mode, this register provides control and status bits for

transfers through the currently-selected Tx endpoint. There is one register for each configured Tx endpoint (not including Endpoint 0 that has a different register

OTG\_CSR0).

ASET Auto set. If the CPU sets this bit, TRDY is automatically set when data of the maximum packet size (value in *OTG\_TXMAXP*) is loaded into the Tx FIFO. If a packet of less than the maximum packet size is loaded, then TRDY has to be set manually. This bit should not be set for high-bandwidth Isochronous endpoints.

- MD Mode is set to enable the endpoint direction as Tx, and clears the bit to enable it as Rx. This bit has an effect only where the same endpoint FIFO is used for both Tx and Rx transactions.
- DMR DMA request enable is set to enable the DMA request for the Tx endpoint.
- FDT Force data toggle is set to force the endpoint data toggle to switch and the data packet to be cleared from the FIFO, regardless of whether an ACK was received. This can be used by interrupt Tx endpoints that are used to communicate rate feedback for isochronous endpoints.
- DRM DMA request mode is set to select DMA request mode 1 and clears it to select DMA request mode 0.
- DWE Data toggle write enable is set to enable the current state of the Tx Endpoint data toggle to be written (see DT bit, below). This bit is automatically cleared once the new value is written.
  - DT Data toggle indicates the current state of the Tx Endpoint data toggle. If DRM is high, this bit may be written with the required setting of the data toggle. If DRM is low, any value written to DT is ignored.
- NAK timeout is set when the Tx endpoint is halted following the receipt of NAK responses for longer than the time set as the NAK limit by the *OTG\_TXINTV* register. The CPU should clear this bit to allow the endpoint to continue. Valid only for bulk endpoints.
- CLR Clear data toggle is set to reset the endpoint data toggle to 0.
- RXS Rx stall is set when a STALL handshake is received. The FIFO is flushed and the TRDY bit is cleared (see below). The CPU should clear this bit.



- STP Setup packet is set at the same time as the TRDY bit is set, to send a SETUP token instead of an OUT token for the transaction. Setting this bit also clears the data toggle.
  - FF Flush FIFO is set to flush the next packet to be transmitted from the endpoint Tx FIFO. The FIFO pointer is reset and the TRDY bit (below) is cleared. Flush FIFO has no effect unless Tx-packet-ready is set. If the FIFO is double-buffered, FF may need to be set twice to completely clear the FIFO.
- ERR Error is set when three attempts have been made to send a packet and no handshake packet has been received. The CPU should clear this bit. An interrupt is generated when the bit is set. Valid only when the endpoint is operating in bulk or interrupt mode.
- FNE FIFO not empty is set when there is at least 1 packet in the Tx FIFO.
- TRDY Tx packet ready is set after loading a data packet into the FIFO. It is cleared automatically when a data packet has been transmitted. An interrupt is generated (if enabled) when the bit is cleared.

### OTG TXCSR

### OTG Tx control and status register (device)

| 15   | 14  | 13 | 12  | 11  | 10  | 9 | 8 | 7   | 6   | 5   | 4   | 3  | 2   | 1   | 0    |
|------|-----|----|-----|-----|-----|---|---|-----|-----|-----|-----|----|-----|-----|------|
| ASET | ISO | MD | DMR | FDT | DRM | 0 | 0 | ITX | CLR | STS | SDS | FF | UND | FNE | TRDY |
| RW   | RW  | RW | RW  | RW  | RW  | R | R | RW  | RW  | RW  | RW  | RW | RW  | RW  | RW   |

Address: USBOTGBaseAddress + 0x12.

**Reset:** 0x0000

**Description:** When the core is in device mode, this register provides control and status bits for

transfers through the currently-selected Tx endpoint. There is one register for each configured Tx endpoint (not including Endpoint 0 that has a different register,

OTG\_CSR0).

- ASET Auto set. If the CPU sets this bit, TRDY is automatically set when data of the maximum packet size (value in *OTG\_TXMAXP*) is loaded into the Tx FIFO. If a packet of less than the maximum packet size is loaded, then TRDY has to be set manually. This bit should not be set for high-bandwidth Isochronous endpoints.
  - ISO Isochronous transfers. The CPU sets this bit to enable the Tx endpoint for isochronous transfers, and clears it to enable the Tx endpoint for bulk or interrupt transfers.
  - MD Mode. Has an effect only where the same endpoint FIFO is used for both Tx and Rx transactions.0: enable endpoint direction as Tx
- DMR DMA request enable is set to enable the DMA request for the Tx endpoint.
- FDT Force data toggle is set to force the endpoint data toggle to switch and the data packet to be cleared from the FIFO, regardless of whether an ACK was received. This can be used by interrupt Tx endpoints that are used to communicate rate feedback for isochronous endpoints.
- DRM DMA request mode is set to select DMA request mode 1 and clears it to select DMA request mode 0.
- ITX Incomplete. When the endpoint is being used for high-bandwidth isochronous/interrupt transfers, this bit is set to indicate where a large packet has been split into 2 or 3 packets for transmission but insufficient IN tokens have been received to send all the parts. In anything other than a high-bandwidth transfer, this bit always returns zero.
- CLR Clear data toggle is set to reset the endpoint data toggle to 0.
- STS Sent stall is set when a stall handshake is transmitted. The FIFO is flushed and the Tx-packer-ready bit is cleared (see below). The CPU should clear this bit.



- SDS Send stall is set by the CPU to issue a stall handshake to an IN token. The CPU clears this bit to terminate the stall condition. This bit has no effect where the endpoint is being used for isochronous transfers.
  - FF Flush FIFO is set to flush the next packet to be transmitted from the endpoint Tx FIFO. The FIFO pointer is reset and the TRDY bit (below) is cleared. Flush FIFO has no effect unless Tx-packet-ready is set. If the FIFO is double-buffered, FF may need to be set twice to completely clear the FIFO.
- UND Underrun is set if an IN token is received when Tx-packet-ready is not set. The CPU should clear this bit.
- FNE FIFO not empty is set when there is at least 1 packet in the Tx FIFO.
- TRDY Tx packet ready is set after loading a data packet into the FIFO. It is cleared automatically when a data packet has been transmitted. An interrupt is generated (if enabled) when the bit is cleared.

## **OTG RXMAXP**

### OTG Rx max packet size register

15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0

MULT

RW

RW

Address: USBOTGBaseAddress + 0x14.

**Reset:** 0x0000

**Description:** 

Defines the maximum amount of data that can be transferred through the selected Rx endpoint in a single operation. There is one *OTG\_RXMAXP* register for each Rx endpoint (except Endpoint 0).

The register includes either 2 or 5 further bits that define a multiplier MULT which is equal to one more than the value recorded. For bulk endpoints with the packet splitting option enabled, the MULT can be up to 32 and defines the number of USB packets of the specified payload which are to be amalgamated into a single data packet within the FIFO. (If the packet splitting option is not enabled, D15 D13 is not implemented and D12 D11 (if included) is ignored.)

For isochronous endpoints operating in high-speed mode and with the high-bandwidth option enabled, MULT may only be either 2 or 3 (corresponding to bit 11 set or bit 12 set, respectively) and it specifies the maximum number of such transactions that can take place in a single microframe. If either bit 11 or bit 12 is non-zero, the core automatically combines the separate USB packets received in any microframe into a single packet within the Rx FIFO. The maximum payload for each transaction is 1024 bytes, so this allows up to 3072 bytes to be received in each microframe. (For isochronous transfers in full-speed mode or if high-bandwidth is not enabled, bits 11 and 12 are ignored.) The value written to MAXP field (multiplied by MULT in the case of high-bandwidth isochronous transfers) must match the value given in the wMaxPacketSize field of the Standard Endpoint Descriptor for the associated endpoint (see USB Specification Revision 2.0, Chapter 9). A mismatch could cause unexpected results. The total amount of data

represented by the value written to this register (specified payload x MULT) must not exceed the FIFO size for the Rx endpoint, and should not exceed half the FIFO size if double-buffering is required.

MAXP Maximum payload transmitted defines (in bytes) the maximum payload transmitted in a single transaction. The value set can be up to 1024 bytes but is subject to the constraints placed by the USB Specification on packet sizes for bulk, interrupt and isochronous transfers in full-speed and high-speed operations.

MULT Multiplier. See above.

#### OTG\_RXCSR

## OTG Rx control/status register (device)

| 15   | 14  | 13  | 12  | 11  | 10 | 9 | 8   | 7   | 6   | 5   | 4  | 3   | 2  | 1    | 0    |
|------|-----|-----|-----|-----|----|---|-----|-----|-----|-----|----|-----|----|------|------|
| ASET | ISO | DMR | DNY | DMD | 0  | 0 | IRX | CLR | SNT | SND | FF | ERR | OR | FFUL | RRDY |
| RW   | RW  | RW  | RW  | RW  | R  | R | R   | RW  | RW  | RW  | RW | RW  | RW | RW   | RW   |

Address: USBOTGBaseAddress + 0x16.

**Reset:** 0x0000

**Description:** In peripheral mode, this register provides control and status bits for transfers through

the currently-selected Rx endpoint. There is one OTG\_RXCSR register for each configured Rx endpoint (not including Endpoint 0). The register has different functionality depending on whether the OTG controller is acting as a peripheral or as

a host.

ASET Auto Set. If the CPU sets this bit then the RRDY bit is automatically cleared when a packet of (OTG\_RXMAXP) bytes has been unloaded from the Rx FIFO. When packets of less than the maximum packet size are unloaded, RRDY has to be cleared manually. This bit should not be set for high-bandwidth Isochronous endpoints.

ISO ISO is set to enable the Rx endpoint for Isochronous transfers, and clears it to enable the Rx endpoint for bulk/interrupt transfers.

DMR DMA request enable is set to enable the DMA request for the Rx endpoint.

DNY Disable NYET is set to disable the sending of NYET handshakes. When set, all successfully received Rx packets are ACK'd including at the point at which the FIFO becomes full. This bit only has an effect in high-speed mode, when it should be set for all interrupt endpoints.

DMD DMA request mode is set to select DMA request mode 1 and clears it to select DMA request mode 0.

IRX Incomplete Rx is set in a high-bandwidth isochronous transfer if the packet in the Rx FIFO is incomplete because parts of the data were not received. It is cleared when RRDY is cleared. In anything other than a high-bandwidth isochronous transfer, this bit always returns 0.

CLR Clear data toggle is set to reset the endpoint data toggle to 0.

SNT Sent stall is set when a STALL handshake is transmitted. The CPU should clear this bit.

SND Send stall is set to issue a STALL handshake. The CPU clears this bit to terminate the stall condition. This bit has no effect where the endpoint is being used for isochronous transfers.



- FF Flush FIFO is set to flush the next packet to be transmitted from the endpoint Tx FIFO. The FIFO pointer is reset and the RRDY bit is cleared. FF bit has no effect unless RRDY is set. If the FIFO is double-buffered, FF may need to be set twice to completely clear the FIFO.
- FFUL FIFO full is set when no more packets can be loaded into the Rx FIFO.
- ERR Data error is set when RRDY is set if the data packet has a CRC or bit-stuff error. It is cleared when RRDY is cleared. It is only valid when the endpoint is operating in ISO mode. In bulk mode it always returns zero.
- OR Overrun is set if an OUT packet cannot be loaded into the Rx FIFO. The CPU should clear this bit. This bit is only valid when the endpoint is operating in ISO mode. In bulk mode it always returns zero.
- RRDY Rx packet ready is set when a data packet has been received. The CPU should clear this bit when the packet has been unloaded from the Rx FIFO. An interrupt is generated when the bit is set.

### OTG\_RXCSR

### OTG Rx control/status register (host)

| 15   | 14  | 13  | 12  | 11  | 10  | 9  | 8   | 7   | 6  | 5   | 4  | 3   | 2  | 1    | 0    |
|------|-----|-----|-----|-----|-----|----|-----|-----|----|-----|----|-----|----|------|------|
| ASET | ARQ | DMR | DNY | DMD | DWE | DT | IRX | CLR | RS | RPK | FF | DER | ER | FFUL | RRDY |
| RW   | RW  | RW  | RW  | RW  | R   | R  | R   | RW  | RW | RW  | RW | RW  | RW | R    | RW   |

Address: USBOTGBaseAddress + 0x16.

**Reset:** 0x0000

**Description:** This section describes the functionality of the OTG\_RXCSR in host mode.

- ASET Auto set. If the CPU sets this bit then the RRDY bit is automatically cleared when a packet of (OTG\_RXMAXP) bytes has been unloaded from the Rx FIFO. When packets of less than the maximum packet size are unloaded, RRDY has to be cleared manually. This bit should not be set for high-bandwidth Isochronous endpoints.
- ARQ Auto request. If the CPU sets this bit, the RPK bit is automatically set when the RRDY bit is cleared.
- DMR DMA request enable is set to enable the DMA request for the Rx endpoint.
- DNY Disable NYET is set to disable the sending of NYET handshakes thus all successfully received Rx packets are ACK'd including at the point at which the FIFO becomes full. This bit only has any effect in high-speed mode, in which mode it should be set for all Interrupt endpoints.
- DMD DMA request mode is set to select DMA request mode 1 and clears it to select DMA request mode 0.
- DWE Data toggle write enable is set to enable the current state of the Endpoint 0 data toggle to be written (see bit DT). This bit is automatically cleared once the new value is written.
  - DT Data toggle indicates the current state of the Endpoint 0 data toggle. If DWE is high, this bit may be written with the required setting of the data toggle. If DWE is low, any value written to DT is ignored.
- IRX Incomplete Rx is set in a high-bandwidth isochronous transfer if the packet received is incomplete. It is cleared when RRDY is cleared. In anything other than a high-bandwidth isochronous transfer, this bit always returns 0. If USB protocols are followed correctly, this bit should never be set. The bit becoming set indicates a failure of the associated peripheral device to behave correctly.
- CLR Clear data toggle. When a STALL handshake is received, this bit is set and an interrupt is generated. The CPU should clear this bit.
  - RS Rx stall. When a STALL handshake is received, this bit is set and an interrupt is generated. The CPU clears this bit.
- RPK Request packet is set to request an IN transaction. It is cleared when RRDY is set.



- FF Flush FIFO is set to flush the next packet to be transmitted from the endpoint Rx FIFO. The FIFO pointer is reset and the RRDY bit is cleared. FF bit has no effect unless RRDY is set. If the FIFO is double-buffered, FF may need to be set twice to completely clear the FIFO.
- DER Data error/NAK time-out. When operating in ISO mode, this bit is set when RRDY is set if the data packet has a CRC or bit-stuff error and cleared when RRDY is cleared. In bulk mode, this bit is set when the Rx endpoint is halted following the receipt of NAK responses for longer than the time set as the NAK limit by the Rx Interval register. The CPU clears this bit to allow the endpoint to continue.
- ER Error. The USB sets this bit when three attempts have been made to receive a packet and no data packet has been received. The CPU clears this bit. An interrupt is generated when the bit is set. It is only valid when the Tx endpoint is operating in bulk or interrupt mode. In ISO mode it always returns zero.
- FFUL FIFO full is set when no more packets can be loaded into the Rx FIFO.
- RRDY Rx packet ready is set when a data packet has been received. The CPU clears this bit when the packet has been unloaded from the Rx FIFO. An interrupt is generated when the bit is set.

### OTG\_RXCNT

### **OTG Rx bytes received counter**

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6     | 5 | 4 | 3 | 2 | 1 | 0 |
|----|----|----|----|----|----|---|---|---|-------|---|---|---|---|---|---|
| 0  | 0  | 0  |    |    |    |   |   |   | RXCNT |   |   |   |   |   |   |
| R  | R  | R  |    |    |    |   |   |   | R     |   |   |   |   |   |   |

Address: USBOTGBaseAddress + 0x18.

**Reset:** 0x0000

**Description:** This 13-bit register holds the number of received data bytes in the packet in the Rx

FIFO. The value returned changes as the FIFO is unloaded and is only valid while

OTG\_RXCSR.RRDY is set.

RXCNT Endpoint Rx count is the number of bytes received in Rx FIFO. It is a 7-bit field for Endpoint 0.

0 Reserved. Read returns 0

### OTG\_TXTYPE

### OTG Tx transaction control register (host only)

| 7  | 6    | 5   | 4 | 3 | 2 | 1  | 0 |
|----|------|-----|---|---|---|----|---|
| SI | PEED | PRO | Г |   | E | :P |   |
|    | RW   | RW  |   |   | R | W  |   |

Address: USBOTGBaseAddress + 0x1A.

Reset: 0x00

**Description:** Contains the endpoint number to be targeted by the endpoint, the transaction protocol

to use for the currently-selected Tx endpoint and its operating speed. It is only active



in host mode. There is one OTG\_TXTYPE register for each configured Tx endpoint (except Endpoint 0, which has its own *OTG\_TYPE0* register).

SPEED Operating speed of the target device:

 00: unused
 01: high

 10: full
 11: low

PROT Protocol selects the required protocol for the Tx endpoint:

00: control 01: isochronous 10: bulk 11: interrupt

EP Target endpoint number. The CPU should set this value to the endpoint number contained in the Tx endpoint descriptor returned to the OTG Controller during device enumeration.

### OTG\_TXINTV

## OTG Tx polling interval register (host only)

7 6 5 4 3 2 1 0

TXPI

RW

Address: USBOTGBaseAddress + 0x1B.

Reset: 0x00

**Description:** Defines the polling interval for the currently-selected Tx endpoint for Interrupt and

Isochronous transfers. There is one OTG\_TXINTV register for each configured  $\mathsf{T} x$ 

endpoint (except Endpoint 0).

TXPI Tx polling interval/NAK limit defines the polling interval for the currently-selected Tx endpoint for interrupt and isochronous transfers. For bulk mode, this field sets the number of frames/ microframes after which the endpoint should time-out on receiving a stream of NAK responses.

The following table defines the valid TXPI values for different modes:

Table 43 •Valid TXPI values for different modes

| Туре      | Speed        | Valid values | Interpretation                                                                                             |
|-----------|--------------|--------------|------------------------------------------------------------------------------------------------------------|
| Interrupt | Low or full  | 1-255        | Polling interval is TXPI frames.                                                                           |
| Interrupt | High         | 1-16         | Polling interval is 2 <sup>TXPI-1</sup> microframes.                                                       |
| ISO       | Full or high | 1-16         | Polling interval is 2 <sup>TXPI-1</sup> frames/microframes.                                                |
| Bulk      | Full or high | 2-16         | NAK Limit is 2 <sup>TXPI-1</sup> frames/microframes. A value of 0 or 1 disables the NAK time-out function. |

### OTG\_RXTYPE

### OTG Rx transaction control register (host only)

7 6 5 4 3 2 1 0
SPEED PROT EP
RW RW RW

**Address:** USBOTGBaseAddress + 0x1C.

Reset: 0x00



**Description:** 

Contains the endpoint number to be targeted by the endpoint, the transaction protocol to use for the currently-selected Rx endpoint and its operating speed. There is one OTG\_RXTYPE register for each configured Rx endpoint (except Endpoint 0).

SPEED Operating of the target device:

 00: unused
 01: high

 10: full
 11: low

PROT Protocol selects the required protocol for the Tx endpoint:

00: control01: isochronous10: bulk11: interrupt

EP Target endpoint number. The CPU sets this value to the endpoint number contained in the Tx endpoint descriptor returned to the OTG controller during device enumeration.

#### OTG RXINTV

## OTG Rx polling interval register (host only)

7 6 5 4 3 2 1 0 RXPI

RW

Address: USBOTGBaseAddress + 0x1D.

Reset: 0x00

**Description:** 

Defines (for interrupt and isochronous transfers) the polling interval for the currently selected Rx endpoint. For bulk endpoints, this register sets the number of frames/microframes after which the endpoint should time-out on receiving a stream of NAK responses. There is a OTC DYINTY register for each configured By and points.

NAK responses. There is a OTG\_RXINTV register for each configured Rx endpoint

(except Endpoint 0).

RXPI Rx polling interval/NAK limit defines the polling interval for the currently-selected Rx endpoint for interrupt and isochronous transfers. In bulk mode, this field sets the number of frames/microframes after which the endpoint should time-out on receiving a stream of NAK responses.

The following table defines the valid TXPI values for different modes:

| Туре      | Speed           | Valid values | Interpretation                                              |  |  |  |  |
|-----------|-----------------|--------------|-------------------------------------------------------------|--|--|--|--|
| Interrupt | Low or full     | 1-255        | Polling interval is RXPI frames.                            |  |  |  |  |
| High 1-16 |                 | 1-16         | Polling interval is 2RXPI-1 microframes.                    |  |  |  |  |
| ISO       | Full or high    | 1-16         | Polling interval is 2 <sup>RXPI-1</sup> frames/microframes. |  |  |  |  |
| Bulk      | Full or high    | 2-16         | NAK Limit is 2RXPI-1 frames/microframes.                    |  |  |  |  |
| Duik      | l all of flight | 2-10         | A value of 0 or 1 disables the NAK timeout function.        |  |  |  |  |

### OTG CFD

### **OTG** core configuration register

| 7     | 6     | 5  | 4     | 3     | 2    | 1  | 0  |
|-------|-------|----|-------|-------|------|----|----|
| MPRXE | MPTXE | BE | HBRXE | HBTXE | DYNF | SC | UI |
| R     | R     | R  | R     | R     | R    | R  | R  |

Address: USBOTGBaseAddress + 0x1F

Reset: 0xDE



**Description:** Returns selected core configuration information. This register is selected for access

when *OTG\_INDX* points to Endpoint 0.

MPRXE When set, automatic amalgamation of bulk packets is selected.

MPTXE When set, automatic splitting of bulk packets is selected.

BE Big endian. When set, indicates big endian ordering.

 $HBRXE \quad High-bandwidth \ ISO \ support. \ When \ set, indicates \ high-bandwidth \ Rx \ ISO \ endpoint \ support \ selected.$ 

HBTXE High-bandwidth ISO support. When set, indicates high-bandwidth Tx ISO endpoint support selected.

DYNF Dynamic FIFO sizing. When set, indicates dynamic FIFO sizing option selected.

SC Soft connect. When set, indicates soft connect/disconnect option selected.

UDI UTMI data width indicates selected UTMI+ data width:

0: 8 bits 1: 16 bits

# OTG\_COUNT0

### **OTG EP0 bytes received counter**

7 6 5 4 3 2 1 0
0 RXCNT0
R

Address: USBOTGBaseAddress + 0x18

Reset: 0x00

**Description:** Indicates the number of received data bytes in EP0 Rx FIFO. This register is selected

for access when OTG\_INDX points to Endpoint 0.

RXCNT0 EP0 bytes received.

#### OTG\_TYPE0

### OTG EP0 speed control register (host only)

| 7  | 6    | 5 | 4 | 3 | 2 | 1 | 0 |
|----|------|---|---|---|---|---|---|
| SF | PEED | 0 | 0 | 0 | 0 | 0 | 0 |
| F  | RW   | R | R | R | R | R | R |

Address: USBOTGBaseAddress + 0x1A

Reset: 0x00

**Description:** Controls the core operating speed. This register is selected for access when

OTG\_INDX points to Endpoint 0.

SPEED Operating speed.

00: unused 01: high-speed 10: full-speed 11: low-speed



### **OTG NAKLIMITO**

### OTG EP0 NAK response register (host only)

7 3 6 5 4 0 0 0 0 **NAKLIMIT** RW R

Address: USBOTGBaseAddress + 0x1B

Reset: 0x00

**Description:** Sets the number of frames (microframes for HS) after which the EP0 should time-out.

This register is selected for access when *OTG\_INDX* points to Endpoint 0.

NAKLIMIT Frames to NAK.

### OTG DEVCTL

### OTG device control register

7 6 5 3 2 1 0 BDEV **FSDEV** LSDEV **VBUS** HOST HREQ SESS R R R R R RW RW

USBOTGBaseAddress + 0x60 Address:

0x80 Reset:

0: A-Device

**Description:** Selects the operating mode of the core (peripheral/host) and controls and monitors

the USB VBus line.

BDEV B-Device indicates whether the core is operating as an A-Device or a B-Device. Only valid while a session is in progress. If the core is in force host mode (session started with OTG\_TM.TFRH = 1) this

bit indicates the state of the HOSTDISCON input signal from the transceiver.

FSDEV Full speed device is set when a full- or high-speed device has been connected to the port. High-

speed devices are distinguished from full-speed by checking for high-speed chirps when the device is

1: B-Device

reset. Only valid in host mode.

LSDEV Low speed is set when a low-speed device has been connected to the port. Only valid in host mode.

VBUS VBUS encodes the current VBus level as follows:

00: below SessionEnd 01: above SessionEnd, below AValid

10: above AValid, below VBusValid 11: above VBusValid

HOST Host mode is set when the core is acting as a host.

HREQ Host request. When set, the core initiates the host negotiation when suspend mode is entered. It is

cleared when host negotiation is completed. (B-Device only)

SESS Session. When operating as an A-Device, this bit is set or cleared by the software to start or end a session. When operating as a B-Device, this bit is set/cleared by the core when a session

starts/ends. It may also be set by the software to initiate the SRP. When the core is in suspend mode, the bit may be cleared by the software to perform a software disconnect.

ERICSSON

# OTG\_TXFSZ

# **OTG Tx FIFO size register**

7 6 5 4 3 2 1 0
0 0 0 DPB TXSIZE
R R R RW RW

Address: USBOTGBaseAddress + 0x62

Reset: 0x00

**Description:** Controls the size of the selected Tx endpoint FIFO.

DPB Double packet buffering defines if double-packet buffering is supported.

0: only single-packet buffering is supported 1: double-packet buffering is supported

TXSIZE Max packet size is the maximum packet size allowed in bytes (before any splitting within the FIFO of bulk/high- bandwidth packets prior to transmission).

1001: 4096

 0000: 8
 0001: 16

 0010: 32
 0011: 64

 0100: 128
 0101: 256

 0110: 512
 0111: 1024

If DPB = 0, the Tx FIFO is also this size; if DPB = 1, the Tx FIFO is twice this size.

### OTG\_RXFSZ

1000: 2048

## **OTG Rx FIFO size register**

| 7 | 6 | 5 | 4   | 3 | 2  | 1    | 0 |
|---|---|---|-----|---|----|------|---|
| 0 | 0 | 0 | DPB |   | RX | SIZE |   |
| R | R | R | RW  |   | F  | w    |   |

Address: USBOTGBaseAddress + 0x63

Reset: 0x00

**Description:** Controls the size of the selected Rx endpoint FIFO.

DPB Double packet buffering defines whether double-packet buffering supported. 0: only single-packet buffering is supported.

1: double-packet buffering is supported.

RXSIZE Max packet size is the maximum packet size allowed in bytes (after any combination within the FIFO of bulk/high- bandwidth packets following their reception).

 0000: 8
 0001: 16

 0010: 32
 0011: 64

 0100: 128
 0101: 256

 0110: 512
 0111: 1024

 1000: 2048
 1001: 4096

If DPB = 0, the Rx FIFO is also this size; if DPB = 1, the Rx FIFO is twice this size.



## OTG\_TXFA

### **OTG Tx FIFO address register**

15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0
0 0 0 R R R

Address: USBOTGBaseAddress + 0x64

**Reset:** 0x0000

**Description:** Controls the start address of the selected Tx endpoint FIFO.

AD FIFO start address defines the start address of the endpoint FIFO in units of 8 bytes as follows: 0000: 0000, 0001: 0008, 0002: 0010 through to 1FFF: FFF8.

#### **OTG RXFA**

# **OTG Rx FIFO address register**

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6  | 5 | 4 | 3 | 2 | 1 | 0 |
|----|----|----|----|----|----|---|---|---|----|---|---|---|---|---|---|
| 0  | 0  | 0  |    |    |    |   |   |   | AD |   |   |   |   |   |   |
| R  | R  | R  |    |    |    |   |   |   | RW |   |   |   |   |   |   |

Address: USBOTGBaseAddress + 0x66

**Reset:** 0x0000

**Description:** Controls the start address of the selected Rx endpoint FIFO.

AD FIFO start address defines the start address of the endpoint FIFO in units of 8 bytes as follows: 0000: 0000, 0001: 0008, 0002: 0010 through to 1FFF: FFF8.

### OTG\_HWVER

### **OTG** hardware version number register

| 15 | 14 | 13 | 12   | 11 | 10 | 9 | 8 | 7 | 6 | 5  | 4   | 3 | 2 | 1 | 0 |
|----|----|----|------|----|----|---|---|---|---|----|-----|---|---|---|---|
| 0  |    |    | VMAJ |    |    |   |   |   |   | VM | 1IN |   |   |   |   |
| R  |    |    | R    |    |    |   |   |   |   | R  | R   |   |   |   |   |

Address: USBOTGBaseAddress + 0x6C

**Reset:** 0x0590

**Description:** Returns information about the version of the core that was implemented.

VMAJ Major version number. Returns 000001. The entire version number is VMAJ.VMIN

VMIN Minor version number. Returns 0110010000.

### OTG\_UVBCTRL

### **OTG ULPI VBUS control register**

| 7 | 6 | 5 | 4 | 3 | 2 | 1     | 0     |
|---|---|---|---|---|---|-------|-------|
| 0 | 0 | 0 | 0 | 0 | 0 | EXTVI | EXTVB |
| R | R | R | R | R | R | RW    | RW    |

Address: USBOTGBaseAddress + 0x70

Reset: 0x00



#### **Description:**

ULPI PHYs may use an external charge pump to generate the VBUS voltage, rather than an internal charge pump. This register allows selection of the external charge pump. It also allows this selection to be displayed via an external VBUS indicator.

This register is read back from the PHY clock domain. These bits do not return updated values while the PHY is suspended.

EXTVI Use external VBUS indicator. When 1, selects the use of an external VBUS indicator (overcurrent indicator) in the PHYs VbusState determination.

EXTVB Use external VBUS. When set, this bit selects an external charge pump.

### **OTG UCKIT**

# **OTG ULPI CarKit control register**

| 7 | 6 | 5     | 4     | 3     | 2      | 1     | 0    |
|---|---|-------|-------|-------|--------|-------|------|
| 0 | 0 | CKAE  | RXCMD | CANCK | ALTINT | CKACT | DISU |
| R | R | R/Clr | R/Clr | RW    | R/Clr  | R     | RW   |

Address: USBOTGBaseAddress + 0x71

Reset: 0x00

**Description:** Provides the basic control needed by ULPI-compatible PHYs when interfacing to in-

car CarKit systems.

CKAE CarKit active end. Set by link when CarKitActive is cleared. This bit must be cleared by software. It signifies that the core s (synchronous) USB mode has been entered.

RXCMD RX CMD event. Set by link when a RX CMD has been latched. This bit must be cleared by software.

CANCK Cancel CarKit. Set by software to abort CarKit mode and wake up the PHY. This bit is auto-cleared when the PHY has entered synchronous mode.

ALTINT ALT INT event. Set by link when an ALT\_INT event occurs. This bit must be cleared by software.

CKACT CarKit active. Set by link when the (asynchronous) CarKit mode is entered after DIR goes high. It is cleared on the falling edge of DIR.

DISU Disable UTMI. Set and cleared by software to decouple the reconstituted UTMI signals from the USB controller prior to entering CarKit mode.

This bit cannot be cleared while the ULPICarKitControl.CarKitActive bit is set.

# **OTG\_UINTMASK**

### **OTG ULPI INT mask register**

| 7 | 6 | 5 | 4 | 3            | 2           | 1             | 0              |
|---|---|---|---|--------------|-------------|---------------|----------------|
| 0 | 0 | 0 | 0 | RXCMD<br>_IE | AEND<br>_IE | ALTINT<br>_IE | REGINT<br>_IEI |
| R | R | R | R | RW           | RW          | RW            | RW             |

Address: USBOTGBaseAddress + 0x72

Reset: 0x00



**Description:** Enables the assertion of the CPU interrupt in response to possible interrupt sources.

- RXCMD\_IE RX CMD interrupt enable. Assert the CPU interrupt if *OTG\_UINTSRC*.RXCMDI is set. To clear the interrupt, the software must clear the *OTG\_UCKIT*.RXCMD bit.
  - AEND\_IE Active end interrupt enable. Assert the CPU interrupt if OTG\_UINTSRC.AENDI is set. To clear the interrupt, the software must clear the *OTG\_UCKIT*.CKAE bit.
- ALTINT\_IE ALT INT interrupt enable. Assert the CPU interrupt if OTG\_UINTSRC.ALTINTI is set. To clear the interrupt, the software must clear the OTG\_UCKIT.ALTINT bit.
- REGINT\_IE REG INT interrupt enable. Assert the CPU interrupt if OTG\_UINTSRC.REGINTI is set. To clear the interrupt, the software must clear the *OTG\_UREGCTRL*.REGCMP bit.

#### OTG\_UINTSRC

# **OTG ULPI INT source register**

| 7 | 6 | 5 | 4 | 3      | 2     | 1       | 0       |
|---|---|---|---|--------|-------|---------|---------|
| 0 |   |   |   | RXCMDI | AENDI | ALTINTI | REGINTI |
| R | R | R | R | R      | R     | R       | R       |

Address: USBOTGBaseAddress + 0x73

Reset: 0x00

**Description:** Shows the unmasked value of the possible sources of interrupt.

RXCMDI RX CMD interrupt. Asserted if the *OTG\_UCKIT*.RXCMD bit is set. To clear the interrupt, the software must clear the OTG\_UCKIT.RXCMD bit.

AENDI Active end interrupt. Asserted if the *OTG\_UCKIT*.CKAE bit is set. To clear the interrupt, the software must clear the OTG\_UCKIT.CKAE bit.

ALTINTI ALT INT interrupt. Asserted if the *OTG\_UCKIT*.ALTINT bit is set. To clear the interrupt, the software must clear the OTG\_UCKIT.RXCMD bit.

REGINTI REG INT interrupt. Asserted if the *OTG\_UREGCTRL*.REGCMP bit is set. To clear the interrupt, the software must clear the OTG\_UREGCTRL.REGCMP bit.

### OTG\_UREGDATA

### OTG ULPI Reg data register

7 6 5 4 3 2 1 0

REGDATA

RW

Address: USBOTGBaseAddress + 0x74

Reset: 0x00

**Description:** Contains the data associated with register read or writes conducted through the ULPI

interface.

REGDATA Register data for PHY access.



### OTG\_UREGADDR

### **OTG ULPI Reg address register**

7 6 5 4 3 2 1 0

REGADDR

RW

Address: USBOTGBaseAddress + 0x75

Reset: 0x00

**Description:** Contains the address of the register being read or written through the ULPI interface.

REGADDR Register address for PHY access.

### OTG\_UREGCTRL

## **OTG ULPI Reg control register**

| 7 | 6 | 5 | 4 | 3 | 2   | 1      | 0      |
|---|---|---|---|---|-----|--------|--------|
| 0 | 0 | 0 | 0 | 0 | URW | REGCMP | REGREQ |
| R | R | R | R | R | RW  | R/Clr  | RW     |

Address: USBOTGBaseAddress + 0x76

Reset: 0x00

**Description:** Contains control and status bits relating to the register being read or written through

the ULPI interface.

URW ULPI read or write. Set by software for register read access and cleared by software for register write

ccess.

REGCMP Register access complete. Set by the ULPI link when register access is complete. This bit must be

cleared by software.

REGREQ Register access request. Set by software to initiate register access. This bit is cleared when the

REGCMP bit is set.

# OTG\_URAWDATA

### OTG ULPI raw data register (async)

| 7 | 6 | 5 | 4 | 3  | 2  | 1  | 0  |
|---|---|---|---|----|----|----|----|
| 0 | 0 | 0 | 0 | D3 | D2 | D1 | D0 |
| R | R | R | R | R  | R  | R  | R  |

Address: USBOTGBaseAddress + 0x77

Reset: 0x00



#### **Description:**

Used in asynchronous modes to sample the ULPI bus and in synchronous mode to store the last RX CMD. It has different formats for asynchronous and synchronous modes.

When one of the PHY's asynchronous modes is selected, the OTG\_URAWDATA register is used to indicate the present value of the ULPI bus, latched by any transition on INT (that is, as indicated by the D3 bit).

D3 DATA3. Active high interrupt indication (INT).

D2 DATA2. Single-ended zero (SE0).

D1 DATA1. Differential data (DAT).

D0 DATA0. Active high transmit enable (TXEN).

#### OTG\_URAWDATA

### OTG ULPI raw data register (sync)

| 7      | 6  | 5       | 4 | 3    | 2     | 1     | 0    |
|--------|----|---------|---|------|-------|-------|------|
| ALTINT | ID | RXEVENT |   | VBUS | STATE | LINES | TATE |
| R      | R  | R       |   | F    | R     | F     | l    |

Address: USBOTGBaseAddress + 0x77

Reset: 0x00

**Description:** When synchronous mode is being used, the OTG\_URAWDATA register is used to

store the last RX CMD.

ALTINT ALTINT event. Asserted when a non-USB interrupt occurs. In particular, it is required to be set if an unmasked event occurs on any bit of the PHY's CarKit interrupt latch register.

ID ID status. This bit reflects the value of the IDDIG (valid 50 ms after IDPULLUP is asserted).

**RXEVENT** Encoded UTMI event signals:

00: RxActive = 0, RxError = 0, HostDiscon = 0 01: RxActive = 1, RxError = 0, HostDiscon = 0

10: RxActive = 1, RxError = 1, HostDiscon = 0 11: HostDiscon = 1

VBUSSTATE Encoded VBUS voltage state:

LINESTATE UTMI+ line state signals:

00: SE0 01: J-state 10: K-state 11: SE1

#### OTG EPINFO

#### OTG EP information register

7 6 5 4 3 2 1 0

RX\_EP TX\_EP

R

Address: USBOTGBaseAddress + 0x78

Reset: 0xFF



**Description:** Stores the number of Tx and Rx endpoints implemented in the design. The OTG HS

controller has 16 Tx and 16 Rx endpoints.

RX\_EP The number of receive endpoints.

TX\_EP The number of transmit endpoints.

#### OTG\_RAMINFO

#### **OTG RAM information register**

7 6 5 4 3 2 1 0

DMA\_CH RAM\_BITS

R

Address: USBOTGBaseAddress + 0x79

Reset: 0x0C

**Description:** Provides information about the number of DMA channels and the size of the RAM.

DMA\_CH The number of DMA channels.

RAM\_BITS The width of the RAM data bus.

#### OTG\_LINKINFO

### **OTG link information register**

7 6 5 4 3 2 1 0
WTCON WTID
RW RW

Address: USBOTGBaseAddress + 0x7A

Reset: 0x5C

**Description:** Reads and reprograms connect or disconnect, and ID-pullup delays.

WTCON Connect/disconnect delay. Sets the wait to be applied to allow for the user's connect and disconnect filter in units of 533.3 ns (the default setting corresponds to 2.667  $\mu$ s).

When working in FS interface mode (*OTG\_TOPCTRL*.MODE\_ULPI is zero), the timer values are different (units of 666.63 ns and default value of 3.33 us).

WTID ID pullup delay. Sets the delay to be applied from IDPULLUP being asserted to IDDIG being considered valid in units of 4.369 ms (the default setting corresponds to 52.43 ms).

When working in FS Interface mode (*OTG\_TOPCTRL*.MODE\_ULPI is zero) the timer values are different (units of 5.46 ms and default value of 65.54 ms).

### OTG\_VPLEN

#### **OTG VPLEN register**

7 6 5 4 3 2 1 0

VPLEN

R RW RW RW RW RW RW RW RW

Address: USBOTGBaseAddress + 0x7B

Reset: 0x3C

**Description:** Sets the duration of the VBUS pulsing charge.

VPLEN VBUS pulse length. Sets the duration of the VBus pulsing charge in units of 546.1 μs (the default setting corresponds to 32.77ms).

When working in FS Interface mode ( $OTG\_TOPCTRL$ ). MODE\_ULPI is zero) the timer values are different (units of 682.62  $\mu$ s and default value of 40.96 ms).

#### OTG HSEOF1

### **OTG HS time buffer register**

7 6 5 4 3 2 1 0 HS\_EOF1

RW

Address: USBOTGBaseAddress + 0x7C

Reset: 0x80

**Description:** Sets the minimum time gap that is to be allowed between the start of the last

transaction and the EOF for high-speed transactions.

HS\_EOF1 HS time buffer. Sets for high-speed transactions in the time before EOF to stop new transactions beginning (in units of 133.3 ns, default setting corresponds to 17.07 μs).

### OTG\_FSEOF1

### OTG FS time buffer register

7 6 5 4 3 2 1 0 FS\_EOF1

RW

Address: USBOTGBaseAddress + 0x7D

Reset: 0x77

**Description:** Sets the minimum time gap that is to be allowed between the start of the last

transaction and the EOF for full-speed transactions.

FS\_EOF1 FS time buffer. Sets for full-speed transactions in the time before EOF to stop new transactions beginning (in units of 533.3 ns, default setting corresponds to 63.46 μs).

#### OTG\_LSEOF1

#### OTG LS time buffer register

7 6 5 4 3 2 1 0 LS\_EOF1

RW

Address: USBOTGBaseAddress + 0x7E

Reset: 0x72

**Description:** Sets the minimum time gap that is to be allowed between the start of the last

transaction and the EOF for low-speed transactions.

LS\_EPF1 LS time buffer. Sets for low-speed transactions the time before EOF to stop new transactions beginning (in units of 1.067  $\mu$ s, default setting corresponds to 121.6  $\mu$ s).



#### OTG\_TX(RX)FAD[0:15]

### OTG Tx (Rx) function address register (host only)

7 6 5 4 3 2 1 0
0 ADTF
RW

**Address:** USBOTGBaseAddress + 0x80 (or 0x84 for Rx) + 8\*y, where y = 0 to 15.

Reset: 0x00

**Description:** Records the address of the target function that is accessed through the associated

endpoint.

ADTF Address of target function. Stores the address of target function to be accessed by endpoint.

#### OTG TX(RX)HAD[0:15]

### OTG Tx (Rx) hub address register (host only)

| 15           | 14           | 13           | 12           | 11           | 10           | 9           | 8           | 7   | 6 | 5 | 4 | 3     | 2 | 1 | 0 |
|--------------|--------------|--------------|--------------|--------------|--------------|-------------|-------------|-----|---|---|---|-------|---|---|---|
| GPDIR<br>S15 | GPDIR<br>S14 | GPDIR<br>S13 | GPDIR<br>S12 | GPDIR<br>S11 | GPDIR<br>S10 | GPDIR<br>S9 | GPDIR<br>S8 | MLT |   |   |   | HUBAD |   |   |   |
| RW           | RW           | RW           | RW           | RW           | RW           | RW          | RW          | RW  |   |   |   | RW    |   |   | , |

**Address:** USBOTGBaseAddress + 0x82 (or 0x86 for Rx) + 8\*y, where y = 0 to 15.

**Reset:** 0x00 (not changed by system (PRESETnot) reset)

**Description:** These registers, like *OTG\_TX(RX)HP[0:15]*, only need to be written when a full- or

low-speed device is connected via a high-speed USB 2.0 hub which carries out the necessary transaction translation to convert between high-speed transmission and

full-/low-speed transmission.

MLT Multiple translators records whether the hub (connected to the core) has multiple transaction

translators.

0: single transaction translator 1: multiple transaction translators

HUBAD Hub address.

#### OTG\_TX(RX)HP[0:15]

#### OTG Tx (Rx) hub port register (host only)

7 6 5 4 3 2 1 0
0 HUBPORT
BW BW

**Address:** USBOTGBaseAddress + 0x83 (or 0x87 for Rx) + 8\*y, where y = 0 to 15.

Reset: 0x00

**Description:** These registers are only written when a full- or low-speed device is connected via a

high-speed USB 2.0 hub which carries out the necessary transaction translation.

HUBPORT Hub port contains the port number via which the endpoint is accessed.



#### OTG DMASEL **OTG DMA selector register** 21 31 30 29 28 27 26 25 23 22 20 19 18 17 16 24 0 0 DMASEL\_5 DMASEL\_4 DMASEL\_3 RW RW RW R R 2 15 14 13 12 11 10 9 8 7 6 3 0 DMASEL\_2 DMASEL\_1 DMASEL\_0 RW RW RW

Address: USBOTGBaseAddress + 0x200

**Reset:** 0x0000 0000

**Description:** Controls which endpoint's DMA request line is connected to six external DMA request

signals.

DMASEL\_[0:5] DMA selector denotes the endpoint connected to DMA request line x, according to the following:

00000: EP1 Tx, 00001: EP2 Tx through to 01110: EP15 Tx and 01111: EP1 Rx, 10000: EP2 Rx through to 11101: EP15 Rx.

#### OTG TOPCTRL

### **OTG** top control register

6 5 4 3 2 MODE\_ I2C O VBUSI O HDFV XGATE UDDR SRST OFF ULPI R RW RW RW RW RW RW RW

Address: USBOTGBaseAddress + 0x204

Reset: 0x09

**Description:** Controls the OTG core interface type, the speed of the ULPI interface (standard

versus DDR), soft reset of the IP and transceiver's (XCLK) clock gate.

VBUSLO VBUSLO Control. This bit directly controls the VBUS low indicator of the FS Interface. It should be zero when operating with standard USB transceivers. It is used exclusively for operation with transceivers that do not have an embedded charge pump (such a charge pump is controlled and monitored separately).

HDEV Host/device. This bit serves as a host or device indicator when the core is in the FS mode (MODE\_ULPI = 0) and the I2C is switched off (I2C\_OFF bit is set). When set, this bit indicates host mode; when reset, device mode. This bit has no effect on the functionality in other modes.



- I2C\_OFF I2C off switch. When set, this bit switches off the I2C controller. This allows the core to communicate with USB 1.1 compatible transceivers. This bit does not affects the functionality unless FS mode (MODE\_ULPI = 0) is chosen.
  - XGATE XCLK gate controls the gate of the transceiver (XCLK) clock. Writing zero to this bit switches off this clock and terminates communication with a transceiver. XCLK is on by default. The system clock (AHB clock) gate is controlled in power management unit (PMU).
  - SRST Soft reset. Writing 1 to this bit resets the OTG core. Soft reset terminates all current USB communication and resets all register settings to default. This bit always reads zero.

    OTG\_DMASEL and OTG\_TOPCTRL settings are not affected by this soft reset.
  - UDDR ULPI DDR active controls whether ULPI DDR (double-data rate) mode is active. It does not affect the functionality of the core if the OTG FS interface is selected in MODE\_ULPI.
- MODE\_ULPI Active transceiver interface. The OTG FS interface is compatible with OTG Transc. Spec. v0.92.

  0: OTG FS interface active

  1: ULPI transceiver interface active



# 21 Asynchronous serial ports (UART0,1,2)

## 21.1 UART register addressing

Register addresses are provided as the UART base address of the relevant UART, UARTnBaseAddress, plus the register offset.

All three UART units are identical blocks, but the UART base address differs.

Table 44. UART base addresses

| UART  | UART base address |
|-------|-------------------|
| UART0 | 0x101F D000       |
| UART1 | 0x101F B000       |
| UART2 | 0x101F 2000       |

UARTs 0, 1 and 2 are referred to as UARTn throughout this document.

## 21.2 UART register summary

The UART must be disabled before any of the control registers are reprogrammed. If the UART is disabled in the middle of transmission or reception, it completes the current character before stopping.

Table 45. UART register list

| Offset | Register name           | Description                                                               | Page |
|--------|-------------------------|---------------------------------------------------------------------------|------|
| 0x000  | UARTn_DR                | UART RxFIFO and TxFIFO data register                                      | 261  |
| 0x004  | UARTn_RSR/UART<br>n_ECR | UART receive status register (read)/<br>UART error clear register (write) | 262  |
| 0x018  | UARTn_FR                | UART flag register                                                        | 263  |
| 0x024  | UARTn_IBRD              | UART integer baud rate divisor register                                   | 264  |
| 0x028  | UARTn_FBRD              | UART fractional baud rate divisor register                                | 264  |
| 0x02C  | UARTn_LCRH              | UART line control register, high byte register                            | 265  |
| 0x030  | UARTn_CR                | UART control register                                                     | 266  |
| 0x034  | UARTn_IFLS              | UART interrupt FIFO level select register                                 | 267  |
| 0x038  | UARTn_IMSC              | UART interrupt mask set/clear register                                    | 268  |
| 0x03C  | UARTn_RIS               | UART raw interrupt status register                                        | 269  |
| 0x040  | UARTn_MIS               | UART masked interrupt status register                                     | 270  |
| 0x044  | UARTn_ICR               | UART interrupt clear register                                             | 271  |
| 0x048  | UARTn_DMACR             | UART DMA control register                                                 | 272  |
| 0x050  | UARTn_XFCR              | UART XON/XOFF control register                                            | 273  |
| 0x054  | UARTn_XON1              | UART XON1 register                                                        | 274  |



Table 45. UART register list (continued)

| Offset | Register name   | Description                                            | Page |
|--------|-----------------|--------------------------------------------------------|------|
| 0x058  | UARTn_XON2      | UART XON2 register                                     | 274  |
| 0x05C  | UARTn_XOFF1     | UART XOFF1 register                                    | 274  |
| 0x060  | UARTn_XOFF2     | UART XOFF2 register                                    | 275  |
| 0x100  | UARTn_ABCR      | UART autobaud control register                         | 275  |
| 0x104  | UARTn_ABSR      | UART autobaud status register                          | 276  |
| 0x108  | UARTn_ABFMT     | UART autobaud format register                          | 276  |
| 0x150  | UARTn_ABDR      | UART autobaud baud divisor register                    | 277  |
| 0x154  | UARTn_ABDFR     | UART autobaud baud divisor fraction register           | 278  |
| 0x158  | UARTn_ABMR      | UART autobaud baud measurement register                | 278  |
| 0x15C  | UARTn_ABIMSC    | UART autobaud baud interrupt mask set/clear register   | 279  |
| 0x160  | UARTn_ABRIS     | UART autobaud baud raw status register                 | 279  |
| 0x164  | UARTn_ABMIS     | UART autobaud baud masked status register              | 280  |
| 0x168  | UARTn_ABICR     | UART autobaud baud interrupt clear register            | 280  |
| 0xFE0  | UARTn_PeriphID0 | UART peripheral identification register 0 (bits 7:0)   | 281  |
| 0xFE4  | UARTn_PeriphID1 | UART peripheral identification register 1 (bits 15:8)  | 281  |
| 0xFE8  | UARTn_PeriphID2 | UART peripheral identification register 2 (bits 23:16) | 281  |
| 0xFEC  | UARTn_PeriphID3 | UART peripheral identification register 3 (bits 31:24) | 282  |
| 0xFF0  | UARTn_PCellID0  | UART PCell identification register 0 (bits 7:0)        | 282  |
| 0xFF4  | UARTn_PCellID1  | UART PCell identification register 1 (bits 15:8)       | 282  |
| 0xFF8  | UARTn_PCellID2  | UART PCell identification register 2 (bits 23:16)      | 283  |
| 0xFFC  | UARTn_PCellID3  | UART PCell identification register 3 (bits 31:24)      | 283  |

### 21.3 UART register descriptions

# UARTn\_DR UART data register

|   | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23   | 22 | 21 | 20 | 19 | 18 | 17 | 16 |  |  |
|---|----|----|----|----|----|----|----|----|------|----|----|----|----|----|----|----|--|--|
|   | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0    | 0  | 0  | 0  | 0  | 0  | 0  | 0  |  |  |
|   | R  | R  | R  | R  | R  | R  | R  | R  | R    | R  | R  | R  | R  | R  | R  | R  |  |  |
| _ | 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7    | 6  | 5  | 4  | 3  | 2  | 1  | 0  |  |  |
|   | 0  | 0  | 0  | 0  | OE | BE | PE | FE | DATA |    |    |    |    |    |    |    |  |  |
| - | R  | R  | R  | R  | R  | R  | R  | R  |      |    |    | R۱ | V  |    |    | ,  |  |  |

Address: UARTnBaseAddress + 0x000

Reset: 0xXXXX XXXX

**Description:** For words to be transmitted:

 if the FIFOs are enabled, data written to this location is shifted onto the transmit FIFO.

 If the FIFOs are disabled, data is stored in the transmitter holding register (the bottom of the transmit FIFO).

The write operation initiates transmission from the UARTn. The data is prefixed with a start bit. The data byte is then transmitted, LSB first, then the appropriate parity bit (if parity is enabled) and one or two stop bits are appended.

For received words:

- if the FIFOs are enabled, the data byte and the 4-bit status (break, frame, parity or overrun) is pushed onto the 12-bit-wide receive FIFO,

– if the FIFOs are not enabled, the data byte and status are stored in the receiving holding register (the bottom word of the receive FIFO).

The received data byte and corresponding status information is read from the UARTn\_DR register. The status information can also be read from the UARTn\_RSR/UARTn\_ECR registers.

OE Overrun error.

0: FIFO is no longer full

1: data is received but receive FIFO is already full

- BE Break error. Set to 1 if a break condition is detected, indicating that the received data input was held low for longer than a full-word transmission time (defined as start, data, parity and stop bits).

  In FIFO mode, this error is associated with the character at the top of the FIFO. When a break occurs, only one 0 character is loaded into the FIFO. The next character is only enabled after the receive data input goes high (marking state), and the next valid start bit is received.
- PE Parity error. Set to 1 if the parity of the received data character does not match the parity selected as defined by bits 2 and 7 (respectively bits EPS and SPS) of the *UARTn\_LCRH* register.

  In FIFO mode, this error is associated with the character at the top of the FIFO.
- FE Framing error. Set to 1 if the received character does not have a valid stop bit (a valid stop bit being 1).

In FIFO mode, this error is associated with the character at the top of the FIFO.

DATA Transmit/receive data byte.

Read: receive data character Write: transmit data character



#### **UARTH RSR/UARTH ECR**

#### **UART** receive status/error clear register

|   | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
|---|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|
|   | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |
| • | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  |
|   | 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7  | 6  | 5  | 4  | 3  | 2  | 1  | 0  |
|   | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | Х  | Х  | Х  | Х  | OE | BE | PE | FE |
|   | R  | R  | R  | R  | R  | R  | R  | R  | RW |

Address: UARTnBaseAddress + 0x004

**Reset:** 0x0000 0000

**Description:** UARTn\_RSR provides receive status information for break, framing and parity, which

corresponds to the data character read from UARTn\_DR prior to reading

UARTn\_RSR. The status information for overrun is set immediately after an overrun

condition occurs.

A write to UARTn\_ECR clears the framing, parity, break and overrun errors. All bits are cleared to 0 on reset.

The received data character must be read first from UARTn\_DR before reading the error status associated with that data character from UARTn\_RSR. This read sequence cannot be reversed because UARTn\_RSR is updated only when a read occurs from UARTn\_DR. Status information can also be obtained by reading the UARTn\_DR register.

OE Overrun error bit. Set to 1 if data is received and the receive FIFO is already full. Cleared to 0 by a write to UARTn\_ECR (data value is not important).

The FIFO contents remain valid since no further data is written when the FIFO is full, only the content of the shift register is overwritten. The CPU or DMA must then read the data in order to empty the FIFO.

BE Break error bit. Set to 1 if a break condition is detected, indicating that the received data input was held low for longer than a full-word transmission time (defined as start, data, parity and stop bits). This bit is cleared to 0 after a write to UARTn\_ECR.

In FIFO mode, this error is associated with the character at the top of the FIFO. When a break occurs, only one 0 character is loaded into the FIFO. The next character is only enabled after the receive data input goes to high (marking state), and the next valid start bit is received.

PE Parity error bit. Set to 1 if the parity of the received data character does not match the parity selected as defined by bits 2 and 7 of the *UARTn\_LCRH* register.

This bit is cleared to 0 after a write to UARTn\_ECR.

In FIFO mode, this error is associated with the character at the top of the FIFO.

FE Framing error bit. Set to 1 if the received character does not have a valid stop bit (a valid stop bit being 1).

This bit is cleared to 0 after a write to UARTn\_ECR.

In FIFO mode, this error is associated with the character at the top of the FIFO.



| UAR | Γn_Fl | R          |      |      |      |      |    |      |      |      |      | UAF  | RT fla | ıg reç | gister |
|-----|-------|------------|------|------|------|------|----|------|------|------|------|------|--------|--------|--------|
| 31  | 30    | 29         | 28   | 27   | 26   | 25   | 24 | 23   | 22   | 21   | 20   | 19   | 18     | 17     | 16     |
| 0   | 0     | 0          | 0    | 0    | 0    | 0    | 0  | 0    | 0    | 0    | 0    | 0    | 0      | 0      | 0      |
| R   | R     | R          | R    | R    | R    | R    | R  | R    | R    | R    | R    | R    | R      | R      | R      |
| 15  | 14    | 13         | 12   | 11   | 10   | 9    | 8  | 7    | 6    | 5    | 4    | 3    | 2      | 1      | 0      |
| 0   | 0     | RTXDI<br>S | TERI | DDCD | DDSR | DCTS | RI | TXFE | RXFF | TXFF | RXFE | BUSY | DCD    | DSR    | CTS    |
| R   | R     | R          | R    | R    | R    | R    | R  | R    | R    | R    | R    | R    | R      | R      | R      |

Address: UARTnBaseAddress + 0x018

**Reset:** 0x0000 0090

**Description:** After reset, TXFF, RXFF and BUSY are cleared to 0, and TXFE and RXFE are set to

1.

RTXDIS Remote transmitter disabled (software flow control). Signals that an Xoff character was sent to the remote transmitter to stop it after the received FIFO passed over its trigger limit.

This bit is cleared when an Xon character is sent to the remote transmitter.

TERI Trailing edge ring indicator bit. Set if the URIxnot pin has changed from low to high since the last read of this register.

DDCD Delta data carrier detect bit. Set if the UDCDxnot pin has changed since the last read of this register.

DDSR Delta data set ready bit. Set if the UDSRxnot pin has changed since the last read of this register.

DCTS Delta clear to send bit. Set if the UCTSxnot pin has changed since the last read of this register.

RI Ring indicator bit. Read as the complement of the URIxnot ring indicator modem status input signal.

TXFE Transmit FIFO empty. If FIFO is disabled (*UARTn\_LCRH*.FEN = 0), the transmit FIFO empty bit is set when the transmit holding register is empty.

If the FIFO is enabled (UARTn\_LCRH.FEN = 1), the TXFE bit is set when the transmit FIFO is empty.

RXFF Receive FIFO full. If FIFO is disabled (*UARTn\_LCRH*.FEN = 0), the receive FIFO full bit is set when the receive holding register is full.

If the FIFO is enabled (UARTn\_LCRH.FEN = 1), the RXFF bit is set when the receive FIFO is full.

TXFF Transmit FIFO full. If FIFO is disabled (*UARTn\_LCRH*.FEN = 0), the transmit FIFO full bit is set when the transmit holding register is full.

If the FIFO is enabled (UARTn\_LCRH.FEN = 1), the TXFF bit is set when the transmit FIFO is full.

RXFE Receive FIFO empty. If FIFO is disabled ( $UARTn\_LCRH$ .FEN = 0), the receive FIFO empty bit is set when the receive holding register is empty.

If the FIFO is enabled (UARTn\_LCRH.FEN = 1), the RXFE bit is set when the receive FIFO is empty.

BUSY UARTn busy. Set when the UARTn is busy transmitting data. This bit remains set until the complete byte, including all the stop bits, has been sent from the shift register. However, if the transmit section of the UARTn is disabled in the middle of a transmission, the BUSY bit gets cleared. This bit is set again once the transmit section is re-enabled to complete the remaining transmission.

This bit is set as soon as the transmit FIFO becomes non-empty (regardless of whether UARTn is enabled or not).

DCD Data carrier detect bit. Complement of the UDCDxnot data carrier detect modem status input signal.

DSR Data set ready bit. Complement of the UDSRxnot data set ready modern status input signal.

CTS Clear to send bit. Complement of the UCTSxnot clear to send modem status input signal.



#### **UARTN IBRD**

#### **UART** integer baud rate divisor register

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24  | 23  | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
|----|----|----|----|----|----|----|-----|-----|----|----|----|----|----|----|----|
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0   | 0   | 0  | 0  | 0  | 0  | 0  | 0  | 0  |
| R  | R  | R  | R  | R  | R  | R  | R   | R   | R  | R  | R  | R  | R  | R  | R  |
| 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8   | 7   | 6  | 5  | 4  | 3  | 2  | 1  | 0  |
|    |    |    |    |    |    |    | DIV | INT |    |    |    |    |    |    |    |

RW

Address: UARTnBaseAddress + 0x024

**Reset:** 0x0000 0000

**Description:** This is the integer part of the baud rate divisor value. The minimum divide ratio

possible is 0x1 and the maximum is 0xFFFF (2<sup>16</sup> - 1). If *UARTn\_IBRD* = 0x0 the register is ignored. If UARTn\_IBRD = 0xFFFF, then *UARTn\_FBRD* cannot be greater than 0. Failure to observe this results in an aborted transmission or reception. UARTn\_IBRD, UARTn\_FBRD, and *UARTn\_LCRH* form a single 29-bit-wide register that is updated on a single write strobe, generated by a write in UARTn\_LCRH.

that is updated on a single write strobe, generated by a write in UARTn\_LCRH. Therefore, to internally update the content of UARTn\_IBRD or UARTn\_FBRD, a write to UARTn\_LCRH must always be performed after transmission or reception of the

current character has finished.

DIVINT Baud rate integer. The baud rate divisor comprises the integer value (DIVINT) and the fractional value (DIVFRAC). It is calculated as follows:

- baud rate divisor = (frequency [UARTCLK] / [16 x baud rate]) when UARTn\_CR.OVSFACT = 0,
- baud rate divisor = (frequency [UARTCLK] / [8 x baud rate]) when UARTn\_CR.OVSFACT = 1,
   where frequency [UARTCLK] is the UART reference clock frequency.

The contents of the UARTn\_IBRD and UARTn\_FBRD registers are not updated until transmission or reception of the current character has finished (a write to UARTn\_LCRH has occurred).

0 Reserved for future use. Reading returns 0. Must be written with 0.

#### UARTn\_FBRD

#### **UART** fractional baud rate divisor register

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19   | 18  | 17 | 16 |  |
|----|----|----|----|----|----|----|----|----|----|----|----|------|-----|----|----|--|
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0    | 0   | 0  | 0  |  |
| R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R    | R   | R  | R  |  |
|    |    |    |    |    |    |    |    |    |    |    |    |      |     |    |    |  |
| 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7  | 6  | 5  | 4  | 3    | 2   | 1  | 0  |  |
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |    |    | DIVF | RAC |    |    |  |
| R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | RW |    |      |     |    |    |  |

Address: UARTnBaseAddress + 0x028

**Reset:** 0x0000 0000

**Description:** This is the fractional part of the baud rate divisor value. The minimum divide ratio

possible is 0x1 and the maximum is 0xFFFF  $2^{16}$  - 1). If  $UARTn\_IBRD = 0x0$ , the register is ignored. If  $UARTn\_IBRD = 0xFFFF$ , then  $UARTn\_FBRD$  cannot be greater than zero. Failure to observe this results in an aborted transmission or reception.



UARTn\_IBRD, UARTn\_FBRD and *UARTn\_LCRH* form a single 29-bit-wide register that is updated on a single write strobe generated by a write in UARTn\_LCRH. Therefore, to internally update the content of UARTn\_IBRD or UARTn\_FBRD, a write to UARTn\_LCRH must always be performed after transmission or reception of the current character has finished.

DIVFRAC Baud rate fraction. The baud rate divisor comprises the integer value (DIVINT) and the fractional value (DIVFRAC). It is calculated as follows:

- baud rate divisor = (frequency [(UARTCLK] / [16 x baud rate]) when UARTn\_CR.OVSFACT = 0,
- baud rate divisor = (frequency [UARTCLK] / [8 x baud rate]) when UARTn\_CR.OVSFACT = 1,
   where Frequency [UARTCLK] is the UART reference clock frequency.

The contents of the UARTn\_IBRD and UARTn\_FBRD registers are not updated until transmission or reception of the current character has finished (a write to UARTn\_LCRH has occurred).

0 Reserved for future use. Reading returns 0. Must be written with 0.

#### **UARTN LCRH**

#### **UART** line control register

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23  | 22 | 21 | 20  | 19   | 18  | 17  | 16  |
|----|----|----|----|----|----|----|----|-----|----|----|-----|------|-----|-----|-----|
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0   | 0  | 0  | 0   | 0    | 0   | 0   | 0   |
| R  | R  | R  | R  | R  | R  | R  | R  | R   | R  | R  | R   | R    | R   | R   | R   |
|    |    |    |    |    |    |    |    |     |    |    |     |      |     |     |     |
| 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7   | 6  | 5  | 4   | 3    | 2   | 1   | 0   |
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | SPS | WL | EN | FEN | STP2 | EPS | PEN | BRK |
| R  | R  | R  | R  | R  | R  | R  | R  | RW  | R  | W  | RW  | RW   | RW  | RW  | RW  |

Address: UARTnBaseAddress + 0x02C

**Reset:** 0x0000 0000

**Description:** Registers *UARTn\_IBRD*, *UARTn\_FBRD*, and UARTn\_LCRH form a single 29-bit-

wide register that is updated on a single write strobe generated by a write in

ST ERICSSON UARTn\_LCRH. To internally update the content of UARTn\_IBRD or UARTn\_FBRD, a write to UARTn\_LCRH must always be performed at the end.

SPS Stick parity select.

0: stick parity is disabled.

1: if PEN = 1 and EPS = 1, the parity bit is transmitted and checked as a 0, but if PEN = 1 and EPS = 0 (odd parity), the parity bit is transmitted and checked as a 1.

WLEN Word length. Indicates the number of data bits transmitted or received in a frame.

00: 5 bits 01: 6 bits 10: 7 bits 11: 8 bits

FEN Enable FIFOs. Enables/disables the transmit and receive FIFO buffers.

0: FIFOs are disabled (character mode): FIFOs become 1-byte holding register.

1: FIFOs are enabled.

STP2 Two stop bits select. Enables transmission of two stop bits at the end of the frame. The receive logic does not check for two stop bits being received.

0: 1 stop bit transmitted

1: 2 stop bits transmitted

EPS Even parity select. Selects parity generation when parity is enabled (PEN = 1). This bit has no effect when parity is disabled (PEN = 0).

0: odd parity generation and checking is performed during transmission and reception, which check for an odd number of 1s in data and parity bits.

1: even parity generation and checking is performed during transmission and reception, which check for an even number of 1s in data and parity bits.

PEN Parity enable.

0: disabled 1: enabled

BRK Send break bit. Forces a continuous low level on UTXDx output, after completion of the current character. This bit must be asserted for at least one complete frame transmission time in order to generate a break condition. The transmit FIFO contents remain unaffected during a break condition.

0: normal transmission

1: break condition transmission

0 Reserved for future use. Reading returns 0. Must be written with 0.

#### UARTn\_CR

#### **UART** control register

| 31        | 30        | 29 | 28 | 27  | 26  | 25  | 24  | 23  | 22 | 21 | 20 | 19          | 18 | 17 | 16         |
|-----------|-----------|----|----|-----|-----|-----|-----|-----|----|----|----|-------------|----|----|------------|
| 0         | 0         | 0  | 0  | 0   | 0   | 0   | 0   | 0   | 0  | 0  | 0  | 0           | 0  | 0  | 0          |
| R         | R         | R  | R  | R   | R   | R   | R   | R   | R  | R  | R  | R           | R  | R  | R          |
|           |           |    |    |     |     |     |     |     |    |    |    |             |    |    |            |
| 15        | 14        | 13 | 12 | 11  | 10  | 9   | 8   | 7   | 6  | 5  | 4  | 3           | 2  | 1  | 0          |
| CTS<br>EN | RTS<br>EN | 0  | 0  | RTS | DTR | RXE | TXE | LBE | 0  | 0  | 0  | OVS<br>FACT | 0  | 0  | UART<br>EN |
| RW        | RW        | R  | R  | RW  | RW  | RW  | RW  | RW  | R  | R  | R  | RW          | R  | R  | RW         |

Address: UARTnBaseAddress + 0x030

**Reset:** 0x0000 0300



**Description:** To enable transmission, both the TXE and UARTEN bits must be set. To enable reception, both the RXE and UARTEN bits must be set.

CTSEN CTS hardware flow control enable.

0: disabled.

1: enabled. Data is only transmitted when the UCTSxnot signal is asserted.

RTSEN RTS hardware flow control enable.

0: disabled

1: enabled. Data is only requested when there is space in the receive FIFO for it to be received.

RTS Request to send. Complement of the URTSxnot modem status output.

0: URTSxnot is high

1: URTSxnot is low

DTR Data transmit ready. Complement of the UDTRxnot modem status output.

0: UDTRxnot is high

1: UDTRxnot is low

RXE Receive enable. Enables the receive section of the UART when the UARTn receiver is disabled in the middle of reception. It completes the current character before stopping.

0: receiver disabled 1: receiver enabled

TXE Transmit enable. Enables the transmit section of the UART. When the UART transmitter is disabled in the middle of transmission, it completes the current character before stopping.

0: transmitter disabled

1: transmitter enabled

LBE Loop-back enable. Enables loop-back mode, which is intended for testing only. In loop-back mode, the UTXDx is internally connected to the URXDx signal, and the control modem output signals are internally connected to the control modem input signals.

0: loop-back mode disabled (normal operation) 1: loop-back mode enabled

OVSFACT UART over-sampling factor. The UARTCLK is 48 MHz in the STn8815. The maximum baud rate is 3 Mbauds when OVSFACT = 0 and 6 Mbauds when OVSFACT = 1.

0: UART bit is 16 UARTCLK clock cycles

1: UART bit is 8 UARTCLK clock cycles

UARTEN UART enable. Enables the UART.

0: UART disabled

1: UART enabled. Data transmission and reception can occur. If the UART is disabled in the middle of transmission or reception, it completes the current character before stopping.

0 Reserved for future use. Reading returns 0. Must be written with 0.

#### **UARTN IFLS**

#### **UART** interrupt FIFO level select register

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21   | 20       | 19 | 18 | 17      | 16 |
|----|----|----|----|----|----|----|----|----|----|------|----------|----|----|---------|----|
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0    | 0        | 0  | 0  | 0       | 0  |
| R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R    | R        | R  | R  | R       | R  |
| 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7  | 6  | 5    | 4        | 3  | 2  | 1       | 0  |
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | ı    | RXIFLSEL | -  | -  | TXIFLSE | L  |
| R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R RW |          |    |    | RW      |    |

Address: UARTnBaseAddress + 0x034

**Reset:** 0x0000 0000

**Description:** Defines the FIFO level at which the transmit and receive interrupts and burst DMA

requests are triggered.



The interrupts are generated based on a transition through a level rather than based on the level, meaning that the interrupt is generated when the fill level progresses through the trigger level.

RXIFLSEL Receive interrupt FIFO level select bit field. Selects the trigger point for receive FIFO interrupt and DMA request.

000: receive FIFO becomes >= 1/64 full (>= 1 character in Rx FIFO)

001: receive FIFO becomes >= 1/32 full (>= 2 characters in Rx FIFO)

010: receive FIFO becomes >= 1/16 full (>= 4 characters in Rx FIFO)

011: receive FIFO becomes >= 1/8 full (>= 8 characters in Rx FIFO)

100: receive FIFO becomes >= 1/4 full (>= 16 characters in Rx FIFO)

101: receive FIFO becomes >= 1/2 full (>= 32 characters in Rx FIFO)

110: receive FIFO becomes >= 3/4 full (>= 48 characters in Rx FIFO)

TXIFLSEL Transmit interrupt FIFO level select bit field. Selects the trigger point for transmit FIFO interrupt and DMA request.

000: transmit FIFO becomes >= 1/64 empty (>= 1 empty location in Tx FIFO)

001: transmit FIFO becomes >= 1/32 empty (>= 2 empty locations in Tx FIFO)

010: transmit FIFO becomes >= 1/16 empty (>= 4 empty locations in Tx FIFO)

011: transmit FIFO becomes >= 1/8 empty (>= 8 empty locations in Tx FIFO)

100: transmit FIFO becomes >= 1/4 empty (>= 16 empty locations in Tx FIFO)

101: transmit FIFO becomes >= 1/2 empty (>= 32 empty locations in Tx FIFO) 110: transmit FIFO becomes >= 3/4 empty (>= 48 empty locations in Tx FIFO)

0 Reserved for future use. Reading returns 0. Must be written with 0.

#### **UARTN IMSC**

#### **UART** interrupt mask set/clear register

| 31 | 30 | 29 | 28 | 27         | 26   | 25   | 24   | 23   | 22   | 21   | 20   | 19         | 18         | 17         | 16        |
|----|----|----|----|------------|------|------|------|------|------|------|------|------------|------------|------------|-----------|
| 0  | 0  | 0  | 0  | 0          | 0    | 0    | 0    | 0    | 0    | 0    | 0    | 0          | 0          | 0          | 0         |
| R  | R  | R  | R  | R          | R    | R    | R    | R    | R    | R    | R    | R          | R          | R          | R         |
| 15 | 14 | 13 | 12 | 11         | 10   | 9    | 8    | 7    | 6    | 5    | 4    | 3          | 2          | 1          | 0         |
| 0  | 0  | 0  | 0  | XOFFI<br>M | OEIM | BEIM | PEIM | FEIM | RTIM | TXIM | RXIM | DSR<br>MIM | DCD<br>MIM | CTS<br>MIM | RI<br>MIM |
| R  | R  | R  | R  | R          | RW         | RW         | RW         | RW        |

Address: UARTnBaseAddress + 0x038

**Reset:** 0x0000 0000



**Description:** 

Returns the current value of the mask on the relevant interrupt. A write of 1 to a particular bit sets the mask of that interrupt. A write of 0 clears the corresponding mask. All bits are cleared to 0 when reset.

XOFFIM XOFF interrupt mask. Reading returns the current mask for the XOFFIM interrupt. Writing:

0: clears the mask 1: sets the mask

OEIM Overrun error interrupt mask. Reading returns the current mask for the OEIM interrupt. Writing:

0: clears the mask

1: sets the mask

BEIM Break error interrupt mask. Reading returns the current mask for the BEIM interrupt. Writing:

0: clears the mask

1: sets the mask

PEIM Parity error interrupt mask. Reading returns the current mask for the PEIM interrupt. Writing:

0: clears the mask

1: sets the mask

FEIM Framing error interrupt mask. Reading returns the current mask for the FEIM interrupt. Writing:

0: clears the mask

1: sets the mask

RTIM Receive timeout interrupt mask. Reading returns the current mask for the RTIM interrupt. Writing:

0: clears the mask

1: sets the mask

TXIM Transmit interrupt mask. Reading returns the current mask for the TXIM interrupt. Writing:

0: clears the mask

1: sets the mask

RXIM Receive interrupt mask. Reading returns the current mask for the RXIM interrupt. Writing:

0: clears the mask

1: sets the mask

DSRMIM Data set ready modem interrupt mask. Reading returns the current mask for the DSRMIM interrupt. Writing:

0: clears the mask 1: sets the mask

DCDMIM Data carrier detect modem interrupt mask. Reading returns the current mask for the DCDMIM interrupt. Writing:

0: clears the mask 1: sets the mask

CTSMIM Clear-to-send modem interrupt mask. Reading returns the current mask for the CTSMIM interrupt. Writing:

0: clears the mask 1: sets the mask

RIMIM Ring indicator modem interrupt mask. Reading returns the current mask for the IRMIM interrupt. Writing:

0: clears the mask 1: sets the mask

0 Reserved for future use. Reading returns 0. Must be written with 0.

### UARTn\_RIS

#### **UART** raw interrupt register

| 31 | 30 | 29 | 28 | 27          | 26        | 25        | 24        | 23        | 22        | 21        | 20        | 19          | 18          | 17          | 16         |
|----|----|----|----|-------------|-----------|-----------|-----------|-----------|-----------|-----------|-----------|-------------|-------------|-------------|------------|
| 0  | 0  | 0  | 0  | 0           | 0         | 0         | 0         | 0         | 0         | 0         | 0         | 0           | 0           | 0           | 0          |
| R  | R  | R  | R  | R           | R         | R         | R         | R         | R         | R         | R         | R           | R           | R           | R          |
| 15 | 14 | 13 | 12 | 11          | 10        | 9         | 8         | 7         | 6         | 5         | 4         | 3           | 2           | 1           | 0          |
| 0  | 0  | 0  | 0  | XOFF<br>RIS | OE<br>RIS | BE<br>RIS | PE<br>RIS | FE<br>RIS | RT<br>RIS | TX<br>RIS | RX<br>RIS | DSR<br>MRIS | DCD<br>MRIS | CTS<br>MRIS | RI<br>MRIS |
| R  | R  | R  | R  | RH          | RH        | RH        | RH        | RH        | RH        | RH        | RH        | RH          | RH          | RH          | RH         |

Address: UARTnBaseAddress + 0x03C

**Reset:** 0x0000 000X

ST ERICSSON

269/384

**Description:** 

Indicates the current raw status value of interrupts. A write has no effect. All bits, except for the modem status interrupt bits, are cleared to 0 upon reset. The modem status interrupt bits are undefined after reset.

- XOFFRIS XOFF raw interrupt status. A read returns the raw interrupt state (prior to masking) of the Xoff/special character interrupt.
  - OERIS Overrun error raw interrupt status. A read returns the raw interrupt state (prior to masking) of the overrun error interrupt.
  - BERIS Break error raw interrupt status. A read returns the raw interrupt state (prior to masking) of the break error interrupt.
  - PERIS Parity error raw interrupt status. A read returns the raw interrupt state (prior to masking) of the parity error interrupt.
  - FERIS Framing error raw interrupt status. A read returns the raw interrupt state (prior to masking) of the framing error interrupt.
  - RTRIS Receive timeout raw interrupt status. A read returns the raw interrupt state (prior to masking) of the receive timeout interrupt. In this case, the raw interrupt cannot be set unless the mask is set, because the mask acts as an *enable* for timeout detection for power saving. The same status can be read from the *UARTn\_MIS* and UARTn\_RIS registers for the receive timeout interrupt.
  - TXRIS Transmit raw interrupt status. A read returns the raw interrupt state (prior to masking) of the transmit interrupt.
  - RXRIS Receive raw interrupt status. A read returns the raw interrupt state (prior to masking) of the receive interrupt.
- DSRMRIS Data set ready modem raw interrupt status. A read returns the raw interrupt state (prior to masking) of the data set ready modem interrupt.
- DCDMRIS Data carrier detect modem raw interrupt status. A read returns the raw interrupt state (prior to masking) of the data carrier detect modem interrupt.
- CTSMRIS Clear to send modem raw interrupt status. A read returns the raw interrupt state (prior to masking) of the clear-to-send modem interrupt.
  - RIMRIS Ring indicator modem raw interrupt status. A read returns the raw interrupt state (prior to masking) of the ring indicator modem interrupt.
    - 0 Reserved for future use. Reading returns 0. Must be written with 0.

### UARTn\_MIS

### **UART** masked interrupt register

| 31 | 30 | 29 | 28 | 27          | 26        | 25        | 24        | 23        | 22        | 21        | 20        | 19          | 18          | 17          | 16         |
|----|----|----|----|-------------|-----------|-----------|-----------|-----------|-----------|-----------|-----------|-------------|-------------|-------------|------------|
| 0  | 0  | 0  | 0  | 0           | 0         | 0         | 0         | 0         | 0         | 0         | 0         | 0           | 0           | 0           | 0          |
| R  | R  | R  | R  | R           | R         | R         | R         | R         | R         | R         | R         | R           | R           | R           | R          |
| 15 | 14 | 13 | 12 | 11          | 10        | 9         | 8         | 7         | 6         | 5         | 4         | 3           | 2           | 1           | 0          |
| 0  | 0  | 0  | 0  | XOFF<br>MIS | OE<br>MIS | BE<br>MIS | PE<br>MIS | FE<br>MIS | RT<br>MIS | TX<br>MIS | RX<br>MIS | DSR<br>MMIS | DCD<br>MMIS | CTS<br>MMIS | RI<br>MMIS |
| R  | R  | R  | R  | RH          | RH        | RH        | RH        | RH        | RH        | RH        | RH        | RH          | RH          | RH          | RH         |

Address: UARTnBaseAddress + 0x040

**Reset:** 0x0000 000X

**Description:** Indicates the current masked status value of the corresponding interrupt. A write has

no effect.



All bits, except for the modem status interrupt bits, are cleared to 0 upon reset. The modem status interrupt bits are undefined after reset.

- XOFFMIS XOFF masked interrupt status. A read returns the masked interrupt state of the Xoff/special character interrupt.
  - OEMIS Overrun error masked interrupt status. A read returns the masked interrupt state of the overrun error interrupt.
  - BEMIS Break error masked interrupt status. A read returns the masked interrupt state of the break error interrupt.
  - PEMIS Parity error masked interrupt status. A read returns the masked interrupt state of the parity error interrupt.
  - FEMIS Framing error masked interrupt status. A read returns the masked interrupt state of the framing error interrupt.
  - RTMIS Receive timeout masked interrupt status. A read returns the masked interrupt state of the receive timeout interrupt.
  - TXMIS Transmit masked interrupt status. A read returns the masked interrupt state of the transmit interrupt.
  - RXMIS Receive masked interrupt status. A read returns the masked interrupt state of the receive interrupt.
- DSRMMIS Data set ready modem masked interrupt status. A read returns the masked interrupt state of the data set ready modem interrupt.
- DCDMMIS Data carrier detect modem masked interrupt status. A read returns the masked interrupt state of the data carrier detect modem interrupt.
- CTSMMIS Clear-to-send modem masked interrupt status. A read returns the masked interrupt state of the clear to-send-modem interrupt
  - RIMMIS Ring indicator modem masked interrupt status. A read returns the masked interrupt state of the ring indicator modem interrupt.
    - 0 Reserved for future use. Reading returns 0. Must be written with 0.

#### **UARTN ICR**

### **UART** interrupt clear register

| 31 | 30 | 29 | 28 | 27         | 26   | 25   | 24   | 23   | 22   | 21   | 20   | 19         | 18         | 17         | 16        |
|----|----|----|----|------------|------|------|------|------|------|------|------|------------|------------|------------|-----------|
| 0  | 0  | 0  | 0  | 0          | 0    | 0    | 0    | 0    | 0    | 0    | 0    | 0          | 0          | 0          | 0         |
| R  | R  | R  | R  | R          | R    | R    | R    | R    | R    | R    | R    | R          | R          | R          | R         |
| 15 | 14 | 13 | 12 | 11         | 10   | 9    | 8    | 7    | 6    | 5    | 4    | 3          | 2          | 1          | 0         |
| 0  | 0  | 0  | 0  | XOFFI<br>C | OEIC | BEIC | PEIC | FEIC | RTIC | TXIC | RXIC | DSR<br>MIC | DCD<br>MIC | CTS<br>MIC | RI<br>MIC |
| R  | R  | R  | R  | RW         | RW   | RW   | RW   | RW   | RW   | RW   | RW   | RW         | RW         | RW         | RW        |

Address: UARTnBaseAddress + 0x044

**Reset:** 0x0000 0000



**Description:** Always reads as zero. Writing 1 clears the corresponding interrupt.

XOFFIC XOFF interrupt clear.

0: no effect 1: clears the Xoff/special character interrupt

OEIC Overrun error interrupt clear.

0: no effect 1: clears the overrun error interrupt

BEIC Break error interrupt clear.

0: no effect 1: clears the break error interrupt

PEIC Parity error interrupt clear.

0: no effect 1: clears the parity error interrupt

FEIC Framing error interrupt clear.

0: no effect 1: clears the framing error interrupt

RTIC Receive timeout interrupt clear.

0: no effect 1: clears the receive timeout interrupt

TXIC Transmit interrupt clear.

0: no effect 1: clears the transmit interrupt

RXIC Receive interrupt clear.

0: no effect 1: clears the receive interrupt

DSR Data set ready modem interrupt clear.

MIC 0: no effect 1: clears the data set ready modem interrupt

DCD Data carrier detect modem interrupt clear.

MIC 0: no effect 1: clears the data carrier detect modern interrupt

CTS Clear-to-send modem interrupt clear.

RIC 0: no effect 1: clears the clear-to-send modem interrupt

RIMIC Ring indicator modem interrupt clear.

0: no effect 1: clears the ring indicator modem interrupt

0 Reserved for future use. Reading returns 0. Must be written with 0.

#### UARTn\_DMACR

#### **UART DMA control register**

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18               | 17         | 16         |
|----|----|----|----|----|----|----|----|----|----|----|----|----|------------------|------------|------------|
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0                | 0          | 0          |
| R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R                | R          | R          |
| 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7  | 6  | 5  | 4  | 3  | 2                | 1          | 0          |
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | DMAO<br>N<br>ERR | TX<br>DMAE | RX<br>DMAE |
| R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | RW               | RW         | RW         |

Address: UARTnBaseAddress + 0x048

**Reset:** 0x0000 0000



**Description:** All bits are cleared to 0 on reset.

DMAONERR DMA on error.

1: DMA receive requests are disabled when the UART error interrupt is asserted.

TXDMAE Transmit DMA enable.

1: transmit FIFO DMA is enabled.

RXDMAE Receive DMA enable.

1: receive FIFO DMA is enabled.

0 Reserved for future use. Reading returns 0. Must be written with 0.

#### **UARTN XFCR**

### **UART XON/XOFF control register**

|   | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22         | 21         | 20   | 19  | 18   | 17  | 16   |
|---|----|----|----|----|----|----|----|----|----|------------|------------|------|-----|------|-----|------|
|   | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0          | 0          | 0    | 0   | 0    | 0   | 0    |
|   | R  | R  | R  | R  | R  | R  | R  | R  | R  | R          | R          | R    | R   | R    | R   | R    |
|   |    |    |    |    |    |    |    |    |    |            |            |      |     |      |     |      |
|   | 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7  | 6          | 5          | 4    | 3   | 2    | 1   | 0    |
|   | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | SPE<br>CHR | XON<br>ANY | SFTI | MOD | SFRI | MOD | SFEN |
| - | R  | R  | R  | R  | R  | R  | R  | R  | R  | R          | R          | R    | W   | R'   | W   | RW   |

Address: UARTnBaseAddress + 0x050

**Reset:** 0x0000 0000

**Description:** Controls software flow. To enable software flow control, both the SFEN and

SFRFMOD or SFTMOD bits must be used.

SFEN Software flow control enable.

0: disabled 1: enabled

SFRFMOD Software receive flow control mode.

00: disabled 01: Xon1, Xoff1 characters are used

10: Xon2, Xoff2 characters are used 11: Xon1, Xon2, Xoff1, Xoff2 characters are used

SFTMOD Software transmit flow control mode.

00: disabled 01: Xon1, Xoff1 characters are used

10: Xon2, Xoff2 characters are used 11: Xon1, Xon2, Xoff1, Xoff2 characters are used

XONANY Xon-any bit. Defines when an incoming character is considered as a valid Xon.

0: when it matches Xon programmed value(s) 1: any incoming character is a valid Xon

SPECHR Special character detection bit.

0: detection disabled 1: detection enabled

### UARTn\_XON1

### **UART XON1 register**

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23   | 22 | 21 | 20 | 19 | 18 | 17 | 16 |  |
|----|----|----|----|----|----|----|----|------|----|----|----|----|----|----|----|--|
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0    | 0  | 0  | 0  | 0  | 0  | 0  | 0  |  |
| R  | R  | R  | R  | R  | R  | R  | R  | R    | R  | R  | R  | R  | R  | R  | R  |  |
| 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7    | 6  | 5  | 4  | 3  | 2  | 1  | 0  |  |
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |      |    |    | XO | N1 |    |    |    |  |
| R  | R  | R  | R  | R  | R  | R  | R  | R RW |    |    |    |    |    |    |    |  |

Address: UARTnBaseAddress + 0x054

**Reset:** 0x0000 0000

**Description:** Stores the Xon1 character used in the software flow control.

#### UARTn\_XON2

### **UART XON2 register**

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23   | 22 | 21 | 20  | 19 | 18 | 17 | 16 |  |
|----|----|----|----|----|----|----|----|------|----|----|-----|----|----|----|----|--|
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0    | 0  | 0  | 0   | 0  | 0  | 0  | 0  |  |
| R  | R  | R  | R  | R  | R  | R  | R  | R    | R  | R  | R   | R  | R  | R  | R  |  |
|    |    |    |    |    |    | _  | _  | _    |    | _  |     |    |    |    |    |  |
| 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7    | 6  | 5  | 4   | 3  | 2  | 1  | 0  |  |
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |      |    |    | XOI | N2 |    |    |    |  |
| R  | R  | R  | R  | R  | R  | R  | R  | R RW |    |    |     |    |    |    |    |  |

Address: UARTnBaseAddress + 0x058

**Reset:** 0x0000 0000

**Description:** Stores the Xon2 character used in the software flow control.

### UARTn\_XOFF1

### **UART XOFF1 register**

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23   | 22 | 21 | 20  | 19 | 18 | 17 | 16 |  |
|----|----|----|----|----|----|----|----|------|----|----|-----|----|----|----|----|--|
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0    | 0  | 0  | 0   | 0  | 0  | 0  | 0  |  |
| R  | R  | R  | R  | R  | R  | R  | R  | R    | R  | R  | R   | R  | R  | R  | R  |  |
| 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7    | 6  | 5  | 4   | 3  | 2  | 1  | 0  |  |
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |      |    |    | XOF | F1 |    |    |    |  |
| R  | R  | R  | R  | R  | R  | R  | R  | R RW |    |    |     |    |    |    |    |  |

Address: UARTnBaseAddress + 0x05C

**Reset:** 0x0000 0000

**Description:** Stores the Xoff1 character used in the software flow control.



#### UARTn\_XOFF2

#### **UART XOFF2 register**

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23   | 22 | 21 | 20  | 19  | 18 | 17 | 16 |  |
|----|----|----|----|----|----|----|----|------|----|----|-----|-----|----|----|----|--|
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0    | 0  | 0  | 0   | 0   | 0  | 0  | 0  |  |
| R  | R  | R  | R  | R  | R  | R  | R  | R    | R  | R  | R   | R   | R  | R  | R  |  |
| 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7    | 6  | 5  | 4   | 3   | 2  | 1  | 0  |  |
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |      |    |    | XOF | FF2 |    |    |    |  |
| R  | R  | R  | R  | R  | R  | R  | R  | R RW |    |    |     |     |    |    |    |  |

Address: UARTnBaseAddress + 0x060

**Reset:** 0x0000 0000

**Description:** Stores the Xoff2 character used in the software flow control.

#### UARTn\_ABCR

### **UART** autobaud control register

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18          | 17          | 16         |
|----|----|----|----|----|----|----|----|----|----|----|----|----|-------------|-------------|------------|
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0           | 0           | 0          |
| R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R           | R           | R          |
| 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7  | 6  | 5  | 4  | 3  | 2           | 1           | 0          |
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | UPDAT<br>EN | RE<br>START | ACF<br>GEN |
| R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | RW          | RW          | RW         |

Address: UARTnBaseAddress + 0x100

**Reset:** 0x0000 0000

**Description:** Control the various modes of operation of the autobaud logic.

UPDATEN Update enable. Selects if the autobaud updates the UART registers when a valid sequence is

detected.

0: do not update 1: update

RESTART Autobaud restart enable. Enables autoconfig to retry if an invalid sequence is detected.

0: terminate autobaud on error 1: retry until valid autobaud completes

ACFGEN Autoconfig enable. Starts or stops the autoconfig sequence.

0: stop autoconfig 1: start autoconfig

0 Reserved for future use. Reading returns 0. Must be written with 0.

ST ERICSSON

#### **UARTN ABSR**

#### **UART** autobaud status register

| _ | 31 | 30 | 29 | 28         | 27          | 26  | 25  | 24         | 23 | 22 | 21     | 20 | 19 | 18 | 17     | 16 |
|---|----|----|----|------------|-------------|-----|-----|------------|----|----|--------|----|----|----|--------|----|
|   | 0  | 0  | 0  | 0          | 0           | 0   | 0   | 0          | 0  | 0  | 0      | 0  | 0  | 0  | 0      | 0  |
| 1 | R  | R  | R  | R          | R           | R   | R   | R          | R  | R  | R      | R  | R  | R  | R      | R  |
|   | 15 | 14 | 13 | 12         | 11          | 10  | 9   | 8          | 7  | 6  | 5      | 4  | 3  | 2  | 1      | 0  |
|   | 0  | 0  | 0  | AC<br>DONE | BAUD<br>ERR | CMD | ERR | VAL<br>FMT |    |    | BYTE1S |    |    |    | BYTE2S |    |
|   | R  | R  | R  | R          | R           | F   | 3   | R          |    |    | R      |    |    |    | R      |    |

Address: UARTnBaseAddress + 0x104

**Reset:** 0x0000 0000

**Description:** Indicates if autoconfiguration has completed and the status of that process. If the

process fails, the register indicates why. Apart from the ACDONE bit, this register is

only valid when the process has completed. All bits are cleared after reset.

ACDONE Autoconfig complete status. Set when autoconfig completes.

BAUDERR Invalid baud rate status. Set when invalid baud rate detected. Only valid when ACDONE = 1.

CMDERR Incorrect command sequence detected. Set when the autoformat logic detects an incorrect command

sequence. Only valid when ACDONE = 1.

00: no command sequence error detected 01: character (at) OK, format incorrect

10: character (a/) OK, format incorrect

01: character (at) OK, format incorrec11: invalid character

VALFMT Valid format detected. Set when the autoformat logic has successfully completed, for example an 'at' or 'AT' sequence received. Only valid when ACDONE = 1.

BYTE1S Byte 1 status indicated by the value of bits [7:11] after the first start bit. Determines the format. Only valid when ACDONE = 1 and VALFMT = 1.

BYTE2S Byte 2 status indicated by the value of bits [7:9] after the second start bit. Determines the format. Only valid when ACDONE = 1 and VALFMT = 1.

0 Reserved for future use. Reading returns 0. Must be written with 0.

#### UARTn\_ABFMT

#### **UART** autobaud format register

| _ | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21  | 20  | 19   | 18  | 17  | 16 |
|---|----|----|----|----|----|----|----|----|----|----|-----|-----|------|-----|-----|----|
|   | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0   | 0   | 0    | 0   | 0   | 0  |
|   | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R   | R   | R    | R   | R   | R  |
|   |    |    |    |    |    |    |    |    |    |    |     |     |      |     |     |    |
|   | 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7  | 6  | 5   | 4   | 3    | 2   | 1   | 0  |
|   | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | WL | .EN | FEN | STP2 | EPS | PEN | 0  |
|   | R  | R  | R  | R  | R  | R  | R  | R  | R  | F  | 3   | R   | R    | R   | R   | R  |

Address: UARTnBaseAddress + 0x108

**Reset:** 0x0000 007E



**Description:** Indicates the format decoded by the autoformat logic. It has the same structure as the

UARTn\_LCRH register. Only valid when the autobaud process successfully

completed.

WLEN Word length. Number of data bits per character. Only valid when ACDONE= 1 and VALFMT= 1 in *UARTn\_ABSR*.

10: 7 bits 11: 8 bits

FEN FIFO enable. Always set (FIFOs enabled).

STP2 Two stop bits. Selects the number of stop bits. Only valid when ACDONE = 1 and VALFMT = 1.

0: 1 stop bit 1: 2 stop bits

EPS Even parity select. Only valid when ACDONE = 1 and VALFMT = 1.

0: odd parity 1: even parity

PEN Parity enable. Only valid when ACDONE = 1 and VALFMT = 1.

0: no parity bit 1: parity bit present

0 Reserved for future use. Reading returns 0. Must be written with 0.

#### **UARTN ABDR**

#### **UART** autobaud divisor register

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24     | 23     | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
|----|----|----|----|----|----|----|--------|--------|----|----|----|----|----|----|----|
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0      | 0      | 0  | 0  | 0  | 0  | 0  | 0  | 0  |
| R  | R  | R  | R  | R  | R  | R  | R      | R      | R  | R  | R  | R  | R  | R  | R  |
| 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8      | 7      | 6  | 5  | 4  | 3  | 2  | 1  | 0  |
|    |    |    |    |    |    |    | AUTOBA | AUDBDR |    |    |    |    |    |    |    |

RH

Address: UARTnBaseAddress + 0x150

**Reset:** 0x0000 0000

**Description:** Returns the extracted baud divisor value. Only valid when the autobaud process has

completed. When  $UARTn\_CR$ .OVSFAT = 1 the software must check that bit 19 of  $UARTn\_ABMR$  = 0, otherwise this register will not provide the correct integer part of

the measured baud rate.

AUTOBAUD Autobaud divisor value. Integer part of the measured baud rate.

BDR



#### **UARTN ABDFR**

#### **UART** autobaud divisor fraction register

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19     | 18     | 17 | 16 |
|----|----|----|----|----|----|----|----|----|----|----|----|--------|--------|----|----|
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0      | 0      | 0  | 0  |
| R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R      | R      | R  | R  |
| 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7  | 6  | 5  | 4  | 3      | 2      | 1  | 0  |
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |    |    | AUTOBA | UDBDFR |    |    |
| R  | R  | R  | R  | R  | R  | R  | R  | R  | R  |    |    | F      | RH     |    |    |

Address: UARTnBaseAddress + 0x154

**Reset:** 0x0000 0000

**Description:** Returns the fractional component of the extracted baud divisor value. Only valid when

the autobaud process has completed.

AUTOBAUD Autobaud divisor fraction value. Fraction part of the measured baud rate.

**BDFR** 

0 Reserved for future use. Reading returns 0. Must be written with 0.

#### UARTn\_ABMR

### **UART** autobaud measurement register

| 31                 | 30          | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18     | 17     | 16 |
|--------------------|-------------|----|----|----|----|----|----|----|----|----|----|----|--------|--------|----|
| 0                  | 0           | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |    | AUTOBA | AUDBMR |    |
| R R R R R R R R RH |             |    |    |    |    |    |    |    |    |    |    |    |        |        |    |
| 15                 | 14          | 13 | 12 | 11 | 10 | 9  | 8  | 7  | 6  | 5  | 4  | 3  | 2      | 1      | 0  |
|                    | AUTOBAUDBMR |    |    |    |    |    |    |    |    |    |    |    |        |        |    |

RH

Address: UARTnBaseAddress + 0x158

**Reset:** 0x0000 0000

**Description:** Returns the detected length of the start bit. Only valid when the autobaud process

has completed. When  $UARTn\_CR$ .OVSFAT = 1, the software must check that bit 19 of this register = 0, otherwise the  $UARTn\_ABDR$  register will not provide the correct

integer part of the measured baud rate.

AUTOBAUD Autobaud measurement value. Raw duration measurement of the length of the start bit, expressed BMR in UARTCLK cycles.



### UARTn\_ABIMSC

#### **UART** autobaud interrupt mask set/clear register

|   | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17               | 16              |
|---|----|----|----|----|----|----|----|----|----|----|----|----|----|----|------------------|-----------------|
|   | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0                | 0               |
| • | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R                | R               |
|   | 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7  | 6  | 5  | 4  | 3  | 2  | 1                | 0               |
| • | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | AB<br>DONE<br>IM | AB<br>ERR<br>IM |
|   | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | RW               | RW              |

Address: UARTnBaseAddress + 0x15C

**Reset:** 0x0000 0000

Description: Returns the current value of the mask on the relevant interrupt. A write of 1 to a

particular bit sets the mask of that interrupt. A write of 0 clears the corresponding

mask.

ABDONEIM Autobaud done interrupt mask. Returns the current mask for the UARTnABDONEINTR interrupt.

Writing:

0: clears the mask 1: sets the UARTnABDONEINTR interrupt mask

ABERRIM Autobaud error interrupt mask. Returns the current mask for the UARTnABERRINTR interrupt.

Writing:

0: clears the mask 1: sets the UARTnABERRINTR interrupt mask

0 Reserved for future use. Reading returns 0. Must be written with 0.

#### UARTn\_ABRIS

#### **UART** autobaud raw interrupt register

|   | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17            | 16           |
|---|----|----|----|----|----|----|----|----|----|----|----|----|----|----|---------------|--------------|
|   | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0             | 0            |
| _ | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R             | R            |
|   | 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7  | 6  | 5  | 4  | 3  | 2  | 1             | 0            |
|   | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | ABDO<br>NERIS | ABERR<br>RIS |
|   | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | RH            | RH           |

Address: UARTnBaseAddress + 0x160

**Reset:** 0x0000 0000

**Description:** Returns the current raw status value of the interrupt. A write has no effect.

ABDONERIS Overrun error interrupt status. Returns the raw interrupt state (prior to masking) of the autobaud done interrupt.

ABERRRIS Break error interrupt status. Returns the raw interrupt state (prior to masking) of the autobaud error interrupt.



#### **UARTN ABMIS**

### **UART** autobaud masked interrupt register

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17            | 16           |
|----|----|----|----|----|----|----|----|----|----|----|----|----|----|---------------|--------------|
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0             | 0            |
| R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R             | R            |
| 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7  | 6  | 5  | 4  | 3  | 2  | 1             | 0            |
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | ABDO<br>NEMIS | ABERR<br>MIS |
| R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | RH            | RH           |

Address: UARTnBaseAddress + 0x164

**Reset:** 0x0000 0000

**Description:** Returns the current masked status value of an interrupt. A write has no effect.

ABDONEMIS Autobaud done masked interrupt status. Returns masked interrupt state of autobaud done interrupt.

ABERRMIS Autobaud error masked interrupt status. Returns masked interrupt state of autobaud error interrupt.

0 Reserved for future use. Reading returns 0. Must be written with 0.

#### **UARTN ABICR**

### **UART** autobaud interrupt clear register

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17           | 16          |
|----|----|----|----|----|----|----|----|----|----|----|----|----|----|--------------|-------------|
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0            | 0           |
| R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R            | R           |
| 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7  | 6  | 5  | 4  | 3  | 2  | 1            | 0           |
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | ABDO<br>NEIC | ABERR<br>IC |
| R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | RW           | RW          |

Address: UARTnBaseAddress + 0x168

**Reset:** 0x0000 0000

**Description:** This register is always read as zero.

ABDONEIC Autobaud done interrupt clear.

0: no effect 1: clears the autobaud done interrupt

ABERRIC Autobaud error interrupt clear.

0: no effect 1: clears the autobaud error interrupt



### UARTn\_PeriphID0

### **UART** peripheral identification registers 0

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23  | 22 | 21 | 20     | 19    | 18 | 17 | 16 |  |
|----|----|----|----|----|----|----|----|-----|----|----|--------|-------|----|----|----|--|
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0   | 0  | 0  | 0      | 0     | 0  | 0  | 0  |  |
| R  | R  | R  | R  | R  | R  | R  | R  | R   | R  | R  | R      | R     | R  | R  | R  |  |
|    |    |    |    |    |    |    |    |     |    |    |        |       |    |    |    |  |
| 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7   | 6  | 5  | 4      | 3     | 2  | 1  | 0  |  |
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |     |    |    | PartNu | mber0 |    |    |    |  |
| R  | R  | R  | R  | R  | R  | R  | R  | R R |    |    |        |       |    |    |    |  |

**Address:** UARTnBaseAddress + 0xFE0

**Reset:** 0x0000 0002

**Description:** PartNumber0 reads back as 0x02

### UARTn\_PeriphID1

### **UART** peripheral identification register 1

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22    | 21    | 20 | 19 | 18     | 17     | 16 |
|----|----|----|----|----|----|----|----|----|-------|-------|----|----|--------|--------|----|
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0     | 0     | 0  | 0  | 0      | 0      | 0  |
| R  | R  | R  | R  | R  | R  | R  | R  | R  | R     | R     | R  | R  | R      | R      | R  |
|    |    |    |    |    |    |    |    |    |       |       |    |    |        |        |    |
| 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7  | 6     | 5     | 4  | 3  | 2      | 1      | 0  |
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |    | Desig | gner0 |    |    | PartNu | ımber1 |    |
| R  | R  | R  | R  | R  | R  | R  | R  |    | F     | ₹     |    |    | F      | 3      |    |

Address: UARTnBaseAddress + 0xFE4

**Reset:** 0x0000 0008

**Description:** Designer0 reads back as 0x0, PartNumber1 reads back as 0x8.

### UARTn\_PeriphID2

### **UART** peripheral identification register 2

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22   | 21    | 20 | 19 | 18    | 17    | 16 |
|----|----|----|----|----|----|----|----|----|------|-------|----|----|-------|-------|----|
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0    | 0     | 0  | 0  | 0     | 0     | 0  |
| R  | R  | R  | R  | R  | R  | R  | R  | R  | R    | R     | R  | R  | R     | R     | R  |
|    |    |    |    |    |    |    |    |    |      |       |    |    |       |       |    |
| 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7  | 6    | 5     | 4  | 3  | 2     | 1     | 0  |
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |    | Revi | ision |    |    | Desig | gner1 |    |
| B  | R  | R  | R  | R  | R  | R  | R  |    | F    | 3     |    |    | F     | 3     |    |

Address: UARTnBaseAddress + 0xFE8

**Reset:** 0x0000 0038

**Description:** Revision reads back as 0x3, Designer1 reads back as 0x8.



### UARTn\_PeriphID3

### **UART** peripheral identification register 3

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23            | 22 | 21 | 20 | 19 | 18 | 17 | 16 |  |  |
|----|----|----|----|----|----|----|----|---------------|----|----|----|----|----|----|----|--|--|
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0             | 0  | 0  | 0  | 0  | 0  | 0  | 0  |  |  |
| R  | R  | R  | R  | R  | R  | R  | R  | R             | R  | R  | R  | R  | R  | R  | R  |  |  |
| 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7             | 6  | 5  | 4  | 3  | 2  | 1  | 0  |  |  |
| 10 |    | 10 | 12 |    | 10 |    |    | ,             |    |    |    |    |    | •  |    |  |  |
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | Configuration |    |    |    |    |    |    |    |  |  |
| R  | R  | R  | R  | R  | R  | R  | R  | R R           |    |    |    |    |    |    |    |  |  |

Address: UARTnBaseAddress + 0xFEC

**Reset:** 0x0000 0000

**Description:** Configuration reads back as 0x00.

#### UARTn\_PCellID0

### **UART PCell identification register 0**

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23            | 22 | 21 | 20 | 19 | 18 | 17 | 16 |  |  |
|----|----|----|----|----|----|----|----|---------------|----|----|----|----|----|----|----|--|--|
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0             | 0  | 0  | 0  | 0  | 0  | 0  | 0  |  |  |
| R  | R  | R  | R  | R  | R  | R  | R  | R             | R  | R  | R  | R  | R  | R  | R  |  |  |
| 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7             | 6  | 5  | 4  | 3  | 2  | 1  | 0  |  |  |
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | UARTnPCellID0 |    |    |    |    |    |    |    |  |  |
| R  | R  | R  | R  | R  | R  | R  | R  | R R           |    |    |    |    |    |    |    |  |  |

Address: UARTnBaseAddress + 0xFF0

**Reset:** 0x0000 000D

**Description:** UARTnPCellID0 reads back as 0x0D.

#### UARTn\_PCellID1

### **UART PCell identification register 1**

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23            | 22 | 21 | 20 | 19 | 18 | 17 | 16 |  |  |
|----|----|----|----|----|----|----|----|---------------|----|----|----|----|----|----|----|--|--|
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0             | 0  | 0  | 0  | 0  | 0  | 0  | 0  |  |  |
| R  | R  | R  | R  | R  | R  | R  | R  | R             | R  | R  | R  | R  | R  | R  | R  |  |  |
| 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7             | 6  | 5  | 4  | 3  | 2  | 1  | 0  |  |  |
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | UARTnPCellID1 |    |    |    |    |    |    |    |  |  |
| B  | R  | R  | R  | R  | B  | R  | R  | B B           |    |    |    |    |    |    |    |  |  |

Address: UARTnBaseAddress + 0xFF4

**Reset:** 0x0000 00F0

**Description:** UARTnPCellID1 reads back as 0xF0.



### UARTn\_PCellID2

### **UART PCell identification register 2**

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23            | 22 | 21 | 20 | 19 | 18 | 17 | 16 |  |  |
|----|----|----|----|----|----|----|----|---------------|----|----|----|----|----|----|----|--|--|
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0             | 0  | 0  | 0  | 0  | 0  | 0  | 0  |  |  |
| R  | R  | R  | R  | R  | R  | R  | R  | R             | R  | R  | R  | R  | R  | R  | R  |  |  |
| 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7             | 6  | 5  | 4  | 3  | 2  | 1  | 0  |  |  |
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | UARTnPCellID2 |    |    |    |    |    |    |    |  |  |
| R  | R  | R  | R  | R  | R  | R  | R  | R R           |    |    |    |    |    |    |    |  |  |

Address: UARTnBaseAddress + 0xFF8

**Reset:** 0x0000 0005

**Description:** UARTnPCellID2 reads back as 0x05.

### UARTn\_PCellID3

### **UART PCell identification register 3**

| 3  | 1 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23            | 22 | 21 | 20 | 19 | 18 | 17 | 16 |  |  |
|----|------|----|----|----|----|----|----|---------------|----|----|----|----|----|----|----|--|--|
| 0  | 0    | 0  | 0  | 0  | 0  | 0  | 0  | 0             | 0  | 0  | 0  | 0  | 0  | 0  | 0  |  |  |
| F  | R R  | R  | R  | R  | R  | R  | R  | R             | R  | R  | R  | R  | R  | R  | R  |  |  |
| 15 | 5 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7             | 6  | 5  | 4  | 3  | 2  | 1  | 0  |  |  |
| 0  | 0    | 0  | 0  | 0  | 0  | 0  | 0  | UARTnPCellID3 |    |    |    |    |    |    |    |  |  |
| F  | R    | R  | R  | R  | R  | R  | R  | R R           |    |    |    |    |    |    |    |  |  |

Address: UARTnBaseAddress + 0xFFC

**Reset:** 0x0000 00B1

**Description:** UARTnPCellID3 reads back as 0xB1.



# 22 Synchronous serial port (SSP)

## 22.1 L2CC register addressing

Register addresses are provided as the SSP base address, SSPBaseAddress, plus the offset.

The SSPBaseAddress is 0x101F C000.

## 22.2 L2CC register summary

The following SSP parameters are programmed through the set of registers shown in *Table 46*.

- Master or slave mode.
- Enable operation.
- Frame format.
- Communication baud rate.
- Clock phase and polarity.
- Data widths from 4 to 32 bits wide.
- Interrupt masking.

Table 46. SSP register list

| Offset | Register name | Description                                         | Page |
|--------|---------------|-----------------------------------------------------|------|
| 0x000  | SSP_CR0       | SSP control register 0                              | 285  |
| 0x004  | SSP_CR1       | SSP control register 1                              | 286  |
| 0x008  | SSP_DR        | SSP data register                                   | 287  |
| 0x00C  | SSP_SR        | SSP status register                                 | 288  |
| 0x010  | SSP_CPSR      | SSP clock prescale register                         | 288  |
| 0x014  | SSP_IMSC      | SSP interrupt mask set and clear register           | 289  |
| 0x018  | SSP_RIS       | SSP raw interrupt status register                   | 290  |
| 0x01C  | SSP_MIS       | SSP masked interrupt status register                | 290  |
| 0x020  | SSP_ICR       | SSP interrupt clear register                        | 291  |
| 0x024  | SSP_DMACR     | SSP DMA control register                            | 291  |
| 0xFE0  | SSP_PeriphID0 | SSP peripheral identification register (bits 7:0)   | 292  |
| OxFE4  | SSP_PeriphID1 | SSP peripheral identification register (bits 15:8)  | 292  |
| 0xFE8  | SSP_PeriphID2 | SSP peripheral identification register (bits 23:16) | 292  |
| OxFEC  | SSP_PeriphID3 | SSP peripheral identification register (bits 31:24) | 293  |
| 0xFF0  | SSP_PCellID0  | SSP PCell identification register (bits 7:0)        | 293  |
| 0xFF4  | SSP_PCellID1  | SSP PCell identification register (bits 15:8)       | 293  |



#### Table 46. SSP register list (continued)

| Offset | Register name | Description                                    | Page |
|--------|---------------|------------------------------------------------|------|
| 0xFF8  | SSP_PCellID2  | SSP PCell identification register (bits 23:16) | 294  |
| 0xFFC  | SSP_PCellID3  | SSP PCell identification register (bits 31:24) | 294  |

### 22.3 L2CC register descriptions

#### SSP CR0

### SSP control register 0

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23  | 22  | 21          | 20  | 19  | 18 | 17 | 16 |  |  |
|----|----|----|----|----|----|----|----|-----|-----|-------------|-----|-----|----|----|----|--|--|
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0   | FI  | RF          |     | CSS |    |    |    |  |  |
| R  | R  | R  | R  | R  | R  | R  | R  | R   | R   | W           | RW  |     |    |    |    |  |  |
|    |    |    |    |    |    |    |    |     |     |             |     |     |    |    |    |  |  |
| 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7   | 6   | 5           | 4   | 3   | 2  | 1  | 0  |  |  |
|    |    |    | SC | CR |    |    |    | SPH | SPO | HALF<br>DUP | DSS |     |    |    |    |  |  |
|    |    |    | R  | W  |    |    |    | RW  | RW  | RW          | •   |     | RW |    |    |  |  |

Address: SSPBaseAddress + 0x000

**Reset:** 0x0000 0000

**Description:** The synchronous serial port (SSP) is configured via this register and SSP\_CR1.

FRF Frame format.

00: Motorola SPI frame format 01: TI synchronous serial frame format

10: National MicroWire frame format 11: unidirectional frame format

CSS Command size select +1. Defines the number of bits for the command in Microwire mode.

00000: reserved, undefined operation 00001: reserved, undefined operation

00010: reserved, undefined operation 00011: 4-bit data 00100: 5-bit data, through to 11111: 32-bit data

SCR Serial clock rate. Generates the transmit/receive bit rate of the SSP.

The bit rate is :  $F_{SSPCLK} / [CPSDVR x (1 + SCR)]$ 

where CPSDVR is an even value from 2 to 254, programmed through register *SSP\_CPSR*, and SCR is a value from 0 to 255.

SPH Motorola SPI clock phase (only applicable to Motorola SPI frame format).

0: received data is captured on the rising edge (SPO = 0) or falling edge (SPO = 1) of SSPCLK signal. Transmitted data is sent on the falling edge (SPO = 0) or rising edge (SPO = 1) of SSPCLK.

1: received data is captured on the falling edge (SPO = 0) or rising edge (SPO = 1) of SSPCLK. Transmitted data is sent on rising edge (SPO = 0) or falling edge (SPO = 1) of SSPCLK.

SPO SSPCLK clock polarity (only applicable to Motorola SPI frame format). Defines the clock polarity.

0: the inactive or idle state of SSPCLK is low

1: the inactive or idle state of SSPCLK is high

ST ERICSSON HALFDUP Half duplex mode.

0: full duplex (SSPTXD signal is the output and SSPRXD is the input). This configuration must be used for SPI and TI modes. When used in Microwire mode, implies external connection of SSPRXD to SSPTXD pins.

1: half duplex (SSPTXD signal is bidirectional, driven by the SSP when transmitting data, and in input mode when receiving data). This setting should not be used for SPI and TI modes. It can be used for Microwire mode to avoid external connection of SSTRXD to SSPTXD. SSPRX can then be used as a GPIO.

DSS Data size select +1. Defines the number of bits in TI and SPI modes and the number of bits for the returned data in Microwire mode.

00000: reserved, undefined operation 00001: reserved, undefined operation

00010: reserved, undefined operation 00011: 4-bit data 00100: 5-bit data; through 11111: 32-bit data

0 Reserved for future use. Reading returns 0. Must be written with 0.

#### SSP\_CR1

### SSP control register 1

| 31 | 30 | 29 | 28 | 27       | 26 | 25 | 24      | 23 | 22    | 21    | 20    | 19  | 18 | 17  | 16  |
|----|----|----|----|----------|----|----|---------|----|-------|-------|-------|-----|----|-----|-----|
| 0  | 0  | 0  | 0  | 0        | 0  | 0  | 0       | 0  | 0     | 0     | 0     | 0   | 0  | 0   | 0   |
| R  | R  | R  | R  | R        | R  | R  | R       | R  | R     | R     | R     | R   | R  | R   | R   |
|    |    |    |    |          |    |    |         |    |       |       |       |     |    |     |     |
| 15 | 14 | 13 | 12 | 11       | 10 | 9  | 8       | 7  | 6     | 5     | 4     | 3   | 2  | 1   | 0   |
| 0  | 0  | 0  |    | TXIFLSEL | -  | ı  | RXIFLSE | L  | MWAIT | TENDN | RENDN | SOD | MS | SSE | LBM |
| R  | R  | R  |    | RW       |    |    | RW      |    | RW    | RW    | RW    | RW  | RW | RW  | RW  |

Address: SSPBaseAddress + 0x004

**Reset:** 0x0000 0000

**Description:** The synchronous serial port (SSP) is configured via this register and *SSP\_CR0*.

TXIFLSEL Transmit interrupt FIFO level select. Selects transmit FIFO interrupt and DMA request trigger points.

000: transmit FIFO becomes more than 1/32 empty (more than 1 empty location in Tx FIFO).

001: transmit FIFO becomes more than 1/8 empty (more than 4 empty locations in Tx FIFO).

010: transmit FIFO becomes more than 1/4 empty (more than 8 empty locations in Tx FIFO).

011: transmit FIFO becomes more than 1/2 empty (more than 16 empty locations in Tx FIFO).

100: through 111: reserved.

RXIFLSEL Receive interrupt FIFO level select. Selects receive FIFO interrupt and DMA request trigger points.

000: receive FIFO becomes more than 1/32 full (more than 1 element in Rx FIFO).

001: receive FIFO becomes more than 1/8 full (more than 4 elements in Rx FIFO).

010: receive FIFO becomes more than 1/4 full (more than 8 elements in Rx FIFO).

011: receive FIFO becomes more than 1/2 full (more than 16 elements in Rx FIFO).

100: through 111: reserved.

MWAIT Microwire wait state enable. Determines if a wait state is inserted after the last command bit has been sent (for MicroWire format).

0: no wait state 1: one wait state

TENDN Transmit endian format. Determines whether the element is transmitted MSB or LSB first.

0: transmitted MSB first 1: transmitted LSB first

RENDN Receive endian format. Determines whether the element is received MSB or LSB first.

0: received MSB first

1: received LSB first

SOD Slave mode output disable. Only relevant in slave mode (MS = 1). In multiple-slave systems, it is possible for a master SSP to broadcast a message to all slaves in the system while ensuring that only one slave drives data onto its serial output line. In such systems, the SSPRXD lines from multiple slaves can be tied together. To operate in such systems, the SOD bit can be set if the slave SSP is not supposed to drive the SSPTXD line.

0: SSP can drive the SSPTXD output in slave mode.

1: SSP must not drive the SSPTXD output in slave mode.

MS Master or slave mode select.

0: configured as master (default) 1: configured as slave

SSE SSP enable.

0: SSP operation disabled 1: SSP operation enabled

LBM Loop-back mode.

0: normal serial port operation enabled.

1: output of transmit serial shifter is connected internally to input of receive serial shifter.

0 Reserved for future use. Reading returns 0. Must be written with 0.

| SSP_ | DR |    |    |    |    |    |           |           |    |    |    | SS | P da | ta re | gister |
|------|----|----|----|----|----|----|-----------|-----------|----|----|----|----|------|-------|--------|
| 31   | 30 | 29 | 28 | 27 | 26 | 25 | 24        | 23        | 22 | 21 | 20 | 19 | 18   | 17    | 16     |
|      |    |    |    |    |    |    | DATA, bit | s [31:16] |    |    |    |    |      |       |        |
|      |    |    |    |    |    |    | R\        | N         |    |    |    |    |      |       |        |
| 15   | 14 | 13 | 12 | 11 | 10 | 9  | 8         | 7         | 6  | 5  | 4  | 3  | 2    | 1     | 0      |
|      |    |    |    |    |    |    | DATA, bi  | ts [15:0] |    |    |    |    |      |       |        |
| 1    |    |    |    |    |    |    | DI        | ۸,        |    |    |    |    |      |       |        |

Address: SSPBaseAddress + 0x008

Reset: 0xXXXX XXXX

**Description:** 

This register is 32-bits wide. When SSP\_DR is read, the entry in the receive FIFO (pointed to by the current FIFO read pointer) is accessed. As data values are removed by the SSP receive logic from the incoming data frame, they are placed in the entry in the receive FIFO (pointed to by the current FIFO write pointer). When SSP\_DR is written to, the entry in the transmit FIFO (pointed to by the write

pointer) is written to. Data values are removed from the transmit FIFO one value at a time by the transmit logic. Each value is loaded into the transmit serial shifter, then

serially shifted out onto the SSPTXDx pin at the programmed bit rate.

When a data size of less than 32 bits is selected, the user must right-justify data written to the transmit FIFO. The transmit logic ignores the unused bits. Received

data less than 32 bits is automatically right-justified in the receive FIFO.

The transmit FIFO and the receive FIFO are not cleared even when the SSE bit is cleared. This allows the software to fill the transmit FIFO before enabling the SSP.

DATA Transmit or receive data.

Read: RxFIFO is read Write: TxFIFO is written



#### SSP\_SR SSP status register 31 30 27 19 18 17 29 28 26 25 24 23 22 21 20 16 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 R R R R R R R R R R R R R R R R 15 14 13 12 11 10 9 8 7 6 5 4 3 2 0 BSY RNE 0 0 0 0 0 0 0 0 0 0 0 RFF TNF TFE R R R R R R R R R R R R R

Address: SSPBaseAddress + 0x00C

**Reset:** 0x0000 0003

**Description:** Contains bits that indicate the FIFO fill status and the SSP busy status.

BSY SSP busy flag. 0: SSP is idle

1: SSP is currently transmitting and/or receiving a frame or the transmit FIFO is not empty.

RFF Receive FIFO full.

0: receive FIFO is not full 1: receive FIFO is full

RNE Receive FIFO not empty.

0: receive FIFO is empty 1: receive FIFO is not empty

TNF Transmit FIFO not full.

0: transmit FIFO is full 1: transmit FIFO is not full

TFE Transmit FIFO empty.

0: transmit FIFO is not empty 1: transmit FIFO is empty

0 Reserved for future use. Reading returns 0. Must be written with 0.

#### SSP\_CPSR

### SSP clock prescale register

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23      | 22 | 21 | 20 | 19 | 18 | 17 | 16 |  |  |
|----|----|----|----|----|----|----|----|---------|----|----|----|----|----|----|----|--|--|
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0       | 0  | 0  | 0  | 0  | 0  | 0  | 0  |  |  |
| R  | R  | R  | R  | R  | R  | R  | R  | R       | R  | R  | R  | R  | R  | R  | R  |  |  |
| 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7       | 6  | 5  | 4  | 3  | 2  | 1  | 0  |  |  |
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | CPSDVSR |    |    |    |    |    |    |    |  |  |
| R  | R  | R  | R  | R  | R  | R  | R  | R RW    |    |    |    |    |    |    |    |  |  |

Address: SSPBaseAddress + 0x010

**Reset:** 0x0000 0000

**Description:** Specifies the division factor by which the internal peripheral clock SSPCLK must be

divided before further use. The value programmed into this register must be an even number between 2 and 254. The least significant bit of the programmed number is

hard-coded to zero, therefore if an odd number is written to this register, data read back from this register has the LSB as zero.

CPSDVSR Clock prescale divisor. The value is used to generate the transmit and receive bit rate of the SSP. The bit rate is:

 $F_{SSPCLKI}$  / [CPSDVR x (1 + SCR)] where SCR = 0 to 255, programmed through  $SSP\_CRO$ .

0 Reserved for future use. Reading returns 0. Must be written with 0.

#### SSP\_IMSC

# SSP interrupt mask set/clear register

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19   | 18   | 17   | 16        |
|----|----|----|----|----|----|----|----|----|----|----|----|------|------|------|-----------|
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0    | 0    | 0    | 0         |
| R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R    | R    | R    | R         |
| 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7  | 6  | 5  | 4  | 3    | 2    | 1    | 0         |
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | TXIM | RXIM | RTIM | ROR<br>IM |
| R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | RW   | RW   | RW   | RW        |

Address: SSPBaseAddress + 0x014

**Reset:** 0x0000 0000

**Description:** Returns the current value of the mask on the relevant interrupt. A write of 1 to a

particular bit sets the mask, enabling the associated interrupt to be read. A write of 0

clears the corresponding mask. All bits are cleared to 0 when reset.

TXIM Transmit interrupt mask.

0: transmit interrupt is masked 1: transmit interrupt is not masked

RXIM Receive interrupt mask.

0: receive condition interrupt is masked 1: receive interrupt is not masked

RTIM Receive timeout interrupt mask.

0: Rx FIFO is not empty and no read prior to timeout period interrupt is masked.

1: Rx FIFO is not empty and no read prior to timeout period interrupt is not masked.

RORIM Receive overrun interrupt mask.

0: Rx FIFO is written to while full condition interrupt is masked.

1: Rx FIFO is written to while full condition interrupt is not masked.



# SSP\_RIS

# SSP raw interrupt status register

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19    | 18    | 17    | 16         |
|----|----|----|----|----|----|----|----|----|----|----|----|-------|-------|-------|------------|
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0     | 0     | 0     | 0          |
| R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R     | R     | R     | R          |
| 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7  | 6  | 5  | 4  | 3     | 2     | 1     | 0          |
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | TXRIS | RXRIS | RTRIS | RORRI<br>S |
| R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | RH    | RH    | RH    | RH         |

Address: SSPBaseAddress + 0x018

**Reset:** 0x0000 0008

**Description:** Returns the current raw status of the corresponding interrupt prior to masking. A write

has no effect.

TXRIS Transmit raw interrupt status. Indicates the raw interrupt state, prior to masking, of the transmit interrupt.

RXRIS Receive raw interrupt status. Indicates the raw interrupt state, prior to masking, of the receive interrupt.

RTRIS Receive timeout raw interrupt status. Indicates the raw interrupt state, prior to masking, of the receive timeout interrupt.

RORRIS Receive overrun raw interrupt status. Indicates the raw interrupt state, prior to masking, of the receive overrun interrupt.

0 Reserved for future use. Reading returns 0. Must be written with 0.

# SSP\_MIS

#### SSP masked interrupt status register

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19    | 18    | 17    | 16         |
|----|----|----|----|----|----|----|----|----|----|----|----|-------|-------|-------|------------|
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0     | 0     | 0     | 0          |
| R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R     | R     | R     | R          |
|    |    |    |    |    |    |    |    |    |    |    |    |       |       |       |            |
| 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7  | 6  | 5  | 4  | 3     | 2     | 1     | 0          |
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | TXMIS | RXMIS | RTMIS | RORMI<br>S |
| R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | RH    | RH    | RH    | RH         |

Address: SSPBaseAddress + 0x01C

**Reset:** 0x0000 0000

**Description:** Returns the current masked status of the corresponding interrupt. A write has no

effect.

TXMIS Transmit masked interrupt status. Indicates the interrupt state after masking of the transmit interrupt.

RXMIS Receive masked interrupt status. Indicates the interrupt state after masking of the receive interrupt.

RTMIS Receive timeout masked interrupt status. Indicates the interrupt state after masking of the receive timeout interrupt.

RORMIS Receive overrun masked interrupt status. Indicates the interrupt state after masking of the receive overrun interrupt.

0 Reserved for future use. Reading returns 0. Must be written with 0.

# SSP\_ICR

# SSP interrupt clear register

| _ | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17   | 16    |
|---|----|----|----|----|----|----|----|----|----|----|----|----|----|----|------|-------|
|   | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0    | 0     |
|   | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R    | R     |
|   |    |    |    |    |    |    |    |    |    |    |    |    |    |    |      |       |
|   | 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7  | 6  | 5  | 4  | 3  | 2  | 1    | 0     |
|   | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | RTIC | RORIC |
| - | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | W    | W     |

Address: SSPBaseAddress + 0x020

**Reset:** 0x0000 0000

**Description:** On a write of 1, the corresponding interrupt is cleared. A write of 0 has no effect.

RTIC Receive timeout clear interrupt. When set to 1, clears the receive timeout interrupt

RORIC Receive overrun raw clear interrupt. When set to 1, clears the receive overrun interrupt

0 Reserved for future use. Reading returns 0. Must be written with 0.

# SSP DMACR

# **SSP DMA control register**

|   | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17         | 16         |
|---|----|----|----|----|----|----|----|----|----|----|----|----|----|----|------------|------------|
|   | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0          | 0          |
| • | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R          | R          |
|   | 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7  | 6  | 5  | 4  | 3  | 2  | 1          | 0          |
|   | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | TX<br>DMAE | RX<br>DMAE |
|   | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | RW         | RW         |

Address: SSPBaseAddress + 0x024

**Reset:** 0x0000 0000

**Description:** All bits are cleared to 0 on reset.

TXDMAE Transmit DMA enable. When set to 1, the DMA for the transmit FIFO is enabled. RXDMAE Receive DMA enable. When set to 1, the DMA for the receive FIFO is enabled.



# SSP\_PeriphID0

# SSP peripheral identification register 0

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20     | 19    | 18 | 17 | 16 |
|----|----|----|----|----|----|----|----|----|----|----|--------|-------|----|----|----|
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0      | 0     | 0  | 0  | 0  |
| R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R      | R     | R  | R  | R  |
|    |    |    |    |    |    |    |    |    |    |    |        |       |    |    |    |
| 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7  | 6  | 5  | 4      | 3     | 2  | 1  | 0  |
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |    |    |    | PartNu | mber0 |    |    |    |
| R  | R  | R  | R  | R  | R  | R  | R  |    |    |    | F      | 1     |    |    |    |

Address: SSPBaseAddress + 0xFE0

**Reset:** 0x0000 0022

**Description:** PartNumber0 reads back as 0x22.

# SSP\_PeriphID1

# SSP peripheral identification register 1

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22    | 21    | 20 | 19 | 18     | 17     | 16 |
|----|----|----|----|----|----|----|----|----|-------|-------|----|----|--------|--------|----|
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0     | 0     | 0  | 0  | 0      | 0      | 0  |
| R  | R  | R  | R  | R  | R  | R  | R  | R  | R     | R     | R  | R  | R      | R      | R  |
|    |    |    |    |    |    |    |    |    |       |       |    |    |        |        |    |
| 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7  | 6     | 5     | 4  | 3  | 2      | 1      | 0  |
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |    | Desig | gner0 |    |    | PartNu | ımber1 |    |
| R  | R  | R  | R  | R  | R  | R  | R  |    | F     | 3     |    |    | F      | 3      |    |

Address: SSPBaseAddress + 0xFE4

**Reset:** 0x0000 0000

**Description:** Designer0 reads back as 0x00. PartNumber1 reads back as 0x00.

#### SSP\_PeriphID2

# SSP peripheral identification register 2

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22   | 21    | 20 | 19 | 18    | 17    | 16 |
|----|----|----|----|----|----|----|----|----|------|-------|----|----|-------|-------|----|
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0    | 0     | 0  | 0  | 0     | 0     | 0  |
| R  | R  | R  | R  | R  | R  | R  | R  | R  | R    | R     | R  | R  | R     | R     | R  |
|    |    |    |    |    |    |    |    |    |      |       |    |    |       |       |    |
| 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7  | 6    | 5     | 4  | 3  | 2     | 1     | 0  |
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |    | Revi | ision |    |    | Desig | gner1 |    |
| B  | R  | R  | R  | R  | R  | R  | R  |    | F    | 3     |    |    | F     | 3     |    |

Address: SSPBaseAddress + 0xFE8

**Reset:** 0x0000 0008

**Description:** Revision returns the revision number of the peripheral. Designer1 reads back as

0x08.



# SSP\_PeriphID3

# SSP peripheral identification register 3

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20      | 19      | 18 | 17 | 16 |
|----|----|----|----|----|----|----|----|----|----|----|---------|---------|----|----|----|
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0       | 0       | 0  | 0  | 0  |
| R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R       | R       | R  | R  | R  |
| 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7  | 6  | 5  | 4       | 3       | 2  | 1  | 0  |
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |    |    |    | Configu | ıration |    |    |    |
| R  | R  | R  | R  | R  | R  | R  | R  |    |    |    | R       | l       |    |    |    |

Address: SSPBaseAddress + 0xFEC

**Reset:** 0x0000 0001

**Description:** Configuration reads back as 0x01 (32-bit data path).

# SSP\_PCellID0

# SSP Pcell identification register 0

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20   | 19      | 18 | 17 | 16 |
|----|----|----|----|----|----|----|----|----|----|----|------|---------|----|----|----|
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0    | 0       | 0  | 0  | 0  |
| R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R    | R       | R  | R  | R  |
|    |    |    |    |    |    |    |    |    |    |    |      |         |    |    |    |
| 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7  | 6  | 5  | 4    | 3       | 2  | 1  | 0  |
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |    |    |    | SSPP | CellID0 |    |    |    |
| R  | R  | R  | R  | R  | R  | R  | R  |    |    |    | F    | 3       |    |    |    |

Address: SSPBaseAddress + 0xFF0

**Reset:** 0x0000 000D

**Description:** SSPPCELLID0 reads back as 0x0D.

# SSP\_PCellID1

# SSP Pcell identification register 1

| 31 | 30  | 29 | 28 | 27  | 26 | 25 | 24 | 23 | 22 | 21 | 20    | 19      | 18 | 17 | 16 |
|----|-----|----|----|-----|----|----|----|----|----|----|-------|---------|----|----|----|
| 0  | 0   | 0  | 0  | 0   | 0  | 0  | 0  | 0  | 0  | 0  | 0     | 0       | 0  | 0  | 0  |
| R  | R   | R  | R  | R   | R  | R  | R  | R  | R  | R  | R     | R       | R  | R  | R  |
| 45 | 4.4 | 40 | 40 | 4.4 | 10 |    | 0  | 7  |    | -  | 4     | 0       | 0  |    | 0  |
| 15 | 14  | 13 | 12 | 11  | 10 | 9  | 8  | /  | 6  | 5  | 4     | 3       | 2  | ı  | 0  |
| 0  | 0   | 0  | 0  | 0   | 0  | 0  | 0  |    |    |    | SSPPC | CellID1 |    |    |    |
| B  | R   | R  | R  | R   | R  | R  | R  |    |    |    | F     | }       |    |    |    |

Address: SSPBaseAddress + 0xFF4

**Reset:** 0x0000 00F0

**Description:** SSPPCELLID1 reads back as 0xF0.



# SSP\_PCellID2

# **SSP Pcell identification register 2**

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20    | 19     | 18 | 17 | 16 |
|----|----|----|----|----|----|----|----|----|----|----|-------|--------|----|----|----|
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0     | 0      | 0  | 0  | 0  |
| R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R     | R      | R  | R  | R  |
|    |    |    |    |    |    |    |    |    |    |    |       |        |    |    |    |
| 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7  | 6  | 5  | 4     | 3      | 2  | 1  | 0  |
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |    |    |    | SSPPC | ellID2 |    |    |    |
| R  | R  | R  | R  | R  | R  | R  | R  |    |    |    | F     | 1      |    |    |    |

Address: SSPBaseAddress + 0xFF8

**Reset:** 0x0000 0005

**Description:** SSPPCELLID2 reads back as 0x05.

# SSP\_PCellID3

# **SSP Pcell identification register 3**

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23          | 22 | 21 | 20 | 19 | 18 | 17 | 16 |  |  |
|----|----|----|----|----|----|----|----|-------------|----|----|----|----|----|----|----|--|--|
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0           | 0  | 0  | 0  | 0  | 0  | 0  | 0  |  |  |
| R  | R  | R  | R  | R  | R  | R  | R  | R           | R  | R  | R  | R  | R  | R  | R  |  |  |
|    |    |    |    |    |    |    |    |             |    |    |    |    |    |    |    |  |  |
| 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7           | 6  | 5  | 4  | 3  | 2  | 1  | 0  |  |  |
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | SSPPCellID3 |    |    |    |    |    |    |    |  |  |
| R  | R  | R  | R  | R  | R  | R  | R  |             |    |    |    |    |    |    |    |  |  |

Address: SSPBaseAddress + 0xFFC

**Reset:** 0x0000 001

**Description:** SSPPCELLID3 reads back as 0xB1.



# 23 Multichannel serial ports (MSP0,1,2,3)

# 23.1 MSP register addressing

Register addresses are provided as the MSP base address, MSPnBaseAddress, plus the register offset.

There are 4 MSP base addresses.

Table 47. MSP base addresses

| MSP base address | MSP |
|------------------|-----|
| 0x101F 9000      | 0   |
| 0x101F 1000      | 1   |
| 0x101F 0000      | 2   |
| 0x101C 0000      | 3   |

MSP 0, 1, 2 and 3 are referred to as MSPn throughout this document.

# 23.2 MSP register summary

The device communicates to the MSP via 32-bit wide control registers accessible via the 32-bit width APB). All four MSP units are identical blocks, but their implementation differs as follows:

- MSP0 provides all 7 signals (MSPTXD0, MSPRXD0, MSPTFS0, MSPRFS0, MSPTCK0, MSPRCK0 and MSPSCK0).
- MSP1 provides 5 signals (MSPTXD1, MSPRXD1, MSPTFS1, MSPTCK1 and MSPSCK1), it does not provide MSPRFS1 and MSPRCK1. Inside the device, MSPRFS1 input is wired to MSPTFS1 (input) (MSPRFS1 cannot be programmed as output), and MSPRCK1 input is wired to MSPTCK1 (input) (MSPRCK1 cannot be programmed as output).
- MSP2 provides 4 signals (MSPTXD2, MSPRXD2, MSPTFS2 and MSPTCK2), it does not provide MSPRFS2, MSPRCK2 AND MSPSCK2. Inside the device, MSPRFS2 input is wired to MSPTFS2 (input or output) (MSPRFS2 cannot be programmed as output), and MSPRCK2 input is wired to MSPTCK2 (input) (MSPRCK2 cannot be programmed as output). MSPSCK2 is grounded, thus can not be used to clock the baud rate generator.
- MSP3 does not provide MSPRFS3, MSPRCK3 AND MSPSCK3 signals. Inside the
  device, MSPRFS3 input is wired to MSPTFS3 (input or output) (MSPRFS3 cannot be
  programmed as output), and MSPRCK3 input is wired to MSPTCK3 (input) (MSPRCK3
  cannot be programmed as output). MSPSCK3 is grounded, thus can not be used to
  clock the baudrate generator.

To allow simultaneous internal data movement and external data communications, five registers are used that are not directly accessible on the APB. These are the receive buffer register, receive and transmit shift registers, and receive and transmit enable shift registers (MSPn\_RBR, MSPn\_RSR, MSPn\_TSR, MSPn\_TSE, MSPn\_RSE). An APB bus master reads the received data from the data receive register (*MSPn\_DR*, referred to as **MSPn\_RDR** in this situation) and writes the data to be transmitted to the data transmit



register (*MSPn\_DR*, referred to as **MSPn\_TDR** in this situation). Data written to the MSPn\_DR is shifted out to MSPTXDx via the transmit shift register (MSPn\_TSR). Similarly, receive data on the MSPRXDx pin is shifted into the receive shift register (MSPn\_RSR) and copied into the receive buffer register (MSPn\_RBR). MSPn\_RBR is then copied to MSPn\_RDR, which can be read by the APB master. Other registers allow the control mechanism of the MSP to be configured.

The control block provides internal clock generation, frame-synchronization signal generation, multichannel selection and channel enabling. *Table 48* lists the MSP register details.

Table 48. MSP register list

| Offset | Register name | Description                                       | Page |
|--------|---------------|---------------------------------------------------|------|
| 0x000  | MSPn_DR       | Data register                                     | 297  |
| 0x004  | MSPn_GCR      | Global control register                           | 298  |
| 0x008  | MSPn_TCF      | Transmit configuration register                   | 300  |
| 0x00C  | MSPn_RCF      | Receive configuration register                    | 301  |
| 0x010  | MSPn_SRG      | Sample rate generator control register            | 303  |
| 0x014  | MSPn_FLR      | Flag register                                     | 304  |
| 0x018  | MSPn_DMACR    | DMA control register                              | 304  |
| 0x020  | MSPn_IMSC     | Interrupt mask set and clear register             | 305  |
| 0x024  | MSPn_RIS      | Raw interrupt status register                     | 306  |
| 0x028  | MSPn_MIS      | Masked interrupt status register                  | 307  |
| 0x02C  | MSPn_ICR      | Interrupt clear register                          | 308  |
| 0x030  | MSPn_MCR      | Multichannel control register                     | 308  |
| 0x034  | MSPn_RCV      | Receive comparison value register                 | 310  |
| 0x038  | MSPn_RCM      | Receive comparison mask register                  | 310  |
| 0x040  | MSPn_TCE0     | Transmit channel enable register 0                | 311  |
| 0x044  | MSPn_TCE1     | Transmit channel enable register 1                | 311  |
| 0x048  | MSPn_TCE2     | Transmit channel enable register 2                | 312  |
| 0x04C  | MSPn_TCE3     | Transmit channel enable register 3                | 312  |
| 0x060  | MSPn_RCE0     | Receive channel enable register 0                 | 312  |
| 0x064  | MSPn_RCE1     | Receive channel enable register 1                 | 313  |
| 0x068  | MSPn_RCE2     | Receive channel enable register 2                 | 313  |
| 0x06C  | MSPn_RCE3     | Receive channel enable register 3                 | 313  |
| 0xFE0  | MSPnPeriphID0 | Peripheral identification register 0 (bits 7:0)   | 314  |
| 0xFE4  | MSPnPeriphID1 | Peripheral identification register 1 (bits 15:8)  | 314  |
| 0xFE8  | MSPnPeriphID2 | Peripheral identification register 2 (bits 23:16) | 314  |
| 0xFEC  | MSPnPeriphID3 | Peripheral identification register 3 (bits 31:24) | 315  |
| 0xFF0  | MSPnPCellID0  | PCell identification register 0 (bits 7:0)        | 315  |



Table 48. MSP register list

| Offset | Register name                                            | Description                                                                                                                         | Page |
|--------|----------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------|------|
| 0xFF4  | MSPnPCellID1                                             | PCell identification register 1 (bits 15:8)                                                                                         | 315  |
| 0xFF8  | MSPnPCellID2                                             | PCell identification register 2 (bits 23:16)                                                                                        | 316  |
| 0xFFC  | MSPnPCellID3                                             | PCell identification register 3 (bits 31:24)                                                                                        | 316  |
|        | MSPn_RBR<br>MSPn_RSR<br>MSPn_TSR<br>MSPn_TSE<br>MSPn_RSE | Receive buffer register Receive shift register Transmit shift register Transmit enable shift register Receive enable shift register | (1)  |

The MSPn\_TSR, MSPn\_RSR, MSPn\_RBR, MSPn\_TSE and MSPn\_RSE registers are not directly accessible on the APB bus.

# 23.3 MSP register descriptions

MSPn DR MSP data register 30 29 28 27 26 25 24 23 22 21 20 17 16 DATA RW 15 14 10 DATA RW

Address: MSPnBaseAddress + 0x000

**Reset:** 0x0000 0000

**Description:** 

When this register is read, the entry in the receive FIFO (pointed to by the current FIFO read pointer) is accessed. As data values are removed by the MSP receive logic from the incoming data buffer, they are placed in the entry in the receive FIFO (pointed to by the current FIFO write pointer).

When this register is written to, the entry in the transmit FIFO (pointed to by the write pointer) is written to. Data values are removed from the transmit FIFO one value at a time by the transmit logic. It is loaded into the transmit serial shifter, then serially shifted out onto the MSPTXDx pin at the programmed bit rate.

When a data size of less than 32 bits is selected, the user must right-justify data written to the Tx FIFO, the transmit logic ignores unused bits. Received data less than 32 bits is automatically right-justified in the Rx FIFO. The Tx FIFO and Rx FIFO are not cleared even when *MSPn\_GCR*.TXEN (transmitter enable) and *MSPn\_GCR*.RXEN (receiver enable) are cleared. This allows the software to fill the Tx FIFO before enabling the transmitter.

DATA[31:0] Transmit or receive data.

Read: Rx FIFO is read Write: Tx FIFO is written



#### MSPn GCR

### MSP global configuration register

| 31    | 30         | 29         | 28  | 27  | 26         | 25    | 24   | 23         | 22           | 21 | 20         | 19  | 18         | 17         | 16   |
|-------|------------|------------|-----|-----|------------|-------|------|------------|--------------|----|------------|-----|------------|------------|------|
| 0     | 0          | 0          | 0   | 0   | 0          | 0     | 0    | SPI<br>BME | SPICKM<br>RW |    | FGEN       | SCK | SEL        | SCK<br>POL | SGEN |
| R     | R          | R          | R   | R   | R          | R     | R    | RW         | RW           |    | RW         | RI  | W          | RW         | RW   |
| 15    | 14         | 13         | 12  | 11  | 10         | 9     | 8    | 7          | 6            | 5  | 4          | 3   | 2          | 1          | 0    |
| TXDDL | TCK<br>SEL | TCK<br>POL | TFS | SEL | TFS<br>POL | TFFEN | TXEN | LBM        | BCK BCK      |    | RFS<br>SEL | DCM | RFS<br>POL | RFFE<br>N  | RXEN |
| RW    | RW         | RW         | R   | W   | RW         | RW    | RW   | RW         | RW           | RW | RW         | RW  | RW         | RW         | RW   |

Address: MSPnBaseAddress + 0x004

**Reset:** 0x0000 0000

**Description:** The MSP is configured via this 32-bit serial port control register, which also contains

MSP status bits.

SPIBME SPI burst mode enable. In SPI mode, MSPTFSx acts as a slave select (SSnot) signal.

0: normal mode enabled (MSPTFSx toggles during back-to-back transfers).

1: burst mode enabled (MSPTFSx always low during back-to-back transfers).

SPICKM SPI clock modes. Enables SPI clock modes. In conjunction with TCKPOL, it provides compatibility with various SPI protocols.

0X: normal clocking mode for non SPI protocols.

10: zero delay SPI mode enabled. The clock starts without delay on the rising edge when TCLKP = 0, or on the falling edge when TCLKP = 1.

11: half cycle delay SPI mode enabled. The clock starts with rising, TCLKP = 0: or falling, TCLKP =

1: edge with a half clock cycle delay.

FGEN Frame generator enable. Enables the frame sync generator.

0: disabled, stopped and in reset

1: enabled, running

SCKSEL Sample rate generator clock selection selects the sample rate generator clock source.

0X: sample rate generator clock is the internal clock signal, MSPCLK signal, 48 MHz.

10: sample rate generator clock is derived from the MSPSCK pin and is free-running.

11: sample rate generator clock is derived from the MSPSCK pin but is resynchronized on MSPRFS, receive frame sync signal, transition to active level. MSPRFS is an input pin, regardless of the value of the RFSSEL bit.

SCKPOL Sample rate generator clock polarity. Used only when MSPSCK clocks the sample rate generator, SCKSEL = 1X. Indicates which edge of MSPSCK clocks the sample rate generator.

0: rising edge 1: falling edge

SGEN Sample rate generator enable. Enables the sample rate generator.

0: disabled, stopped and in reset 1: enabled, running

TXDDL Transmit data extra delay. Enables an extra delay for switching the MSPTXD pin from HiZ to active. It only controls the output enable of the MSPTXD pin, not the data itself.

0: extra delay on MSPTXD output enable is off. 1: extra delay on MSPTXD output enable is on.



TCKSEL Transmit clock selection.

0: if not in SPI mode (SPICKM = 0X) the transmit clock is provided by an external source on the MSPTCK pin. MSPTCK is an input pin. If in SPI mode (SPICKM = 1X) the transmit clock is provided by an external SPI master on the MSPTCK pin, and MSP is then an SPI slave. MSPRCK is internally connected to MSPTCK, which is then an input pin.

1: if not in SPI mode (SPICKM = 0X), the transmit clock is provided by the internal sample rate generator. MSPTCK is then an output pin. If SPI mode (SPICKM = 1X), the transmit clock is provided by the internal sample rate generator, and MSP is then an SPI master. MSPRCK is internally connected to MSPTCK, which is then an output pin.

TCKPOL Transmit clock polarity. Indicates on which edge of MSPTCK the transmit data is driven.

0: rising edge 1: falling edge

TFSSEL Transmit frame synchronization selection.

0X: the frame synchronization signal is provided by an external source, MSPTFS is then an input pin.

10: the frame synchronization signal is provided by frame generator logic each time MSPn\_TDR (transmit data register) is copied to MSPn\_TSR (transmit shift register). MSPTFS is then an output pin.

11: the frame synchronization signal is provided by frame generator logic, with period and width defined by FRPER and FRWID values in the *MSPn\_SRG* register. MSPTFS is then an output pin.

TFSPOL Transmit frame synchronization polarity. Indicates when MSPTFS pulse is active.

0: high 1: low

TFFEN Tx FIFO enable. Enables the Tx FIFO buffer.

0: Tx FIFO is disabled, the Tx FIFO is then a 1-word deep holding register.

1: Tx FIFO is enabled.

TXEN Transmitter enable. Enables the transmitter.

0: transmitter is disabled, stopped and in reset. 1: transmitter is enabled and running.

LBM Loopback mode. Enables loop back mode. In loop back mode, MSPRXD, MSPRFS and MSPRCK are internally connected, through multiplexers, to MSPTXD, MSPTFS and MSPTCK respectively. Loopback mode can be used to test serial port code with a single MSP.

0: loopback mode disabled

1: loopback mode enabled

RCKSEL Receive clock selection.

0: if loopback mode is not set, LBM = 0, the receive clock is provided by an external source on the input pin MSPRCK. If loopback mode is set, LBM = 1, the receive clock is provided by the transmit clock and MSPRCK is an unused pin, in high impedance.

1: if loopback mode is not set, LBM = 0, the receive clock is provided by the sample rate generator and delivered on the output pin MSPRCK. If loopback mode is set, LBM = 1, the receive clock is provided by the transmit clock and delivered on the output pin MSPRCK.

RCKPOL Receive clock polarity. Indicates when the received data is sampled.

0: on falling rising edge of MSPRCK 1: on rising edge of MSPRCK

RFSSEL Receive frame synchronization selection.

0: receive frame synchronization signal is provided by an external source. MSPRFS is an input pin.

1: receive frame synchronization signal is provided by frame generator logic. MSPRFS is an output pin except when SCKSEL = 11.

DCM Direct companding mode. Enables the direct companding mode, which uses the companding hardware as a coprocessor. Both the transmitter and receiver must be disabled, TXEN = 0 and RXEN = 0, or the DCM value is ignored. Data in the Tx FIFO is compressed, sent directly to the receiver expanding logic and is then written in the Rx FIFO.

0: direct companding mode is disabled.

1: enabled if TXEN = RXEN = 0.



RFSPOL Receive frame synchronization polarity. Indicates when the MSPRFS pulse is active.

0: high 1: low

RFFEN Rx FIFO enable. Enables the Rx FIFO buffer.

0: Rx FIFO is disabled (the FIFO becomes a 1-word deep holding register).

1: Rx FIFO is enabled.

RXEN Receiver enable. Enables the receiver.

0: disabled (stopped and in reset) 1: enabled (running)

0 Reserved for future use. Reading returns 0. Must be written with 0.

#### MSPn TCF

# MSP transmit configuration register

| 31    | 30  | 29  | 28    | 27    | 26           | 25    | 24 | 23 | 22      | 21 | 20 | 19 | 18 | 17      | 16 |  |
|-------|-----|-----|-------|-------|--------------|-------|----|----|---------|----|----|----|----|---------|----|--|
| 0     | 0   | TBS | WAP   | TP2EN | TP2SM        |       |    |    | TP2FLEN | ı  |    |    |    | TP2ELEN |    |  |
| R     | R   | F   | RW    | RW    | RW           | RW RW |    |    |         |    |    |    |    |         |    |  |
| 15    | 14  | 13  | 12    | 11    | 10           |       |    |    |         |    |    |    |    |         | 0  |  |
| TFSIG | TDI | OLY | TENDN | TD    | DTYP TP1FLEN |       |    |    |         |    |    |    |    | TP1ELEN |    |  |
| RW    | R'  | W   | RW    | R     | W            |       |    |    | RW      |    |    |    | RW |         |    |  |

Address: MSPnBaseAddress + 0x008

**Reset:** 0x0000 0000

**Description:** Configures parameters for transmit operations.

TBSWAP Transmit byte swapping. Configures byte swapping on a word between the Tx FIFO and Tx shift register:

00: no byte swapping.

01: little to big endian byte swap in a word, for example word 0xDCBA produces 0xABCD.

10: little to big endian byte swap in each halfword, for example word 0xDCBA produces 0xCDAB.

11: halfword swap, for example word 0xDCBA produces 0xBADC.

TP2EN Transmit phase 2 enable. Disables or enables the dual phase frame.

0: single phase frame, phase 2 is disabled 1: dual phase frame, phase 2 is enabled

TP2SM Transmit phase 2 start mode. Defines when phase 2 starts. Intended for I2S configuration.

0: immediately after end of phase 1.

1: after the transmit frame synchronization transitions to the opposite edge that started phase 1.

TP2FLEN Transmit phase 2 frame length. Defines the number (-1) of elements transferred in the phase 2 frame:

TP2FLEN = <number of element in transmit phase 2> - 1.

000 0000: 1 element in phase 2 000 0001: 2 elements in phase 2, until

111 1111: 128 elements in phase 2.

TP2ELEN Transmit phase 2 element length. Defines the number of bits per element in the phase 2 frame:

000: 8 bit-element001: 10-bit element010: 12-bit element011: 14-bit element100: 16-bit element101: 20-bit element110: 24-bit element111: 32-bit element

TFSIG Transmit frame sync ignore. Indicates a response to transmit frame synchronization pulses.

0: all transmit frame synchronization pulses, even unexpected, restart the transfer.

1: ignore unexpected transmit frame synchronization pulses.



TDDLY Transmit data delay. Defines the number of bit clock cycles between the transmit frame sync activation and the first data bit transmitted.

TENDN Transmit bit endian format determines whether the element is transmitted MSB first or LSB first.

0: MSB first 1: LSB first

TDTYP Transmit data type.

0X: companding disabled.

10: companding enabled, using  $\mu$ -law. The 32-bit signed data written in the MSPn\_TDR register is compressed to 8-bit data, right justified, before it is transmitted. If the 32-bit data is outside the 14-bit  $\mu$ -law dynamic range, it is automatically compressed to the most positive or most negative value.

11: companding enabled, using A-law. The 32-bit signed data written in the MSPn\_TDR register is compressed to 8-bit data, right justified, before it is transmitted. If the 32-bit data is outside the 13-bit A-law dynamic range, it is automatically compressed to the most positive or most negative value.

TP1FLEN Transmit phase 1 frame length. Defines the number (-1), of elements transferred in phase 1 frame.

TP1FLEN = < number of element in transmit phase 1> - 1

000 0000: 1 element in phase 1, 000 0001: 2 elements in phase 1 until

111 1111: 128 elements in phase 1.

TP1ELEN Transmit phase 1 element length. Defines the number of bits per element in phase 1 frame:

000: 8-bit element length in phase 1
010: 12-bit element length in phase 1
100: 16-bit element length in phase 1
100: 16-bit element length in phase 1
110: 24-bit element length in phase 1
111: 32-bit element length in phase 1

0 Reserved for future use. Reading returns 0. Must be written with 0.

#### MSPn\_RCF

# MSP receive configuration register

| 31    | 30 | 29  | 28        | 27    | 26    | 25      | 24 | 23 | 22      | 21 | 20 | 19 | 18 | 17      | 16 |  |
|-------|----|-----|-----------|-------|-------|---------|----|----|---------|----|----|----|----|---------|----|--|
| 0     | 0  | RBS | SWAP      | RP2EN | RP2SM |         |    |    | RP2FLEN |    |    |    |    | RP2ELEN |    |  |
| R     | R  | R   | W         | RW    | RW    |         |    |    | RW      |    |    |    |    | RW      |    |  |
| 15    | 14 | 13  | 12        | 11    | 10    |         |    |    |         |    |    |    |    |         | 0  |  |
| RFSIG | RD | DLY | REND<br>N | RD'   | TYP   | RP1FLEN |    |    |         |    |    |    |    | RP1ELEN |    |  |
| RW    | R  | W   | RW        | R     | W     | RW RW   |    |    |         |    |    |    |    |         |    |  |

Address: MSPnBaseAddress + 0x00C

**Reset:** 0x0000 0000



**Description:** Configures parameters for receive operations.

RBSWAP Receive halfword swapping. Configure byte swapping on a word between Rx receive buffer and the Rx FIFO:

00: no byte swapping.

01: little to big endian byte swap in a word, word 0xDCBA produces 0xABCD.

10: little to big endian byte swap in each halfword, word 0xDCBA produces 0xCDAB.

11: halfword swap, word 0xDCBA produces 0xBADC.

RP2EN Receive phase 2 enable. Disables or enables dual phase frame.

0: single phase frame, phase 2 is disabled 1: dual phase frame, phase 2 is enabled

RP2SM Receive phase 2 start mode. Defines when phase 2 starts. Mainly intended for i2s configuration.

0: starts immediately after end of phase 1.

1: starts after receive frame synchronization transitions to the opposite edge that started phase 1.

RP2FLEN Receive phase 2 frame length. Defines the number (- 1) of elements received in the phase 2 frame:

RP2FLEN = <number of element in transmit phase 2> - 1

000 0000: 1 element in phase 2, 000 0001: 2 elements in phase 2 and so on until

111 1111: 128 elements in phase 2.

RP2ELEN Receive phase 2 element length. Defines the number of bits per element in the phase 2 frame:

000: 8-bit element length in phase 2
010: 12-bit element length in phase 2
100: 16-bit element length in phase 2
101: 14-bit element length in phase 2
101: 20-bit element length in phase 2
111: 32-bit element length in phase 2

RFSIG Receive frame sync ignore.

0: all receive frame synchronization pulses (even unexpected) restart the transfer.

1: unexpected receive frame synchronization pulses are ignored.

RDDLY Receive data delay. Defines the number of bit clock cycles between the receive frame sync activation and first data bit received.

00: data delay is 0 01: data delay is 1-bit clock cycle 10: data delay is 2-bit clock cycles 11: data delay is 3-bit clock cycles

RENDN Receive bit endian format. Defines whether the element is received MSB first or LSB first.

0: the element is received MSBit first. 1: the element is received LSBit first.

RDTYP Receive data type.

00: companding disabled, received data is right justified, unused MSBits of MSPn\_RDR are zero filled.

01: companding disabled, received data is right justified, unused MSBits of MSPn\_RDR are signed extended.

10: companding enabled, using  $\mu$ -law, the data in MSPn\_RDR data receive register is right justified, sign extended expanded, with  $\mu$ -law, value of the 8 LSBits received.

11: companding enabled, using A-law, the data in MSPn\_RDR data receive register is right justified, sign extended expanded, with A-law, value of the 8 LSBits received.



RP1FLEN Receive phase 1 frame length. Defines the number (-1), of elements received in phase 1 frame.

RP1FLEN = <number of element in receive phase 1> - 1.

000 0000: 1 element in phase 1,

000 0001: 2 elements in phase 1, and so on until

111 1111: 128 elements in phase 1.

RP1ELEN Receive phase 1 element length. Defines the number of bits per element in phase 1 frame:

000: 8-bit element length in phase 1001: 10-bit element length in phase 1010: 12-bit element length in phase 1011: 14-bit element length in phase 1100: 16-bit element length in phase 1101: 20-bit element length in phase 1110: 24-bit element length in phase 1111: 32-bit element length in phase 1

0 Reserved for future use. Reading returns 0. Must be written with 0.

### MSPn\_SRG

# MSP sample rate generator register

| 31 | 30 | 29 | 28  | 27 | 26       | 25 | 24 | 23 | 22    | 21 | 20   | 19 | 18 | 17 | 16 |
|----|----|----|-----|----|----------|----|----|----|-------|----|------|----|----|----|----|
| 0  | 0  | 0  |     |    |          |    |    |    | FRPER |    |      |    |    |    |    |
| R  | R  | R  |     |    |          |    |    |    | RW    |    |      |    |    |    |    |
| 15 | 14 | 13 | 12  | 11 | 10       | 9  | 8  | 7  | 6     | 5  | 4    | 3  | 2  | 1  | 0  |
|    |    | FR | WID |    |          |    |    |    |       | SC | KDIV |    |    |    |    |
|    |    | R  | W   |    | <u>_</u> |    |    |    |       | R  | W    |    |    |    |    |

Address: MSPnBaseAddress + 0x010

**Reset:** 0x0000 0000

**Description:** Controls the operation of a range of features of the sample rate generator.

FRPER Frame period. FRPER+1 specifies the frame length, from 1 to 8192 serial data bit clock cycles, when the sample rate generator is used to deliver the transmit or receive frame sync signals (SCKSEL = 10 in *MSPn\_GCR* register).

FRWID Frame width. FRWID+1 specifies the active frame pulse width, from 1 to 64 serial data bit clock cycles, when the sample rate generator is used to deliver the transmit or receive frame sync signals (SCKSEL = 1X in MSPn\_GCR register).

SCKDIV Sample rate generator clock divide factor. SCKDIV+1 specifies how many times the sample rate generator input clock (SCLK\_INT) is divided, to produce the serial data bit clock (MSPSCK). SCLK\_INT is either the MSP clock (MSPCLK = 48 MHz) or external clock signal on the MSPSCK pin, depending on the SCKSEL setting in the MSPn\_GCR register.

MSPSCK frequency = SCLK\_INT frequency / (SCKDIV + 1).

SCKDIV valid values are in the range 0 to 1023.



#### MSPn FLR MSP flag register 31 30 19 17 29 28 27 26 25 24 22 21 20 18 16 23 O 0 0 0 0 0 0 0 0 0 O 0 O 0 0 0 R R R R R R R R R R R R R R R R 15 14 13 12 11 10 9 8 6 5 4 3 2 0

0

R

Address: MSPnBaseAddress + 0x014

0

R

0

R

0

R

**Reset:** 0x0000 0012

0

0

0 R

**Description:** Provides status for the MSP FIFOs and transmit/receive shifters.

0

TFU Tx FIFO full flag. If Tx FIFO is full and FIFO is disabled, this means that the holding register is full.

0: Tx FIFO not full 1: Tx FIFO full

TFE Tx FIFO empty flag. If the Tx FIFO is not empty and the FIFO is disabled, the holding register is full.

0

0

TFU

R

TFE

R

TBUSY

RFU

R

RFE

RBUSY

R

0: Tx FIFO not empty 1: Tx FIFO empty

TBUSY Transmit busy flag. Indicates if shift register (MSPn\_TSR) has an element which must be shifted out.

0: transmitter is idle.

1: MSPn\_TSR contains an element ready to be shifted out or is in the process of being shifted out.

RFU Rx FIFO full flag.

0: Rx FIFO not full

1: the Rx FIFO full

RFE Rx FIFO empty flag. If the Rx FIFO is not empty and the FIFO is disabled, the holding register is full.

0: Rx FIFO not empty

1: Rx FIFO empty

RBUSY Receiver busy flag.

0: receiver is idle and the Rx FIFO is empty.

1: receiver is currently receiving an element.

0 Reserved for future use. Reading returns 0. Must be written with 0.

### MSPn\_DMACR

# **MSP DMA control register**

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17        | 16        |
|----|----|----|----|----|----|----|----|----|----|----|----|----|----|-----------|-----------|
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0         | 0         |
| R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R         | R         |
| 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7  | 6  | 5  | 4  | 3  | 2  | 1         | 0         |
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | TDMA<br>E | RDMA<br>E |
| R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | RW        | RW        |

Address: MSPnBaseAddress + 0x018

**Reset:** 0x0000 0000



**Description:** This read/write register is the DMA control register. All bits are cleared to 0 on reset.

TDMAE Transmit DMA enable.

1: DMA is enabled for the Tx FIFO.

RDMAE Receive DMA enable.

1: DMA is enabled for the Rx FIFO.

0 Reserved for future use. Reading returns 0. Must be written with 0.

### MSPn\_IMSC

# MSP interrupt mask set/clear register

| 31 | 30 | 29 | 28 | 27 | 26 | 25    | 24    | 23    | 22    | 21    | 20   | 19    | 18    | 17    | 16   |
|----|----|----|----|----|----|-------|-------|-------|-------|-------|------|-------|-------|-------|------|
| 0  | 0  | 0  | 0  | 0  | 0  | 0     | 0     | 0     | 0     | 0     | 0    | 0     | 0     | 0     | 0    |
| R  | R  | R  | R  | R  | R  | R     | R     | R     | R     | R     | R    | R     | R     | R     | R    |
| 15 | 14 | 13 | 12 | 11 | 10 | 9     | 8     | 7     | 6     | 5     | 4    | 3     | 2     | 1     | 0    |
| 0  | 0  | 0  | 0  | 0  | 0  | TFOIM | RFOIM | TFSIM | TSEIM | TUEIM | TXIM | RFSIM | RSEIM | ROEIM | RXIM |
| R  | R  | R  | R  | R  | R  | RW    | RW    | RW    | RW    | RW    | RW   | RW    | RW    | RW    | RW   |

Address: MSPnBaseAddress + 0x020

**Reset:** 0x0000 0000

**Description:** On a read, returns the current value of the mask on the associated interrupt. A write

of 1 sets the mask, enabling the interrupt to be read. A write of 0 clears the

corresponding mask.

TFOIM Tx FIFO not full interrupt mask.

0: masked 1: not masked

RFOIM Rx FIFO not empty interrupt mask.

0: masked 1: not masked

TFSIM Transmit frame sync MSPTFSINTR interrupt mask status.

0: masked 1: not masked

TSEIM Transmit frame synchronization error interrupt mask status.

0: masked 1: not masked

TUEIM Transmit underrun error interrupt mask status.

0: masked 1: not masked

TXIM Transmit MSPTXINTR interrupt mask status.

0: masked 1: not masked

RFSIM Receive frame sync MSPRFSINTR interrupt mask status.

0: masked 1: not masked

RSEIM Receive frame synchronization error interrupt mask status.

0: masked 1: not masked

ROEIM Receive overrun error interrupt mask status.

0: masked 1: not masked

RXIM Receive MSPRXINTR interrupt mask status.

0: masked 1: not masked

#### MSPn RIS

# MSP raw interrupt status register

| 31 | 30 | 29 | 28 | 27 | 26 | 25         | 24         | 23         | 22         | 21         | 20        | 19         | 18         | 17         | 16        |
|----|----|----|----|----|----|------------|------------|------------|------------|------------|-----------|------------|------------|------------|-----------|
| 0  | 0  | 0  | 0  | 0  | 0  | 0          | 0          | 0          | 0          | 0          | 0         | 0          | 0          | 0          | 0         |
| R  | R  | R  | R  | R  | R  | R          | R          | R          | R          | R          | R         | R          | R          | R          | R         |
| 15 | 14 | 13 | 12 | 11 | 10 | 9          | 8          | 7          | 6          | 5          | 4         | 3          | 2          | 1          | 0         |
| 0  | 0  | 0  | 0  | 0  | 0  | TFO<br>RIS | RFO<br>RIS | TFS<br>RIS | TSE<br>RIS | TUE<br>RIS | TX<br>RIS | RFS<br>RIS | RSE<br>RIS | ROE<br>RIS | RX<br>RIS |
| R  | R  | R  | R  | R  | R  | R          | R          | R          | R          | R          | R         | R          | R          | R          | R         |

Address: MSPnBaseAddress + 0x024

**Reset:** 0x0000 0210

**Description:** On a read, returns the current raw status of the corresponding interrupt prior to

masking. A write has no effect.

TFORIS TxFIFO not full raw interrupt status. Returns the raw interrupt state, prior to masking, of the TxFIFO not full interrupt.

RFORIS RxFIFO not empty raw interrupt status. Returns the raw interrupt state, prior to masking, of the RxFIFO not empty interrupt.

TFSRIS Transmit frame sync raw interrupt status. Returns the raw interrupt state, prior to masking, of the transmit frame sync interrupt.

TSERIS Transmit frame synchronization error raw interrupt status. Returns the raw interrupt state, prior to masking, of the transmit frame sync error interrupt.

TUERIS Transmit underrun error raw interrupt status. Returns the raw interrupt state, prior to masking, of the transmit underrun error interrupt.

TXRIS TxFIFO service raw interrupt status. Returns the raw interrupt state, prior to masking, of the TxFIFO service interrupt.

RFSRIS Receive frame sync raw interrupt status. Returns the raw interrupt state, prior to masking, of the receive frame sync interrupt.

RSERIS Receive frame synchronization error raw interrupt status. Returns the raw interrupt state prior to masking of the receive frame sync error interrupt.

ROERIS Receive overrun error raw interrupt status. Returns the raw interrupt state, prior to masking, of the receive overrun error interrupt.

RXRIS RxFIFO service raw interrupt status. Returns the raw interrupt state, prior to masking, of the RxFIFO service interrupt.



#### MSPn\_MIS

# MSP masked interrupt status register

|   | 31 | 30 | 29 | 28 | 27 | 26 | 25         | 24         | 23         | 22         | 21         | 20    | 19         | 18         | 17         | 16    |
|---|----|----|----|----|----|----|------------|------------|------------|------------|------------|-------|------------|------------|------------|-------|
|   | 0  | 0  | 0  | 0  | 0  | 0  | 0          | 0          | 0          | 0          | 0          | 0     | 0          | 0          | 0          | 0     |
|   | R  | R  | R  | R  | R  | R  | R          | R          | R          | R          | R          | R     | R          | R          | R          | R     |
|   | 15 | 14 | 13 | 12 | 11 | 10 | 9          | 8          | 7          | 6          | 5          | 4     | 3          | 2          | 1          | 0     |
| Ī | 0  | 0  | 0  | 0  | 0  | 0  | TFOMI<br>S | RFOMI<br>S | TFSMI<br>S | TSEMI<br>S | TUEMI<br>S | TXMIS | RFSMI<br>S | RSEMI<br>S | ROE<br>MIS | RXMIS |
| _ | R  | R  | R  | R  | R  | R  | R          | R          | R          | R          | R          | R     | R          | R          | R          | R     |

Address: MSPnBaseAddress + 0x028

**Reset:** 0x0000 0000

**Description:** Returns the current masked status of the corresponding interrupt. A write has no

effect.

TFOMIS Tx FIFO not full masked interrupt status. Returns the masked interrupt state of the Tx FIFO not full interrupt.

RFOMIS Rx FIFO not empty masked interrupt status. Returns the masked interrupt state of the Rx FIFO not empty interrupt

TFSMIS Transmit frame sync masked interrupt status. Returns the masked interrupt state of the transmit frame sync interrupt.

TSEMIS Transmit frame synchronization error masked interrupt status. Returns the masked interrupt state of the transmit frame sync error interrupt.

TUEMIS Transmit underrun error masked interrupt status. Returns the masked interrupt state of the transmit underrun error interrupt.

TXMIS Tx FIFO service masked interrupt status. Returns the masked interrupt state of the transmit interrupt.

RFSMIS Receive frame sync masked interrupt status. Returns the masked interrupt state of the receive frame sync interrupt.

RSEMIS Receive frame synchronization error masked interrupt status. Returns the masked interrupt state of the receive frame sync error interrupt.

ROEMIS Receive overrun error masked interrupt status. Returns the masked interrupt state of the receive overrun error interrupt.

RXMIS Rx FIFO service masked interrupt status. Returns the masked interrupt state of the receive interrupt.



# MSPn\_ICR

# MSP interrupt clear register

|   | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23    | 22    | 21    | 20 | 19    | 18    | 17    | 16 |
|---|----|----|----|----|----|----|----|----|-------|-------|-------|----|-------|-------|-------|----|
|   | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0     | 0     | 0     | 0  | 0     | 0     | 0     | 0  |
| ٠ | R  | R  | R  | R  | R  | R  | R  | R  | R     | R     | R     | R  | R     | R     | R     | R  |
|   | 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7     | 6     | 5     | 4  | 3     | 2     | 1     | 0  |
|   | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | TFSIC | TSEIC | TUEIC | 0  | RFSIC | RSEIC | ROEIC | 0  |
| • | R  | R  | R  | R  | R  | R  | R  | R  | RW    | RW    | RW    | R  | RW    | RW    | RW    | R  |

Address: MSPnBaseAddress + 0x02C

**Reset:** 0x0000 0000

**Description:** A write of 0 has no effect. Reads return zero.

TFSIC Transmit frame sync interrupt clear.

Writing a 1 clears the transmit frame sync interrupt, reading returns 0.

TSEIC Transmit frame synchronization error interrupt clear.

Writing a 1 clears the transmit frame sync error interrupt, reading returns 0.

TUEIC Transmit underrun error interrupt clear.

Writing a 1 clears the transmit underrun error interrupt, reading returns 0.

RFSIC Receive frame sync interrupt clear.

Writing a 1 clears the receive frame sync interrupt, reading returns 0.

RSEIC Receive frame synchronization error interrupt clear.

Writing a 1 clears the receive frame sync error interrupt, reading returns 0.

ROEIC Receive overrun error interrupt clear.

Writing a 1 clears the receive overrun error interrupt, reading returns 0.

0 Reserved for future use. Reading returns 0. Must be written with 0.

# MSPn\_MCR

# MSP multichannel control register

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23  | 22  | 21        | 20 | 19  | 18 | 17  | 16        |
|----|----|----|----|----|----|----|----|-----|-----|-----------|----|-----|----|-----|-----------|
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0   | 0   | 0         | 0  | 0   | 0  | 0   | 0         |
| R  | R  | R  | R  | R  | R  | R  | R  | R   | R   | R         | R  | R   | R  | R   | R         |
| 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7   | 6   | 5         | 4  | 3   | 2  | 1   | 0         |
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | TMC | CSF | TMCE<br>N | RM | CMP | RM | CSF | RMCE<br>N |
| R  | R  | R  | R  | R  | R  | R  | R  | F   | 3   | RW        | R  | W   | ı  | 3   | RW        |

Address: MSPnBaseAddress + 0x030

**Reset:** 0x0000 0000



#### **Description:**

Enables multichannel operations for the transmitter and receiver when they are configured to single-phase frame. *MSPn\_TCF*.TP2EN/ RP2EN must be set to 0 for the transmitter/receiver to operate in multichannel mode.

TMCSF Transmit multichannel current subframe. Indicates the number of the currently transmitting subframe when TMCEN = 1. Otherwise it is not defined.

00: subframe 0 is current (element 0 to 31) 01: subframe 1 is current (element 32 to 63)

10: subframe 2 is current (element 64 to 95) 11: subframe 3 is current (element 96 to 127)

TMCEN Transmit multichannel mode enable. Enables the transmitter to operate in multichannel mode, providing that *MSPn\_TCF*.TP2EN = 0; if TP2EN = 1, then TMCEN is not relevant, and multichannel mode is disabled.

0: multichannel mode disabled, all channels are enabled, registers *MSPn\_TCE0,1,2,3* are not used. The MSPTXD pin is always driven during transmission of data.

1: multichannel mode enabled, channels are enabled or disabled according to corresponding bits in the *MSPn\_TCEx* registers. The MSPTXD pin is only driven during transmission of channels that are enabled and corresponding bit TCEx = 1.

RMCMP Receive multichannel comparison mode. Controls the mode for the receive multichannel bit-to-bit comparison, between the received data and *MSPn\_RCV*. A bit is masked if the corresponding bit is set in register *MSPn\_RCM*.

0X: receive multichannel comparison is disabled. The channels for the current subframe are enabled or disabled according to the corresponding bits in the *MSPn\_RCE* register.

10: receive multichannel comparison is enabled. For the current subframe, the enabled channels in MSPn\_RCE are accepted if the bit-to-bit comparison of the received data with MSPn\_RCV (for bits not masked by MSPn\_RCM) is false.

11: receive multichannel comparison is enabled. For the current subframe, the enabled channels in MSPn\_RCE are accepted if the bit-to-bit comparison of the received data with MSPn\_RCV (for bits not masked by MSPn\_RCM) is true.

RMCSF Receive multichannel current subframe reveals the number of the currently receiving subframe when RMCEN = 1. Otherwise, it is not defined.

00: current is subframe 0 (element 0 to 31). 01: current is subframe 1 (element 32 to 63).

10: current is subframe 2 (element 64 to 95). 11: current is subframe 3 (element 96 to 127).

RMCEN Receive multichannel mode enable. The receiver is in multichannel mode if *MSPn\_RCF*.RP2EN = 0. If MSPn\_RCF.RP2EN = 1, RMCEN is not relevant and multichannel mode is disabled.

0: receive multichannel mode disabled, all receive channels enabled, registers MSPn\_RCEx not used.

- 1: receive multichannel mode enabled, channels are enabled or disabled according to the corresponding bits in MSPn\_RCEx registers. In addition, enabled channels can be received only if their value matches the content of the multichannel comparison value (MSPn\_RCV) for the bits that are not masked by the multichannel comparison mask (MSPn\_RCM).
- 0 Reserved for future use. Reading returns 0. Must be written with 0.



#### MSPn RCV

# MSP receive compare value register

| 31    | 30    | 29    | 28    | 27    | 26    | 25    | 24    | 23    | 22    | 21    | 20    | 19    | 18    | 17    | 16    |
|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|
| RCV31 | RCV30 | RCV29 | RCV28 | RCV27 | RCV26 | RCV25 | RCV24 | RCV23 | RCV22 | RCV21 | RCV20 | RCV19 | RCV18 | RCV17 | RCV16 |
| RW    |
| 15    | 14    | 13    | 12    | 11    | 10    | 9     | 8     | 7     | 6     | 5     | 4     | 3     | 2     | 1     | 0     |
| RCV15 | RCV14 | RCV13 | RCV12 | RCV11 | RCV10 | RCV9  | RCV8  | RCV7  | RCV6  | RCV5  | RCV4  | RCV3  | RCV2  | RCV1  | RCV0  |
| RW    |

Address: MSPnBaseAddress + 0x034

**Reset:** 0x0000 0000

**Description:** In multichannel mode (*MSPn\_MCR*.RMCEN = 1), if receive multichannel comparison

mode is enabled (MSPn\_MCR.RMCMP = 1X), the received data for any enabled channel (that is, with its corresponding bit set in MSPn\_RCEx) is compared bit-to-bit

with the data in this register (MSPn\_RCV) for bits that are not masked in

MSPn\_RCM. When the comparison result is false (MSPn\_MCR.RMCMP = 10), or true (MSPn\_MCR.RMCMP = 11), the received data is accepted, MSPn\_RBR is copied to MSPn\_RDR, the RFU and RFE flags are updated, and the receive interrupt

is set.

```
Comparison result (TRUE or FALSE):=
   [(<MSP_RBR> AND NOT<MSP_RCM>) == (<MSP_RCV> AND
NOT<MSP_RCM>]
```

Note: Comparison occurs on the received data before expansion if the companding hardware is enabled.

RCV[31:0] Receive compare value bit x. Only used when receive comparison mode is enabled (MSPn\_MCR.RMCMP = 1X). Defines the value of bit x to which bit x of MSPn\_RBR (receive buffer register) is compared to, if not masked (MSPn\_RCM.RCMx = 0). Comparison does not occur (always true) for the masked bit (MSPn\_RCM.RCMx = 1).

#### MSPn\_RCM

#### MSP receive compare mask register

| 31    | 30    | 29    | 28    | 27    | 26    | 25    | 24    | 23    | 22    | 21    | 20    | 19    | 18    | 17    | 16    |
|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|
| RCM31 | RCM30 | RCM29 | RCM28 | RCM27 | RCM26 | RCM25 | RCM24 | RCM23 | RCM22 | RCM21 | RCM20 | RCM19 | RCM18 | RCM17 | RCM16 |
| RW    |
|       |       |       |       |       |       |       |       |       |       |       |       |       |       |       |       |
| 15    | 14    | 13    | 12    | 11    | 10    | 9     | 8     | 7     | 6     | 5     | 4     | 3     | 2     | 1     | 0     |
| RCM15 | RCM14 | RCM13 | RCM12 | RCM11 | RCM10 | RCM9  | RCM8  | RCM7  | RCM6  | RCM5  | RCM4  | RCM3  | RCM2  | RCM1  | RCM0  |
| RW    |

Address: MSPnBaseAddress + 0x038

**Reset:** 0x0000 0000

**Description:** In multichannel mode (*MSPn\_MCR*.RMCEN = 1), if receive multichannel comparison

mode is enabled (MSPn\_MCR.RMCMP = 1X), the received data for any enabled channel (that is, with its corresponding bit set in MSPn\_RCEx) is compared bit-to-bit



with the data in the *MSPn\_RCV*, for the bits that are not masked in *MSPn\_RCM*. When the comparison result is false (MSPn\_MCR.RMCMP = 10), or true (MSPn\_MCR.RMCMP = 11), the received data is accepted, MSPn\_RBR is copied to MSPn\_RDR, the *MSPn\_FLR*.RFU and RFE flags are updated, and the receive interrupt is set.

Comparison result (TRUE or FALSE):=
 [(<MSPn\_RBR> AND NOT<MSPn\_RCM>) == (<MSPn\_RCV> AND
NOT<MSPn\_RCM>]

Note: MSPn\_RCM value must be set according to the defined element length (via RP1ELEN in

MSPn\_RCF): non significant bits of MSPn\_RBR must be masked (corresponding bits set to

1 in MSPn\_RCM) for a correct comparison result.

RCM[31:0] Receive compare mask bit x. Indicates bit x of MSPn\_RBR is masked for comparison to MSPn\_RCV.

Only used when receive comparison mode is enabled ( $MSPn\_MCR$ .RMCMP = 1X).

0: not masked 1: masked

### MSPn\_TCE0

# MSP transmit channel enable register 0

| 31        | 30        | 29        | 28        | 27        | 26        | 25        | 24        | 23        | 22        | 21        | 20        | 19        | 18        | 17        | 16        |
|-----------|-----------|-----------|-----------|-----------|-----------|-----------|-----------|-----------|-----------|-----------|-----------|-----------|-----------|-----------|-----------|
| TCE<br>31 | TCE<br>30 | TCE<br>29 | TCE<br>28 | TCE<br>27 | TCE<br>26 | TCE<br>25 | TCE<br>24 | TCE<br>23 | TCE<br>22 | TCE<br>21 | TCE<br>20 | TCE<br>19 | TCE<br>18 | TCE<br>17 | TCE<br>16 |
| RW        |
| 15        | 14        | 13        | 12        | 11        | 10        | 9         | 8         | 7         | 6         | 5         | 4         | 3         | 2         | 1         | 0         |
| TCE<br>15 | TCE<br>14 | TCE<br>13 | TCE<br>12 | TCE<br>11 | TCE<br>10 | TCE<br>9  | TCE<br>8  | TCE<br>7  | TCE<br>6  | TCE<br>5  | TCE<br>4  | TCE<br>3  | TCE<br>2  | TCE<br>1  | TCE<br>0  |
| RW        |

Address: MSPnBaseAddress + 0x040

**Reset:** 0x0000 0000

**Description:** If multichannel mode is enabled for the transmitter, 0 to 128 elements can be enabled

for transmission, via the transmit channel enable registers MSPn\_TCEx

TCE[127:0] Transmit channel enable. Enables transmission of elements in the current frame. Only used when

transmit multichannel mode is enabled.

0: disabled (MSPTXDx signal goes HiZ) 1: enabled (MSPTXDx signal drives the data)

#### MSPn TCE1

#### MSP transmit channel enable register 1

| 31        | 30        | 29        | 28        | 27        | 26        | 25        | 24        | 23        | 22        | 21        | 20        | 19        | 18        | 17        | 16        |
|-----------|-----------|-----------|-----------|-----------|-----------|-----------|-----------|-----------|-----------|-----------|-----------|-----------|-----------|-----------|-----------|
| TCE<br>63 | TCE<br>62 | TCE<br>61 | TCE<br>60 | TCE<br>59 | TCE<br>58 | TCE<br>57 | TCE<br>56 | TCE<br>55 | TCE<br>54 | TCE<br>53 | TCE<br>52 | TCE<br>51 | TCE<br>50 | TCE<br>49 | TCE<br>48 |
| RW        |
| 15        | 14        | 13        | 12        | 11        | 10        | 9         | 8         | 7         | 6         | 5         | 4         | 3         | 2         | 1         | 0         |
| TCE<br>47 | TCE<br>46 | TCE<br>45 | TCE<br>44 | TCE<br>43 | TCE<br>42 | TCE<br>41 | TCE<br>40 | TCE<br>39 | TCE<br>38 | TCE<br>37 | TCE<br>36 | TCE<br>35 | TCE<br>34 | TCE<br>33 | TCE<br>32 |
| RW        |

Address: MSPnBaseAddress + 0x044

**Reset:** 0x0000 0000



**Description:** See description of *MSPn\_TCE0 on page 311*.

# MSPn\_TCE2

# MSP transmit channel enable register 2

| 31        | 30        | 29        | 28        | 27        | 26        | 25        | 24        | 23        | 22        | 21        | 20        | 19        | 18        | 17        | 16        |
|-----------|-----------|-----------|-----------|-----------|-----------|-----------|-----------|-----------|-----------|-----------|-----------|-----------|-----------|-----------|-----------|
| TCE<br>95 | TCE<br>94 | TCE<br>93 | TCE<br>92 | TCE<br>91 | TCE<br>90 | TCE<br>89 | TCE<br>88 | TCE<br>87 | TCE<br>86 | TCE<br>85 | TCE<br>84 | TCE<br>83 | TCE<br>82 | TCE<br>81 | TCE<br>80 |
| RW        |
| 15        | 14        | 13        | 12        | 11        | 10        | 9         | 8         | 7         | 6         | 5         | 4         | 3         | 2         | 1         | 0         |
| TCE<br>79 | TCE<br>78 | TCE<br>77 | TCE<br>76 | TCE<br>75 | TCE<br>74 | TCE<br>73 | TCE<br>72 | TCE<br>71 | TCE<br>70 | TCE<br>69 | TCE<br>68 | TCE<br>67 | TCE<br>66 | TCE<br>65 | TCE<br>64 |
| RW        |

Address: MSPnBaseAddress + 0x048

**Reset:** 0x0000 0000

**Description:** See MSPn\_TCE0 description.

# MSPn\_TCE3

# MSP transmit channel enable register 3

| 31         | 30         | 29         | 28         | 27         | 26         | 25         | 24         | 23         | 22         | 21         | 20         | 19         | 18         | 17         | 16         |
|------------|------------|------------|------------|------------|------------|------------|------------|------------|------------|------------|------------|------------|------------|------------|------------|
| TCE<br>127 | TCE<br>126 | TCE<br>125 | TCE<br>124 | TCE<br>123 | TCE<br>122 | TCE<br>121 | TCE<br>120 | TCE<br>119 | TCE<br>118 | TCE<br>117 | TCE<br>116 | TCE<br>115 | TCE<br>114 | TCE<br>113 | TCE<br>112 |
| RW         |
| 15         | 14         | 13         | 12         | 11         | 10         | 9          | 8          | 7          | 6          | 5          | 4          | 3          | 2          | 1          | 0          |
| TCE<br>111 | TCE<br>110 | TCE<br>109 | TCE<br>108 | TCE<br>107 | TCE<br>106 | TCE<br>105 | TCE<br>104 | TCE<br>103 | TCE<br>102 | TCE<br>101 | TCE<br>100 | TCE<br>99  | TCE<br>98  | TCE<br>97  | TCE<br>96  |
| RW         |

Address: MSPnBaseAddress + 0x04C

**Reset:** 0x0000 0000

**Description:** See MSPn\_TCE0 description.

# MSPn\_RCE0

# MSP receive channel enable register 0

| 31        | 30        | 29        | 28        | 27        | 26        | 25        | 24        | 23        | 22        | 21        | 20        | 19        | 18        | 17        | 16        |
|-----------|-----------|-----------|-----------|-----------|-----------|-----------|-----------|-----------|-----------|-----------|-----------|-----------|-----------|-----------|-----------|
| RCE<br>31 | RCE<br>30 | RCE<br>29 | RCE<br>28 | RCE<br>27 | RCE<br>26 | RCE<br>25 | RCE<br>24 | RCE<br>23 | RCE<br>22 | RCE<br>21 | RCE<br>20 | RCE<br>19 | RCE<br>18 | RCE<br>17 | RCE<br>16 |
| RW        |
| 15        | 14        | 13        | 12        | 11        | 10        | 9         | 8         | 7         | 6         | 5         | 4         | 3         | 2         | 1         | 0         |
| RCE<br>15 | RCE<br>14 | RCE<br>13 | RCE<br>12 | RCE<br>11 | RCE<br>10 | RCE<br>9  | RCE<br>8  | RCE<br>7  | RCE<br>6  | RCE<br>5  | RCE<br>4  | RCE<br>3  | RCE<br>2  | RCE<br>1  | RCE<br>0  |
| RW        |

Address: MSPnBaseAddress + 0x060

**Reset:** 0x0000 0000



**Description:** If multichannel mode is enabled for the receiver, 0 to 128 elements can be enabled for

reception, via the receive channel enable registers MSPn\_RCEx.

RCE[127:0] Receive channel enable. Enables reception of elements in the current frame. Only used when receive multichannel mode is enabled.

0: reception disabled 1: enabled

#### MSPn\_RCE1

# MSP receive channel enable register 1

| 31        | 30        | 29        | 28        | 27        | 26        | 25        | 24        | 23        | 22        | 21        | 20        | 19        | 18        | 17        | 16        |
|-----------|-----------|-----------|-----------|-----------|-----------|-----------|-----------|-----------|-----------|-----------|-----------|-----------|-----------|-----------|-----------|
| RCE<br>63 | RCE<br>62 | RCE<br>61 | RCE<br>60 | RCE<br>59 | RCE<br>58 | RCE<br>57 | RCE<br>56 | RCE<br>55 | RCE<br>54 | RCE<br>53 | RCE<br>52 | RCE<br>51 | RCE<br>50 | RCE<br>49 | RCE<br>48 |
| RW        |
| 15        | 14        | 13        | 12        | 11        | 10        | 9         | 8         | 7         | 6         | 5         | 4         | 3         | 2         | 1         | 0         |
| RCE<br>47 | RCE<br>46 | RCE<br>45 | RCE<br>44 | RCE<br>43 | RCE<br>42 | RCE<br>41 | RCE<br>40 | RCE<br>39 | RCE<br>38 | RCE<br>37 | RCE<br>36 | RCE<br>35 | RCE<br>34 | RCE<br>33 | RCE<br>32 |
| RW        |

Address: MSPnBaseAddress + 0x064

**Reset:** 0x0000 0000

**Description:** See description of *MSPn\_RCE0*.

# MSPn\_RCE2

# MSP receive channel enable register 2

| 3        | 30   | 29        | 28        | 27        | 26        | 25        | 24        | 23        | 22        | 21        | 20        | 19        | 18        | 17        | 16        |
|----------|------|-----------|-----------|-----------|-----------|-----------|-----------|-----------|-----------|-----------|-----------|-----------|-----------|-----------|-----------|
| RC<br>9  | _    | RCE<br>93 | RCE<br>92 | RCE<br>91 | RCE<br>90 | RCE<br>89 | RCE<br>88 | RCE<br>87 | RCE<br>86 | RCE<br>85 | RCE<br>84 | RCE<br>83 | RCE<br>82 | RCE<br>81 | RCE<br>80 |
| R\       | V RW | RW        | RW        | RW        | RW        | RW        | RW        | RW        | RW        | RW        | RW        | RW        | RW        | RW        | RW        |
| 15       | 5 14 | 13        | 12        | 11        | 10        | 9         | 8         | 7         | 6         | 5         | 4         | 3         | 2         | 1         | 0         |
| RC<br>79 | -    | RCE<br>77 | RCE<br>76 | RCE<br>75 | RCE<br>74 | RCE<br>73 | RCE<br>72 | RCE<br>71 | RCE<br>70 | RCE<br>69 | RCE<br>68 | RCE<br>67 | RCE<br>66 | RCE<br>65 | RCE<br>64 |
| R۱       | V RW | RW        | RW        | RW        | RW        | RW        | RW        | RW        | RW        | RW        | RW        | RW        | RW        | RW        | RW        |

Address: MSPnBaseAddress + 0x068

**Reset:** 0x0000 0000

**Description:** See description of *MSPn\_RCE0*.

#### MSPn RCE3

# MSP receive channel enable register 3

| 31         | 30         | 29         | 28         | 27         | 26         | 25         | 24         | 23         | 22         | 21         | 20         | 19         | 18         | 17         | 16         |
|------------|------------|------------|------------|------------|------------|------------|------------|------------|------------|------------|------------|------------|------------|------------|------------|
| RCE<br>127 | RCE<br>126 | RCE<br>125 | RCE<br>124 | RCE<br>123 | RCE<br>122 | RCE<br>121 | RCE<br>120 | RCE<br>119 | RCE<br>118 | RCE<br>117 | RCE<br>116 | RCE<br>115 | RCE<br>114 | RCE<br>113 | RCE<br>112 |
| RW         |
| 15         | 14         | 13         | 12         | 11         | 10         | 9          | 8          | 7          | 6          | 5          | 4          | 3          | 2          | 1          | 0          |
| RCE<br>111 | RCE<br>110 | RCE<br>109 | RCE<br>108 | RCE<br>107 | RCE<br>106 | RCE<br>105 | RCE<br>104 | RCE<br>103 | RCE<br>102 | RCE<br>101 | RCE<br>100 | RCE<br>99  | RCE<br>98  | RCE<br>97  | RCE<br>96  |
| RW         |

Address: MSPnBaseAddress + 0x06C



**Reset:** 0x0000 0000

**Description:** See description of *MSPn\_RCE0*.

# MSPnPeriphID0

# MSP peripheral identification register 0

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20     | 19    | 18 | 17 | 16 |
|----|----|----|----|----|----|----|----|----|----|----|--------|-------|----|----|----|
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0      | 0     | 0  | 0  | 0  |
| R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R      | R     | R  | R  | R  |
|    |    |    |    |    |    |    |    |    |    |    |        |       |    |    |    |
| 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7  | 6  | 5  | 4      | 3     | 2  | 1  | 0  |
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |    |    |    | PartNu | mber0 |    |    |    |
| R  | R  | R  | R  | R  | R  | R  | R  |    |    |    | R      |       |    |    |    |

Address: MSPnBaseAddress + 0xFE0

**Reset:** 0x0000 0021

**Description:** PartNumber0 returns 0x21.

# MSPnPeriphID1

# MSP peripheral identification register 1

|   | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22   | 21    | 20 | 19 | 18     | 17     | 16 |
|---|----|----|----|----|----|----|----|----|----|------|-------|----|----|--------|--------|----|
|   | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0    | 0     | 0  | 0  | 0      | 0      | 0  |
|   | R  | R  | R  | R  | R  | R  | R  | R  | R  | R    | R     | R  | R  | R      | R      | R  |
|   |    |    |    |    |    |    |    |    |    |      |       |    |    |        |        |    |
| _ | 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7  | 6    | 5     | 4  | 3  | 2      | 1      | 0  |
|   | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |    | Desi | gner0 |    |    | PartNu | ımber1 |    |
|   | R  | R  | R  | R  | R  | R  | R  | R  |    | F    | 3     |    | ·  | F      | 3      |    |

Address: MSPnBaseAddress + 0xFE4

**Reset:** 0x0000 0000

**Description:** Designer0 returns 0x0, PartNumber1 returns 0x0.

# MSPnPeriphID2

# MSP peripheral identification register 2

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23       | 22 | 21 | 20 | 19 | 18    | 17    | 16 |
|----|----|----|----|----|----|----|----|----------|----|----|----|----|-------|-------|----|
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0        | 0  | 0  | 0  | 0  | 0     | 0     | 0  |
| R  | R  | R  | R  | R  | R  | R  | R  | R        | R  | R  | R  | R  | R     | R     | R  |
| 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7        | 6  | 5  | 4  | 3  | 2     | 1     | 0  |
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | Revision |    |    |    |    | Desig | gner1 |    |
| R  | R  | R  | R  | R  | R  | R  | R  | R        |    |    |    |    | F     | 3     |    |

Address: MSPnBaseAddress + 0xFE8

**Reset:** 0x0000 0028



**Description:** Revision returns 0x2, Designer1 returns 0x8.

# MSPnPeriphID3

# MSP peripheral identification register 3

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23  | 22 | 21 | 20      | 19      | 18 | 17 | 16 |  |
|----|----|----|----|----|----|----|----|-----|----|----|---------|---------|----|----|----|--|
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0   | 0  | 0  | 0       | 0       | 0  | 0  | 0  |  |
| R  | R  | R  | R  | R  | R  | R  | R  | R   | R  | R  | R       | R       | R  | R  | R  |  |
| 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7   | 6  | 5  | 4       | 3       | 2  | 1  | 0  |  |
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |     |    |    | Configu | uration |    |    |    |  |
| B  | R  | R  | R  | B  | R  | B  | R  | R B |    |    |         |         |    |    |    |  |

Address: MSPnBaseAddress + 0xFEC

**Reset:** 0x0000 0000

**Description:** Configuration returns 0x00.

# MSPnPCellID0

# MSP PCell identification register 0

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23  | 22 | 21 | 20   | 19      | 18 | 17 | 16 |  |
|----|----|----|----|----|----|----|----|-----|----|----|------|---------|----|----|----|--|
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0   | 0  | 0  | 0    | 0       | 0  | 0  | 0  |  |
| R  | R  | R  | R  | R  | R  | R  | R  | R   | R  | R  | R    | R       | R  | R  | R  |  |
| 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7   | 6  | 5  | 4    | 3       | 2  | 1  | 0  |  |
| 10 | 17 | 10 | 12 |    | 10 | -  | -  | ,   |    |    | 7    |         |    |    |    |  |
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |     |    |    | MSPP | CellID0 |    |    |    |  |
| R  | R  | R  | R  | R  | R  | R  | R  | R R |    |    |      |         |    |    |    |  |

Address: MSPnBaseAddress + 0xFF0

**Reset:** 0x0000 000D

**Description:** MSPPCellID0 returns 0x0D.

#### MSPnPCellID1

# **MSP PCell identification register 1**

|   | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20    | 19      | 18 | 17 | 16 |
|---|----|----|----|----|----|----|----|----|----|----|----|-------|---------|----|----|----|
|   | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0     | 0       | 0  | 0  | 0  |
| _ | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R     | R       | R  | R  | R  |
|   | 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7  | 6  | 5  | 4     | 3       | 2  | 1  | 0  |
|   | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |    |    |    | MSPPC | CellID1 |    |    |    |
| _ | R  | R  | R  | R  | R  | R  | R  | R  |    |    |    | R     | }       |    |    |    |

Address: MSPnBaseAddress + 0xFF4

**Reset:** 0x0000 00F0

**Description:** MSPPCellID1 returns 0xF0.



# MSPnPCellID2

# **MSP PCell identification register 2**

|   | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20    | 19      | 18 | 17 | 16 |
|---|----|----|----|----|----|----|----|----|----|----|----|-------|---------|----|----|----|
|   | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0     | 0       | 0  | 0  | 0  |
| - | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R     | R       | R  | R  | R  |
|   | 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7  | 6  | 5  | 4     | 3       | 2  | 1  | 0  |
|   | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |    |    |    | MSPPC | CellID2 |    |    |    |
|   | R  | R  | R  | R  | R  | R  | R  | R  |    |    |    | R     | }       |    |    |    |

Address: MSPnBaseAddress + 0xFF8

**Reset:** 0x0000 0005

**Description:** MSPPCellID2 returns 0x05.

#### MSPnPCellID3

# MSP PCell identification register 3

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20    | 19      | 18 | 17 | 16 |
|----|----|----|----|----|----|----|----|----|----|----|-------|---------|----|----|----|
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0     | 0       | 0  | 0  | 0  |
| R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R     | R       | R  | R  | R  |
| 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7  | 6  | 5  | 4     | 3       | 2  | 1  | 0  |
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |    |    |    | MSPPC | CellID3 |    |    |    |
| R  | R  | R  | R  | R  | R  | R  | R  |    |    |    | F     | }       |    |    |    |

Address: MSPnBaseAddress + 0xFFC

**Reset:** 0x0000 00B1

**Description:** MSPPCellID3 returns 0xB1.



# 24 Fast IrDA controller (FIrDA)

# 24.1 FIrDA register addressing

Register addresses are provided as the FIrDA base address, IrDABaseAddress, plus the register offset.

The IrDA base address is 0x101F A000.

# 24.2 FIrDA register summary

The communication between the FIrDA controller and the APB bus is performed by means of 32-bit registers.

Table 49. IrDA register list

| Offset | Register name  | Description                                            | Page |
|--------|----------------|--------------------------------------------------------|------|
| 0x000  | IrDA_CR        | IrDA control register                                  | 318  |
| 0x004  | IrDA_CFR       | IrDA configuration register                            | 318  |
| 0x008  | IrDA_PAR       | IrDA parameter register                                | 319  |
| 0x00C  | IrDA_DVR       | IrDA divider register                                  | 320  |
| 0x010  | IrDA_SR        | IrDA status register                                   | 321  |
| 0x014  | IrDA_TFS       | IrDA transmission frame size register                  | 321  |
| 0x018  | IrDA_RFS       | IrDA reception frame size register                     | 322  |
| 0x01C  | IrDA_TXB       | IrDA transmission buffer register                      | 322  |
| 0x020  | IrDA_RXB       | IrDA reception buffer register                         | 323  |
| 0x024  | IrDA_IMSC      | IrDA interrupt mask set/clear register                 | 323  |
| 0x028  | IrDA_RIS       | IrDA raw interrupt status register                     | 324  |
| 0x02C  | IrDA_MIS       | IrDA masked interrupt status register                  | 324  |
| 0x030  | IrDA_ICR       | IrDA interrupt clear register                          | 325  |
| 0x034  | IrDA_ISR       | IrDA interrupt set register                            | 326  |
| 0x038  | IrDA_DMACR     | IrDA DMA control register                              | 326  |
| 0xFE0  | IrDA_PeriphID0 | IrDA peripheral identification register 0 (bits 7:0)   | 327  |
| 0xFE4  | IrDA_PeriphID1 | IrDA peripheral identification register 1 (bits 15:8)  | 327  |
| 0xFE8  | IrDA_PeriphID2 | IrDA peripheral identification register 2 (bits 23:16) | 328  |
| 0xFEC  | IrDA_PeriphID3 | IrDA peripheral identification register 3 (bits 31:24) | 328  |
| 0xFF0  | IrDA_PCellID0  | IrDA PCell identification register 0 (bits 7:0)        | 328  |
| 0xFF4  | IrDA_PCellID1  | IrDA PCell identification register 1 (bits 15:8)       | 329  |
| 0xFF8  | IrDA_PCellID2  | IrDA PCell identification register 2 (bits 23:16)      | 329  |
| 0xFFC  | IrDA_PCellID3  | IrDA PCell identification register 3 (bits 31:24)      | 329  |



# 24.3 FIrDA register descriptions

# IrDA CR

# IrDA control register

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16  |
|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|-----|
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0   |
| R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R   |
| 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7  | 6  | 5  | 4  | 3  | 2  | 1  | 0   |
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | RUN |
| R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | RW  |

Address: IrDABaseAddress + 0x000

**Reset:** 0x0000 0000

**Description:** The IrDA controller is controlled by way of this serial port control register.

RUN Enable FIrDA controller.

0: inactive 1: listening state

0 Reserved for future use. Reading returns 0. Must be written with 0.

#### IrDA CFR

# IrDA configuration register

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22     | 21    | 20    | 19    | 18 | 17 | 16       |
|----|----|----|----|----|----|----|----|----|--------|-------|-------|-------|----|----|----------|
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0      | SIPEN | TXPOL | RXPOL |    | BS |          |
|    |    |    |    |    |    |    |    |    |        | RW    | RW    | RW    |    | RW | <u>'</u> |
|    |    |    |    |    |    |    |    |    |        |       |       |       |    |    |          |
| 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7  | 6      | 5     | 4     | 3     | 2  | 1  | 0        |
| 0  | 0  | 0  |    |    |    |    |    |    | RATV   |       |       |       |    |    |          |
|    |    |    |    |    |    |    |    |    | D) 4 / |       |       |       |    |    |          |

RW

Address: IrDABaseAddress + 0x004

**Reset:** 0x0002 0EA6

**Description:** Configures the IrDA controller. It must only be modified when the FIrDA controller is

disabled via IrDA\_CR.RUN.

SIPEN Automatic SIP (serial infrared interaction pulse) generation enable.

0: no SIP is generated (default)

1: SIP generated automatically after each frame transmission

TXPOL Polarity of Tx pulses.

0: active low (default) 1: active high

RXPOL Polarity of Rx pulses.

0: active low (default) 1: active high

BS Burst size. Burst size of DMA transfers (the DMA controller does not support a burst size of 2 words).

000: 1 word 001: 2 words

010: 4 words (default) 011 to 111: reserved

RATV Reception abort timer value. A frame with a single pair of characters, with a time gap greater than 10 ms, is considered as an invalid frame. The reception abort timer of the synchronization must be programmed with RATV according to the following equation:

RATV =  $(T_{abort} * f_{IRDACLK}) / 128$ , (where  $T_{abort}$  is in seconds and  $f_{IRDACLK}$  in Hz)

RATV = 0x0EA6 when  $T_{abort}=10ms$  at  $f_{IRDACLK}=48$  MHz (default)

0 Reserved for future use. Reading returns 0. Must be written with 0.

#### IrDA\_PAR

# IrDA parameter register

|   | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17  | 16 |
|---|----|----|----|----|----|----|----|----|----|----|----|----|----|----|-----|----|
|   | 0  | 0  | 0  | 0  |    |    |    |    |    | MN | RB |    |    |    |     |    |
|   | R  | R  | R  | R  |    |    |    |    |    |    |    |    |    |    |     |    |
|   |    |    |    |    |    |    |    |    |    |    |    |    |    |    |     |    |
| _ | 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7  | 6  | 5  | 4  | 3  | 2  | 1   | 0  |
|   | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |    |    | AE |    |    | МС | DDE |    |
| - | R  | R  | R  | R  | R  | R  | R  | R  |    |    | R' |    |    | R  | W   |    |

Address: IrDABaseAddress + 0x008

**Reset:** 0x0046 0000

**Description:** Specifies transmission parameters. It must only be modified when the FIrDA

controller is disabled via IrDA\_CR.RUN.

MNRB Maximum number of received bytes. Must be programmed according to the negotiated data size (see IrLAP specification 6.6.5). In FIR mode the effective maximum number of received bytes is data

size + 2 + 4 (information + address and control + 4 CRC bytes).

0x046: maximum of 70 bytes (default) N: maximum of N bytes

ABF Number of additional beginning flags. Must be programmed according to negotiated XBOFs (see IrLAP specification 6.6.7).

00 0000: no additional beginning flag

00 0001: 1 additional beginning flag until 11 0000: 48 additional beginning flags

11 0001 to 11 1111: reserved

MODE Infrared mode.

00: SIR mode (default)
01: MIR mode
10: FIR mode
11: reserved



| IrDA_ | _DVR |    |    |    |    |    |    |    |    |     |    | IrDA | divid | er reç | gister |
|-------|------|----|----|----|----|----|----|----|----|-----|----|------|-------|--------|--------|
| 31    | 30   | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21  | 20 | 19   | 18    | 17     | 16     |
| 0     | 0    | 0  | 0  | 0  |    |    |    |    |    | DEC |    |      |       |        |        |
| R     | R    | R  | R  | R  |    |    |    |    |    | RW  |    |      |       |        |        |
| 15    | 14   | 13 | 12 | 11 | 10 | 9  | 8  | 7  | 6  | 5   | 4  | 3    | 2     | 1      | 0      |
|       |      |    | IN | IC |    |    |    |    |    |     | ı  | N    |       |        |        |
|       |      |    | R  | W  |    |    |    |    |    |     | В  | w    |       |        |        |

Address: IrDABaseAddress + 0x00C

**Reset:** 0x0000 0000

Description:

The enable signal EN\_PULSE is derived from the IRDACLK by means of a fractional divider. The frequency of EN\_PULSE depends on the increment value (INC) and the decrement value (DEC) of this register. The enable signal EN\_SYMB is derived from EN\_PULSE by means of an integer divider. The denominator N + 1 depends on the 8-bit field N. This register must only be modified when the IrDA controller is disabled by IrDA\_CR. RUN.

DEC Decrement. Decrement value of fractional divider.

DEC = L - K. The values of K and L are listed in Table 50, Table 51 and Table 52.

INC Increment. Increment value of fractional divider. INC = K. K must always be less than L. K = L is not allowed, except for K = L = 0. In this case, clk\_pulse is equal to IRDACLK.

N Denominator. N + 1 is the denominator of integer divider.
 N = 0 to 255. N is set according to *Table 50*, *Table 51* and *Table 52*.

Table 50. Setting of K, L and N + 1 for SIR ( $f_{IRDACIK} = 48 \text{ MHz}$ )

| f <sub>EN_PULSE</sub> (kHz) | f <sub>EN_SYMB</sub> (kHz) | K                                                                                                                                                                         | L                                                                                    | N + 1                                                                                                                                                                                                                                                                                 |
|-----------------------------|----------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 576                         | 9.6                        | 3                                                                                                                                                                         | 250                                                                                  | 60                                                                                                                                                                                                                                                                                    |
| 576                         | 19.2                       | 3                                                                                                                                                                         | 250                                                                                  | 30                                                                                                                                                                                                                                                                                    |
| 576                         | 38.4                       | 3                                                                                                                                                                         | 250                                                                                  | 15                                                                                                                                                                                                                                                                                    |
| 576                         | 57.6                       | 3                                                                                                                                                                         | 250                                                                                  | 10                                                                                                                                                                                                                                                                                    |
| 576                         | 115.2                      | 3                                                                                                                                                                         | 250                                                                                  | 5                                                                                                                                                                                                                                                                                     |
|                             | 576<br>576<br>576<br>576   | f <sub>EN_PULSE</sub> (kHz)         f <sub>EN_SYMB</sub> (kHz)           576         9.6           576         19.2           576         38.4           576         57.6 | 576     9.6       576     19.2       3       576     38.4       576     57.6       3 | f <sub>EN_PULSE</sub> (kHz)         f <sub>EN_SYMB</sub> (kHz)         K         L           576         9.6         3         250           576         19.2         3         250           576         38.4         3         250           576         57.6         3         250 |

Table 51. Setting of K, L and N + 1 for MIR ( $f_{IRDACLK}$  = 48 MHz)

| Bit rate (Kbit/s) | f <sub>EN_PULSE</sub> (kHz) | f <sub>EN_SYMB</sub> (kHz) | К  | L   | N + 1 |
|-------------------|-----------------------------|----------------------------|----|-----|-------|
| 576               | 2304                        | 576                        | 6  | 125 | 4     |
| 1152              | 4608                        | 1152                       | 12 | 125 | 4     |

Table 52. Setting of K, L and N + 1 for FIR ( $f_{IRDACLK}$  = 48 MHz)

|                   | <u> </u>                    | \ IIIDA                    | OLIC | , |       | _ |
|-------------------|-----------------------------|----------------------------|------|---|-------|---|
| Bit rate (Kbit/s) | f <sub>EN_PULSE</sub> (kHz) | f <sub>EN_SYMB</sub> (kHz) | K    | L | N + 1 |   |
| 4000              | 8000                        | 2000                       | 1    | 6 | 4     |   |



| IrDA_ | SR |    |    |    |    |    |    |    |    |    |    | IrDA | stat | us reç | gister |  |
|-------|----|----|----|----|----|----|----|----|----|----|----|------|------|--------|--------|--|
| 31    | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19   | 18   | 17     | 16     |  |
| 0     | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0    | 0    | 0      | 0      |  |
| R     | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R    | R    | R      | R      |  |
| 15    | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7  | 6  | 5  | 4  | 3    | 2    | 1      | 0      |  |
| 0     | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0    | 0    | TXS    | RXS    |  |
| R     | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R    | R    | RH     | RH     |  |

Address: IrDABaseAddress + 0x010

**Reset:** 0x0000 0000

**Description:** Indicates the status of the FIrDA controller.

TXS Transmission state. 1: FIrDA controller is in transmission state

RXS Reception state. 1: FIrDA controller is in reception state

0 Reserved for future use. Reading returns 0. Must be written with 0.

| IrDA_TFS IrDA transmission |    |    |    |    |    |    |    |    |    |    |    |    |    | ne si | ze reç | gister |
|----------------------------|----|----|----|----|----|----|----|----|----|----|----|----|----|-------|--------|--------|
| _                          | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18    | 17     | 16     |
|                            | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0     | 0      | 0      |
|                            | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R     | R      | R      |
| _                          | 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7  | 6  | 5  | 4  | 3  | 2     | 1      | 0      |
|                            | 0  | 0  | 0  | 0  |    |    |    |    |    | TI | -s |    |    |       |        |        |
|                            | D  | D  | D  | D  |    |    |    |    |    | ١. | ۸/ |    |    |       |        |        |

Address: IrDABaseAddress + 0x014

**Reset:** 0x0000 0000

**Description:** Indicates the size of the frame to be transmitted.

TFS Transmission frame size.

Number of bytes transmitted is data size + 2 (information + address and control bytes).

0x000: reset value

0x001: transmit frame with 2 data bytes

0x002: transmit frame with 3 data bytes, up to 0x801: transmit frame with 2050 data bytes

0x802 to 0xFFF: reserved

0 Reserved for future use. Reading returns 0. Must be written with 0.

ST ERICSSON

| IrDA_ | _RFS |    |    |    |    |    | IrDA reception frame size register |    |    |    |    |    |    |    |    |
|-------|------|----|----|----|----|----|------------------------------------|----|----|----|----|----|----|----|----|
| 31    | 30   | 29 | 28 | 27 | 26 | 25 | 24                                 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
| 0     | 0    | 0  | 0  | 0  | 0  | 0  | 0                                  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |
| R     | R    | R  | R  | R  | R  | R  | R                                  | R  | R  | R  | R  | R  | R  | R  | R  |
| 15    | 14   | 13 | 12 | 11 | 10 | 9  | 8                                  | 7  | 6  | 5  | 4  | 3  | 2  | 1  | 0  |
| 0     | 0    | 0  | 0  |    |    |    |                                    |    | R  | FS |    |    |    |    |    |
| R     | R    | R  | R  |    |    |    |                                    |    | R  | н  |    |    |    |    |    |

Address: IrDABaseAddress + 0x018

**Reset:** 0x0000 0000

**Description:** Indicates the size of the received frame.

RFS Reception frame size.

In SIR and MIR, the number of received bytes is:

- data size + 2 + 2 (information + address and control + 2 CRC bytes).

In FIR the number of received bytes is:

- data size + 2 + 4 (information + address and control + 4 CRC bytes).

0x000: reset value 0x001 to 0x003: reserved

0x004: 4 data bytes to 0x806: 2054 data bytes

0x807 to 0xFFF: reserved

0 Reserved for future use. Reading returns 0. Must be written with 0.

| IrDA_ | IrDA_TXB IrDA transmission buffer register |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
|-------|--------------------------------------------|----|----|----|----|----|----|----|----|----|----|----|----|----|----|
| 31    | 30                                         | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
|       |                                            |    |    |    |    |    | T  | KD |    |    |    |    |    |    |    |
|       |                                            |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
|       |                                            |    |    |    |    |    | ١  | ٧  |    |    |    |    |    |    |    |
| 15    | 14                                         | 13 | 12 | 11 | 10 | 9  | 8  | 7  | 6  | 5  | 4  | 3  | 2  | 1  | 0  |
|       | TXD                                        |    |    |    |    |    |    |    |    |    |    |    |    |    |    |

Address: IrDABaseAddress + 0x01C

**Reset:** 0x0000 0000

**Description:** Contains the data to be transmitted in transmission mode. There must be a pause of

W

one clock cycle between two write accesses.

TXD Transmission data. Bytes to be transmitted.



| IrDA_ | _RXB |    |    |    |    |    |    |    |    | IrD <i>A</i> | rece | ption | buff | er reç | gister |
|-------|------|----|----|----|----|----|----|----|----|--------------|------|-------|------|--------|--------|
| 31    | 30   | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21           | 20   | 19    | 18   | 17     | 16     |
|       |      |    |    |    |    |    | R  | (D |    |              |      |       |      |        |        |
|       | RH   |    |    |    |    |    |    |    |    |              |      |       |      |        |        |
| 15    | 14   | 13 | 12 | 11 | 10 | 9  | 8  | 7  | 6  | 5            | 4    | 3     | 2    | 1      | 0      |
|       |      |    |    |    |    |    | R  | (D |    |              |      |       |      |        |        |
|       |      |    |    |    |    |    | R  | Н  |    |              |      |       |      |        |        |

Address: IrDABaseAddress + 0x020

**Reset:** 0x0000 0000

**Description:** Contains the received data bytes in reception mode.

RXD Reception data. Received bytes.

#### IrDA\_IMSC IrDA interrupt mask set/clear register 31 30 29 28 27 25 24 22 21 20 19 18 17 16 26 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 R R R R R R R R R R R 0 15 14 13 12 11 10 9 8 6 5 4 3 2 SD BREQ LBREQ SREQ LSREQ FD FT 0 0 0 0 0 0 0 0 IM IM IM IM R R R RW RW RW RW RW RW RW

Address: IrDABaseAddress + 0x024

**Reset:** 0x0000 0000

**Description:** Interrupt mask set or clear register. On a read, it gives the current value of the mask

on the relevant interrupt. A write of 1 to the particular bit sets the mask, enabling the

interrupt to be read. A write of 0 clears the corresponding mask.

FDIM Frame detected interrupt mask.

0: interrupt masked 1: interrupt not masked

FIIM Frame invalid interrupt mask.

0: interrupt masked 1: interrupt not masked

SDIM Signal detected interrupt mask.

0: interrupt masked 1: interrupt not masked

FTIM Frame detected interrupt mask.

0: interrupt masked 1 interrupt not masked

 $\label{eq:BREQIM_BREQ} \text{BREQ burst request interrupt mask.}$ 

0: interrupt masked 1: interrupt not masked

LBREQIM LBREQ last burst request interrupt mask.

0: interrupt masked 1: interrupt not masked



SREQIM SREQ single word request interrupt mask.

0: interrupt masked 1: interrupt not masked

LSREQIM LSREQ last single word request interrupt mask.

0: interrupt masked 1: interrupt not masked

0 Reserved for future use. Reading returns 0. Must be written with 0.

#### IrDA RIS IrDA raw interrupt status register 30 31 29 28 27 26 25 24 23 21 20 19 18 17 16 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 R R R R R R R R R R R R R R R R 15 14 13 12 11 10 9 8 6 5 4 3 2 0 FD SD FT **BREQ** LBREQ **SREQ** LSREQ 0 0 0 0 0 0 0 0 RIS RIS RIS RIS RIS RIS RIS RIS R R R R R R R R R R R R R R R R

Address: IrDABaseAddress + 0x028

**Reset:** 0x0000 0008

**Description:** Indicates the current raw status of interrupts prior to masking.

FDRIS Frame detected raw interrupt status (prior to masking).

FIRIS Frame invalid raw interrupt status (prior to masking).

SDRIS Signal detected raw interrupt status (prior to masking).

FTRIS Frame transmitted raw interrupt status (prior to masking).

BREQRIS Receive frame sync raw interrupt status (prior to masking).

LBREQRIS LBREQ raw interrupt status (prior to masking).

SREQRIS SREQ raw interrupt status (prior to masking).

LSREQRIS LSREQ raw interrupt status (prior to masking).

0 Reserved for future use. Reading returns 0. Must be written with 0.

| IrDA <sub>-</sub> | _MIS |    |    |    |    |    | IrDA masked interrupt status register |           |           |           |           |             |              |             |              |
|-------------------|------|----|----|----|----|----|---------------------------------------|-----------|-----------|-----------|-----------|-------------|--------------|-------------|--------------|
| 31                | 30   | 29 | 28 | 27 | 26 | 25 | 24                                    | 23        | 22        | 21        | 20        | 19          | 18           | 17          | 16           |
| 0                 | 0    | 0  | 0  | 0  | 0  | 0  | 0                                     | 0         | 0         | 0         | 0         | 0           | 0            | 0           | 0            |
| R                 | R    | R  | R  | R  | R  | R  | R                                     | R         | R         | R         | R         | R           | R            | R           | R            |
| 15                | 14   | 13 | 12 | 11 | 10 | 9  | 8                                     | 7         | 6         | 5         | 4         | 3           | 2            | 1           | 0            |
| 0                 | 0    | 0  | 0  | 0  | 0  | 0  | 0                                     | FD<br>MIS | FI<br>MIS | SD<br>MIS | FT<br>MIS | BREQ<br>MIS | LBREQ<br>MIS | SREQ<br>MIS | LSREQ<br>MIS |
| R                 | R    | R  | R  | R  | R  | R  | R                                     | R         | R         | R         | R         | R           | R            | R           | R            |

Address: IrDABaseAddress + 0x02C

**Reset:** 0x0000 0000



**Description:** Contains the current, masked status of the corresponding interrupt.

FDMIS Frame detected masked interrupt status.

FIMIS Frame invalid masked interrupt status.

SDMIS Signal detected masked interrupt status.

FTMIS Frame transmitted masked interrupt status.

BREQMIS Receive frame sync masked interrupt status.

LBREQMIS LBREQ masked interrupt status.

SREQMIS SREQ masked interrupt status.

LSREQMIS LSREQ masked interrupt status.

0 Reserved for future use. Read returns 0. Must be written with 0.

#### IrDA\_ICR

#### IrDA interrupt clear register

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23       | 22       | 21       | 20       | 19         | 18          | 17         | 16          |
|----|----|----|----|----|----|----|----|----------|----------|----------|----------|------------|-------------|------------|-------------|
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0        | 0        | 0        | 0        | 0          | 0           | 0          | 0           |
| R  | R  | R  | R  | R  | R  | R  | R  | R        | R        | R        | R        | R          | R           | R          | R           |
|    |    |    |    |    |    |    |    |          |          |          |          |            |             |            |             |
| 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7        | 6        | 5        | 4        | 3          | 2           | 1          | 0           |
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | FD<br>IC | FI<br>IC | SD<br>IC | FT<br>IC | BREQ<br>IC | LBREQ<br>IC | SREQ<br>IC | LSREQ<br>IC |
| R  | R  | R  | R  | R  | R  | R  | R  | RW       | RW       | RW       | RW       | RW         | RW          | RW         | RW          |

Address: IrDABaseAddress + 0x030

Reset: 0x0000 0000

Description: Clears interrupts.

FDIC Writing 1 clears the frame detected interrupt. A read returns 0. FIIC Writing 1 clears the frame invalid interrupt. A read returns 0. SDIC Writing 1 clears the signal detected interrupt. A read returns 0. FTIC Writing 1 clears the frame transmitted interrupt. A read returns 0. BREQIC Writing 1 clears the frame sync interrupt. A read returns 0. LBREQIC Writing 1 clears the LBREQ interrupt. A read returns 0. SREQIC Writing 1 clears the SREQ interrupt. A read returns 0. LSREQIC Writing 1 clears the LSREQ interrupt. A read returns 0.

0 Reserved for future use. Reading returns 0. Must be written with 0.

| IrDA_ | _ISR |    |    |    |    |    |    |          |          |          | <b>IrDA</b> i | interr     | upt s       | et reç     | gister      |
|-------|------|----|----|----|----|----|----|----------|----------|----------|---------------|------------|-------------|------------|-------------|
| 31    | 30   | 29 | 28 | 27 | 26 | 25 | 24 | 23       | 22       | 21       | 20            | 19         | 18          | 17         | 16          |
| 0     | 0    | 0  | 0  | 0  | 0  | 0  | 0  | 0        | 0        | 0        | 0             | 0          | 0           | 0          | 0           |
| R     | R    | R  | R  | R  | R  | R  | R  | R        | R        | R        | R             | R          | R           | R          | R           |
| 15    | 14   | 13 | 12 | 11 | 10 | 9  | 8  | 7        | 6        | 5        | 4             | 3          | 2           | 1          | 0           |
| 0     | 0    | 0  | 0  | 0  | 0  | 0  | 0  | FD<br>IS | FI<br>IS | SD<br>IS | FT<br>IS      | BRE<br>QIS | LBREQ<br>IS | SREQ<br>IS | LSREQ<br>IS |
| R     | R    | R  | R  | R  | R  | R  | R  | RW       | RW       | RW       | RW            | RW         | RW          | RW         | RW          |

Address: IrDABaseAddress + 0x034

**Reset:** 0x0000 0000

**Description:** Sets interrupts. A write of 0 has no effect.

FDIS Frame detect interrupt set.

Writing 1 sets the frame detected interrupt. A read returns 0.

FIIS Frame invalid interrupt set.

Writing 1 sets the frame invalid interrupt. A read returns 0.

SDIS Signal detected interrupt set.

Writing 1 sets the signal detected interrupt. A read returns 0.

FTIS Frame transmitted interrupt set.

Writing 1 sets the frame transmitted interrupt. A read returns 0.

BREQIS Burst request interrupt set.

Writing 1 sets the BREQ interrupt. A read returns 0.

LBREQIS Last burst request interrupt set.

Writing 1 sets the LBREQ interrupt. A read returns 0.

SREQIS Single request interrupt set.

Writing 1 sets the SREQ interrupt. A read returns 0.

LSREQIS Last single request interrupt set.

Writing 1 sets the LSREQ interrupt. A read returns 0.

0 Reserved for future use. Reading returns 0. Must be written with 0.

#### IrDA\_DMACR IrDA DMA control register 20 19 31 28 27 26 25 24 23 22 21 18 16 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 R R R R R R R R R R R R R R R R 5 4 3 2 0 15 13 12 11 10 8 6 **BREQ LBREQ SREQ LSREQ** 0 0 0 0 0 0 0 0 0 0 0 0 ΕN ΕN

R

R

R

R

RW

RW

R

Address: IrDABaseAddress + 0x038

R

R

R

**Reset:** 0x0000 0000

R



RW

R

R

**Description:** Controls DMA requests.

BREQEN Burst request DMA enable.

0: clears pending DMA request and disables further requests

1: enabled

LBREQEN Last burst request DMA enable.

0: clears pending DMA request and disables further requests

1: enabled

SREQEN Single request DMA enable.

0: clears pending DMA request and disables further requests

1: enabled

LSREQEN Last single request DMA enable.

0: clears pending DMA request and disables further requests

1: enabled

0 Reserved for future use. Reading returns 0. Must be written with 0.

#### IrDA\_PeriphID0

### IrDA peripheral identification register 0

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20     | 19    | 18 | 17 | 16 |
|----|----|----|----|----|----|----|----|----|----|----|--------|-------|----|----|----|
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0      | 0     | 0  | 0  | 0  |
| R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R      | R     | R  | R  | R  |
|    |    |    |    |    |    |    |    |    |    |    |        |       |    |    |    |
| 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7  | 6  | 5  | 4      | 3     | 2  | 1  | 0  |
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |    |    |    | PartNu | mber0 |    |    |    |
| R  | R  | R  | R  | R  | R  | R  | R  |    |    |    | В      | }     |    |    |    |

**Address:** IrDABaseAddress + 0xFE0

**Reset:** 0x0000 0010

**Description:** Part Number0 reads back as 0x10.

#### IrDA\_PeriphID1

#### IrDA peripheral identification register 1

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18     | 17     | 16 |
|----|----|----|----|----|----|----|----|----|----|----|----|----|--------|--------|----|
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0      | 0      | 0  |
| R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R      | R      | R  |
| 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7  | 6  | 5  | 4  | 3  | 2      | 1      | 0  |
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |    |    |    |    |    | PartNu | umber1 |    |
| R  | R  | R  | R  | R  | R  | R  | R  |    | F  | 3  |    |    | F      | 3      |    |

Address: IrDABaseAddress + 0xFE4

**Reset:** 0x0000 0000

**Description:** Designer0 and Part Number1 both read back as 0x0.



#### IrDA\_PeriphID2

### IrDA peripheral identification register 2

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22   | 21    | 20 | 19 | 18    | 17    | 16 |
|----|----|----|----|----|----|----|----|----|------|-------|----|----|-------|-------|----|
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0    | 0     | 0  | 0  | 0     | 0     | 0  |
| R  | R  | R  | R  | R  | R  | R  | R  | R  | R    | R     | R  | R  | R     | R     | R  |
| 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7  | 6    | 5     | 4  | 3  | 2     | 1     | 0  |
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |    | Revi | ision |    |    | Desig | gner1 |    |
| R  | R  | R  | R  | R  | R  | R  | R  |    | F    | 3     |    |    | F     | 3     |    |

Address: IrDABaseAddress + 0xFE8

**Reset:** 0x0000 0008

**Description:** Revision returns the peripheral revision (0x0) and Designer1 reads back as 0x8.

### IrDA\_PeriphID3

### IrDA peripheral identification register 3

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20      | 19      | 18 | 17 | 16 |
|----|----|----|----|----|----|----|----|----|----|----|---------|---------|----|----|----|
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0       | 0       | 0  | 0  | 0  |
| R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R       | R       | R  | R  | R  |
| 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7  | 6  | 5  | 4       | 3       | 2  | 1  | 0  |
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |    |    |    | Configu | ıration |    |    |    |
| R  | R  | R  | R  | R  | R  | R  | R  |    |    |    | В       | }       |    |    | ,  |

Address: IrDABaseAddress + 0xFEC

**Reset:** 0x0000 0000

**Description:** Configuration reads back as 0x00.

#### IrDA\_PCellID0

### IrDA PCell identification register 0

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20     | 19     | 18 | 17 | 16 |
|----|----|----|----|----|----|----|----|----|----|----|--------|--------|----|----|----|
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0      | 0      | 0  | 0  | 0  |
| R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R      | R      | R  | R  | R  |
|    |    |    |    |    |    |    |    |    |    |    |        |        |    |    |    |
| 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7  | 6  | 5  | 4      | 3      | 2  | 1  | 0  |
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |    |    |    | IrDAPC | ellID0 |    |    |    |
| R  | R  | R  | R  | R  | R  | R  | R  |    |    |    | R      |        |    |    |    |

Address: IrDABaseAddress + 0xFF0

**Reset:** 0x0000 000D

**Description:** IrDAPCellID0 reads back as 0x0D.

ST ERICSSON

#### IrDA\_PCellID1

## IrDA PCell identification register 1

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20     | 19     | 18 | 17 | 16 |
|----|----|----|----|----|----|----|----|----|----|----|--------|--------|----|----|----|
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0      | 0      | 0  | 0  | 0  |
| R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R      | R      | R  | R  | R  |
| 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7  | 6  | 5  | 4      | 3      | 2  | 1  | 0  |
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |    |    |    | IrDAPC | ellID1 |    |    |    |
| R  | R  | R  | R  | R  | R  | R  | R  |    |    |    | R      | l      |    |    | ,  |

Address: IrDABaseAddress + 0xFF4

**Reset:** 0x0000 00F0

**Description:** IrDAPCellID1 reads back as 0xF0.

#### IrDA\_PCellID2

## IrDA PCell identification register 2

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20     | 19     | 18 | 17 | 16 |
|----|----|----|----|----|----|----|----|----|----|----|--------|--------|----|----|----|
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0      | 0      | 0  | 0  | 0  |
| R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R      | R      | R  | R  | R  |
| 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7  | 6  | 5  | 4      | 3      | 2  | 1  | 0  |
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |    |    |    | IrDAPC | ellID2 |    |    |    |
| R  | R  | R  | R  | R  | R  | R  | R  |    |    |    | В      | }      |    |    |    |

Address: IrDABaseAddress + 0xFF8

**Reset:** 0x0000 0005

**Description:** IrDAPCellID2 reads back as 0x05.

#### IrDA\_PCellID3

### IrDA PCell identification register 3

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20     | 19     | 18 | 17 | 16 |
|----|----|----|----|----|----|----|----|----|----|----|--------|--------|----|----|----|
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0      | 0      | 0  | 0  | 0  |
| R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R      | R      | R  | R  | R  |
|    |    |    |    |    |    |    |    |    |    |    |        |        |    |    |    |
| 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7  | 6  | 5  | 4      | 3      | 2  | 1  | 0  |
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |    |    |    | IrDAPC | ellID3 |    |    |    |
| R  | R  | R  | R  | R  | R  | R  | R  |    |    |    | R      | l      |    |    |    |

Address: IrDABaseAddress + 0xFFC

**Reset:** 0x0000 00B1

**Description:** IrDAPCellID3 reads back as 0xB1.

ST ERICSSON

329/384

# 25 I2C high-speed controllers (I2C0,1)

## 25.1 I2C register addressing

Register addresses are provided as the I2C base address, I2CnBaseAddress, plus the register offset.

There are 2 I2C base addresses.

Table 53. I2C base addresses

| I2C base address | I2C |
|------------------|-----|
| 0x101F 8000      | 0   |
| 0x101F 7000      | 1   |

I2C0 and I2C1 are referred to as I2Cn throughout this document.

# 25.2 I2C register summary

Table 54. I2C register list

| Offset | Register       | Description                                           | Page |
|--------|----------------|-------------------------------------------------------|------|
| 0x000  | I2Cn_CR        | I2C control register                                  | 331  |
| 0x004  | I2Cn_SCR       | I2C slave control register                            | 333  |
| 0x008  | I2Cn_HSMCR     | I2C HS master code register                           | 334  |
| 0x00C  | I2Cn_MCR       | I2C master control register                           | 334  |
| 0x010  | I2Cn_TFR       | I2C transmit FIFO register                            | 335  |
| 0x014  | I2Cn_SR        | I2C status register                                   | 336  |
| 0x018  | I2Cn_RFR       | I2C receive FIFO register                             | 338  |
| 0x01C  | I2Cn_TFTR      | I2C transmit FIFO threshold register                  | 338  |
| 0x020  | I2Cn_RFTR      | I2C receive FIFO threshold register                   | 339  |
| 0x024  | I2Cn_DMAR      | I2C DMA register                                      | 339  |
| 0x028  | I2Cn_BRCR      | I2C baud rate counter register                        | 340  |
| 0x02C  | I2Cn_IMSCR     | I2C interrupt mask set and clear register             | 341  |
| 0x030  | I2Cn_RISR      | I2C raw interrupt status register                     | 342  |
| 0x034  | I2Cn_MISR      | I2C masked interrupt status register                  | 344  |
| 0x038  | I2Cn_ICR       | I2C interrupt set and clear register                  | 344  |
| 0xFE0  | I2Cn_PeriphID0 | I2C peripheral identification register 0 (bits 7:0)   | 327  |
| 0xFE4  | I2Cn_PeriphID1 | I2C peripheral identification register 1 (bits 15:8)  | 327  |
| 0xFE8  | I2Cn_PeriphID2 | I2C peripheral identification register 2 (bits 23:16) | 328  |
| 0xFEC  | I2Cn_PeriphID3 | I2C peripheral identification register 3 (bits 31:24) | 328  |
| 0xFF0  | I2Cn_PCelIID0  | I2C PCell identification register 0 (bits 7:0)        | 328  |
|        |                |                                                       |      |

Table 54. I2C register list (continued)

| Offset | Register      | Description                                      | Page |
|--------|---------------|--------------------------------------------------|------|
| 0xFF4  | I2Cn_PCellID1 | I2C PCell identification register 1 (bits 15:8)  | 329  |
| 0xFF8  | I2Cn_PCelIID2 | I2C PCell identification register 2 (bits 23:16) | 329  |
| 0xFFC  | I2Cn_PCelIID3 | I2C PCell identification register 3 (bits 31:24) | 329  |

Note:

All the I2C configuration registers (I2Cn\_CR [excluding PE, DMA\_TX\_EN, DMA\_RX\_EN, FTX and FRX bits]) can be modified only when the device is disabled (I2Cn\_CR.PE is reset) to avoid synchronization problems with the different clock domains (system, I2C clocks).

### 25.3 I2C register descriptions

#### I2Cn CR **I2C** control register 31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 R R R R R R R R R R R R R R R R 15 14 13 12 11 10 9 8 7 6 5 4 3 2 0 DMA DMA DMA FON FRX SGCM SM SAM ОМ PΕ 0 LM FTX SLE RX\_EN TX EN R RW RW

Address: I2CnBaseAddress + 0x0000

**Reset:** 0x0000 0000 **Description:** Control register.

FON Filtering on. Sets the digital filters on the SDA and SCL lines, according to the I2C-bus requirements, when standard open-drain pads are used.

00: no digital filters inserted 01: digital filters (1 clock-wide-spikes) inserted 10: digital filters (2 clock-wide-spikes) inserted 11: digital filters (4 clock-wide-spikes) inserted

LM Loopback mode. Sets the loopback operating mode for the I2C controller.

0: normal mode 1: loopback,Tx FIFO internally directed to Rx FIFO

DMA\_SLE DMA synchronization logic enable. Select/bypass synchronization logic (double stage register) on signals DMA\_TC\_TX, DMA\_CLR\_TX, DMA\_TC\_RX, DMA\_CLR\_RX generated by the DMA controller. Must be programmed according to DMACSynch (PL080) register.

0: disabled on DMA input interface 1: enabled on DMA input interface

ST ERICSSON When a WTS operation is received (interrupt bit *I2Cn\_RISR*.WTSR asserted), the application must enable the DMA Rx interface to generate a sequence of burst/single requests. Since the DMA transfer length is unknown, it must be programmed to the maximum value.

A burst request (for master and slave operations) is automatically triggered when the Rx FIFO contains a number of words greater than or equal to the programmed source burst size (I2Cn\_DMAR.SBSIZE\_RX).

Once the DMA transfer is complete, the DMA Rx interface is automatically turned off, clearing this bit, and the terminal count interrupt bit in register *DMACn\_TCRIS* is asserted. The application must always verify the status of the executed I2C transaction (success or abort, and transfer length). See also *I2Cn\_DMAR* on page 339 for more explanation. The CPU cannot read the Rx FIFO register (*I2Cn\_RFR*) when the DMA Rx interface is enabled.

0: idle state, DMA Rx interface disabled

1: run state, DMA Rx interface enabled

DMA\_TX\_EN DMA Tx enable. Enables the DMA Tx interface to generate burst/single requests for a single DMA descriptor until a master write (MW) or read-from-slave (RFS) operation is executed. The DMA Tx channel must be programmed for a memory-to-peripheral transfer where the flow controller is a DMA. When a master write operation is scheduled (writing to the I2Cn\_MCR register), the DMA Tx interface (if enabled) generates a sequence of burst/single requests, and transfer length is I2Cn\_MCR.LENGTH.

When an read-from-slave operation is received (interrupt bit *I2Cn\_RISR*.RFSR assertion), the application enables the DMA Tx interface to generate a sequence of burst or single requests (depending on the *I2Cn\_DMAR*.BURST\_TX setting). Since the DMA transfer length is unknown, it must be programmed to the maximum value.

When a NACK bit is received from the I2C line, the Tx FIFO may contain some pending data because the transfer length is unknown. The pending data in the Tx FIFO is automatically discarded, flushing the FIFO, at the beginning of the next read-from-slave operation.

The burst request (for master and slave operations) is automatically triggered when the Tx FIFO contains a number of available entries greater than or equal to the programmed destination burst size (I2Cn\_DMAR.DBSIZE\_TX).

Once the DMA transfer is completed, the DMA Tx interface is automatically turned off, clearing this bit, and the terminal count interrupt bit in the *DMACn\_TCRIS* register is asserted. The application always verifies the status of the executed I2C transaction (success, abortion and transfer length). See *I2Cn\_DMAR* on page 339 for more explanation. The CPU cannot write to the Tx FIFO register (*I2Cn\_TFR*) when the DMA Tx interface is enabled.

0: idle state, DMA Tx interface disabled

1: run state, DMA Tx interface enabled

- FRX Flush receive. Shows the flush status of the receive circuitry (FIFO and FSM). The I2C node configuration (register setting) is not affected by flushing. Flushing is performed on modules working on different clock domains (system and I2C clocks) and takes several system clock cycles to complete. On completion, the I2C node (internal logic) clears this bit. The application must not access the Rx FIFO during flushing and should poll on this bit while waiting for flushing to end.
  - 0: completed (I2C controller clears the bit) 1: started and in progress (set by application)
- FTX Flush transmit. Shows the transmit circuitry flush status (FIFO, FSM). The I2C node configuration (register setting) is not affected by flushing. Flushing is performed on modules working on different clock domains (system and I2C clocks) and takes several system clock cycles to complete. On completion, the I2C node (internal logic) clears this bit. The application must not access the Tx FIFO during flushing and should poll on this bit while waiting for flushing to end.

0: completed (I2C controller clears the bit)

1: started and in progress (set by application)



SGCM Slave general call mode. Defines the slave controller operating mode when a general call is received (*I2Cn\_SR*.TYPE=01). A hardware general call is *always* managed in transparent mode.

0: transparent mode. The slave receiver recognizes the general call but any action is taken by software after decoding the Rx FIFO message.

1: direct mode. The slave receiver recognizes the general call and executes the related actions directly (without software intervention). Only the status is stored in I2Cn\_SR for application notification.

SM Speed mode. Defines the speed mode related to the serial bit rate.

00: standard mode (up to 100 Kb/s) 01: fast mode (up to 400 Kb/s)

10: high-speed (up to 3.4 Mb/s) 11: reserved

SAM Slave addressing mode. Defines the slave addressing mode when the peripheral works in slave or master/slave mode. The received address is compared with the content of the register *I2Cn SCR*.

0: 7-bit addressing mode 1: 10-bit addressing mode

OM Operating mode.

00: slave mode (peripheral can only respond (Tx/Rx) when addressed by a master device).

01: master mode (peripheral works in a multi-master system where it cannot be addressed by another master device, it can only initiate a new transfer as master device).

10: master/slave mode (the peripheral works in a multi-master system where it can be addressed by another master device and can initiate a transfer as master device).

11: reserved.

PE Peripheral enable. Enables the peripheral to work in the operating mode set by I2Cn\_CR.OM.

0: disabled 1: enabled

0 Reserved for future use. Reading returns 0. Must be written with 0.

#### **I2Cn SCR**

#### **I2C** slave control register



Address: I2CnBaseAddress + 0x0004

**Reset:** 0x000F 0055

ST ERICSSON

#### **Description:**

- SLSU Slave data setup time. Defines data setup time after SCL clock stretching in terms of I2CnCLK cycles. Data setup time = SLSU-1 clock cycles. This value depends on the mode selected (standard, fast or high-speed) and on the I2CnCLK frequency. The needed setup time for the three modes is 250 ns, 100 ns and 10 ns respectively, thus leading to typical values of 14, 6 and 2 for a 48 MHz I2CnCLK.
- ESA10 Extended 10-bit slave address. Includes the extension (MSBs) to the SA7 register field for when the slave addressing mode is 10-bit (*I2Cn\_CR*.SAM = 1).
  - SA7 7-bit slave address. Includes the 7-bit slave address or the LSBs of the 10-bit slave address. The slave address mode is set according to the *I2Cn\_CR*.SAM setting.
    - 0 Reserved for future use. Reading returns 0. Must be written with 0.

#### I2Cn\_HSMCR

#### I2C high-speed master code register

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |
| R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  |
|    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
| 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7  | 6  | 5  | 4  | 3  | 2  | 1  | 0  |
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |    | МС |    |
| R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | =  | RW |    |

Address: I2CnBaseAddress + 0x0008

**Reset:** 0x0000 0000

**Description:** Contains the master code used by the master during configuration in high-speed

mode.

MC Master code. Defines the last three bits of the master code. This bit is only relevant when the controller is configured in high-speed mode (*I2Cn\_CR*.SM = 10).

0 Reserved for future use. Reading returns 0. Must be written with 0.

#### **I2Cn MCR**

#### **I2C** master control register

| 31 | 30 | 29 | 28 | 27 | 26 | 25   | 24 | 23 | 22 | 21 | 20     | 19 | 18 | 17 | 16 | 15 |
|----|----|----|----|----|----|------|----|----|----|----|--------|----|----|----|----|----|
| 0  | 0  | 0  | 0  | 0  | 0  |      |    |    |    |    | LENGTH |    |    |    |    |    |
| R  | R  | R  | R  | R  | R  |      |    |    |    |    | RW     |    |    |    |    |    |
|    |    |    |    |    |    |      |    |    |    |    |        |    |    |    |    |    |
| -  | 14 | 13 | 12 | 11 | 10 | 9    | 8  | 7  | 6  | 5  | 4      | 3  | 2  | 1  | 0  | -  |
|    | Р  | Α  | М  | SB |    | EA10 |    |    |    |    | A7     |    |    |    | OP |    |
|    | RW | R  | W  | RW |    | RW   |    |    |    |    | RW     |    |    |    | RW |    |

Address: I2CnBaseAddress + 0x000C

**Reset:** 0x0000 0000

**Description:** Defines the transfer features. A typical transfer is defined as:

start condition,

start byte procedure (optional),



- address (7- or 10-bit) and read/write bit,
- data transmission/reception.

The master read or write operations (MR/MW) are performed sequentially one at a time (no queuing mode). Writing to this register triggers the related operation, and the Tx FIFO is preloaded otherwise the I2C controller cannot start the operation. Each operation is initiated by the start command and can terminate by the stop command (I2C line). When the operation is not terminated by the stop command, a repeated start follows on the next required operation, otherwise the I2C line stalls.

When the MR/MW operation is complete, the *I2Cn\_RISR*.MTD is asserted and the related status of the operation is stored in the *I2Cn\_SR* register. If a write operation fails (transaction aborted) the application flushes the Tx FIFO, asserting *I2Cn\_CR*.FTX.

For 10-bit addressing, an MR operation must be preceded by an MW to the same slave, due to the partial slave addressing used in 10-bit read operations.

- LENGTH Transaction length. Defines the length, in number of bytes, to be transmitted or received. For a write operation, the payload is stored in the Tx FIFO. A transaction can be larger than the size of the Tx FIFO. For a read operation, the length refers to the number of bytes to be received before generating a NACK response. A transaction can be larger than the Rx FIFO size. The I2C clock line is stretched low until the data in the Rx FIFO is processed.
  - P Stop condition. Indicates if a stop condition terminates the current transaction. If it is not terminated by a stop condition, a repeated start condition is generated to avoid stalling the I2C line.

0: not terminated 1: terminated

AM Address type. Indicates what initiates the transaction. If 00, then OP, A7 and EA10 become irrelevant.

00: general call command 01: 7-bit address from the A7 field

SB Start byte. Indicates if the start byte procedure is prefixed to the current transaction.

0: not applied 1: prefixed

- EA10 Extended address. MSB bits of A7. Valid only when the addressing mode is 10 bits (AM = 10).
  - A7 Address. 7-bit address or the LSBs of the10-bit address used to initiate the current transaction.
  - OP Operation. Indicates if the operation is a master write or master read.

0: master write 1: master read

0 Reserved for future use. Reading returns 0. Must be written with 0.

#### I2Cn\_TFR

### I2C transmit FIFO register

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19  | 18 | 17 | 16 |
|----|----|----|----|----|----|----|----|----|----|----|----|-----|----|----|----|
| JI | 30 | 23 | 20 | 21 | 20 | 23 | 24 | 20 | 22 | ۷1 | 20 | 19  | 10 | 17 | 10 |
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0   | 0  | 0  | 0  |
| R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R   | R  | R  | R  |
|    |    |    |    |    |    |    |    |    |    |    |    |     |    |    |    |
| 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7  | 6  | 5  | 4  | 3   | 2  | 1  | 0  |
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |    |    |    | TD | ATA |    |    |    |
| R  | R  | R  | R  | R  | R  | R  | R  | -  |    |    | ٧  | ٧   |    |    |    |

Address: I2CnBaseAddress + 0x0010



#### **Description:**

TDATA Transmission data. Contains the payload related to a master-write or read-from-slave operation to be written in the Tx FIFO. TDATA(0) is the first LSB transmitted over the I2C line. For a master-write operation, the Tx FIFO is preloaded, otherwise the I2C controller cannot start the operation until data is available.

For a read-from-slave operation, when the slave is addressed, *I2Cn\_RISR*.RFSR is asserted and the CPU downloads the data in the FIFO. If the FIFO is empty and the I2C master still requires data, a new request (I2Cn\_RISR.RFSE) is asserted to request the additional data from the CPU. The slave controller stretches the I2C clock line when no data is available for transmission. Since the Tx FIFO could contain some pending data related to the previous transfer (the transfer length may be unknown to the slave controller), the Tx FIFO is self-flushed beforehand to assert I2Cn\_RISR.RFSR. Once the read-from-slave operation is completed, I2Cn\_RISR.STD is asserted and the related status of the operation is stored in the *I2Cn\_SR* register.

In CPU mode, FIFO management is based on the assertion of I2Cn\_RISR.TXFNE near-empty threshold.

In DMA mode, single/burst requests are automatically executed based on the number of entries available in the Tx FIFO and the related destination burst size programmed in *I2Cn\_DMAR*.DBSIZE\_TX. The DMA requests are terminated at the end of the I2C read operation (NACK received by the master) by a dummy last single/burst request (also refer to *I2Cn\_DMAR* on page 339).

0 Reserved for future use. Reading returns 0. Must be written with 0.

#### I2Cn SR

#### I2C status register

| 31       | 30 | 29 | 28     | 27 | 26 | 25 | 24 | 23 | 22 | 21    | 20 | 19  | 18  | 17  | 16 |
|----------|----|----|--------|----|----|----|----|----|----|-------|----|-----|-----|-----|----|
| 0        | 0  | 0  | 0      | 0  | 0  | 0  | 0  | 0  | 0  | 0     | 0  |     | LEN | GTH |    |
| R        | R  | R  | R      | R  | R  | R  | R  | R  | R  | R     | R  | R   |     |     |    |
|          |    |    |        |    |    |    |    |    |    |       |    |     |     |     |    |
| 15       | 14 | 13 | 12     | 11 | 10 | 9  | 8  | 7  | 6  | 5     | 4  | 3   | 2   | 1   | 0  |
|          |    |    | LENGTH |    |    |    | TY | PE |    | CAUSE |    | STA | TUS | С   | )P |
| <u> </u> |    |    | R      |    |    |    | F  | 3  |    | R     |    | F   | 3   | F   | 3  |

Address: I2CnBaseAddress + 0x0014



#### **Description:**

Contains the status of the transfer in terms of operation type, status, cause of abort, type and length of transaction (in bytes).

On completion of a master or slave operation, *I2Cn\_RISR*.MTD or I2Cn\_RISR.STD is asserted and the related status of the operation is stored in the current register.

#### LENGTH Transfer length.

MR and WTS operations: size of the subsequent payload, in bytes.

MW and RFS operations: number of bytes transferred by the master/slave device.

WTS operations: if the transfer length exceeds 2047 bytes, the operation is stopped by the slave returning a NACK and the OVFL flag is set (via the CAUSE field).

RFS operations: if transfer length exceeds 2047 bytes, operation continues but length is reset to 0.

#### TYPE Receive type. Valid only for WTS operations.

00: FRAME: slave received a normal frame.

01: GCALL: slave received a general call. If *I2Cn\_CR*.SGCM=1, the general call is executed directly without software intervention and only the control code-word is reported in the FIFO (LENGTH =0).

10: HW\_GCALL: slave received a hardware general call.

11: reserved.

#### CAUSE Abort cause. Valid only when the STATUS field contains the ABORT tag.

000: NACK\_ADDR: master received NACK after address transmission. Valid for MW/MR operations.

001: NACK\_DATA: master received NACK during data phase of MW operation. Valid for MW operations.

010: ACK\_MCODE: master received ACK after master code transmission in HS-mode. Valid for MW/MR operations in HS-mode.

011: ARB\_LOST: master lost arbitration during MW/MR operation. Valid for MW/MR operations.

100: BERR\_START: slave restart.

101: BERR\_STOP: slave reset.

110: OVFL: slave received a WTS operation related frame longer than 2047 bytes. The slave device returns a NACK to complete the data transfer. Valid for WTS operations.

Others: reserved.

#### STATUS Controller status. Valid for MW, MR, WTS and RFS operations.

00: NOP: no operation in progress 01: ON\_GOING: an operation is ongoing

10: OK: operation completed successfully 11: ABORT: abort due to event detailed in CAUSE

OP Operation.

00: MW: master write 01: MR: master read 10: RFS: read from slave 11: WTS: write to slave

0 Reserved for future use. Reading returns 0. Must be written with 0.



#### **I2Cn RFR I2C receive FIFO register** 31 30 20 19 17 29 28 27 26 25 24 23 22 21 18 16 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 R R R R R R R R R R R R R R R R 15 14 13 12 11 10 9 8 6 5 0 0 0 0 0 0 0 0 0 RDATA R R R R R R R R

Address: I2CnBaseAddress + 0x0018

**Reset:** 0x0000 0000

#### **Description:**

RDATA Receive data. Received payload from an MR or WTS operation, to be read from the Rx FIFO. RDATA(0) is the first LSB bit received over the I2C line. If the FIFO is full, the I2C controller stretches the I2C clock line automatically until a new entry is available. For a WTS operation, when the slave is addressed, the I2Cn\_RISR.WTSR is asserted to notify the CPU.

In CPU mode, FIFO management is based on the assertion of the interrupt bit I2Cn\_RISR.RXFNF, related to the nearly-full threshold.

In DMA mode, the single/burst requests are automatically executed based on the number of entries in the Rx FIFO and the related source burst size programmed in *I2Cn\_DMAR*.SBSIZE\_RX.

0 Reserved for future use. Reading returns 0. Must be written with 0.

#### I2Cn\_TFTR

### I2C transmit FIFO threshold register

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18  | 17      | 16  |
|----|----|----|----|----|----|----|----|----|----|----|----|----|-----|---------|-----|
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0   | 0       | 0   |
| R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R   | R       | R   |
|    |    |    |    |    |    |    |    |    |    |    |    |    |     |         |     |
| 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7  | 6  | 5  | 4  | 3  | 2   | 1       | 0   |
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | THE | RESHOLD | _TX |
| R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | -   | RW      |     |

Address: I2CnBaseAddress + 0x001C

**Reset:** 0x0000 0000

#### **Description:**

THRESHOLD\_TX Threshold Tx. Contains the threshold value of the Tx FIFO (in bytes). When the number of entries of the Tx FIFO is less than or equal to the threshold value, *I2Cn\_RISR*.TXFNE is set to request the loading of data to the application (in CPU mode).

0 Reserved for future use. Reading returns 0. Must be written with 0.



#### I2Cn\_RFTR

### I2C receive FIFO threshold register

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18  | 17      | 16  |
|----|----|----|----|----|----|----|----|----|----|----|----|----|-----|---------|-----|
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0   | 0       | 0   |
| R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R   | R       | R   |
|    |    |    |    |    |    | _  | _  | _  | _  | _  |    | _  | _   |         | _   |
| 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7  | 6  | 5  | 4  | 3  | 2   | 1       | 0   |
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | THR | RESHOLD | _RX |
| R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | =   | RW      |     |

Address: I2CnBaseAddress + 0x0020

**Reset:** 0x0000 0000

**Description:** Threshold Rx contains the threshold value of the Rx FIFO (in bytes). When the

number of entries in the Rx FIFO is greater than or equal to the threshold value, *I2Cn\_RISR*.RXFNF is set to request downloading of received data from the application. The application (in CPU mode) downloads the received data based on

the threshold.

#### I2Cn\_DMAR

### **I2C DMA register**

| 31 | 30 | 29 | 28 | 27           | 26 | 25      | 24 | 23 | 22 | 21 | 20 | 19           | 18 | 17      | 16 |
|----|----|----|----|--------------|----|---------|----|----|----|----|----|--------------|----|---------|----|
| 0  | 0  | 0  | 0  | 0            | 0  | 0       | 0  | 0  | 0  | 0  | 0  | 0            | 0  | 0       | 0  |
| R  | R  | R  | R  | R            | R  | R       | R  | R  | R  | R  | R  | R            | R  | R       | R  |
|    |    |    |    |              |    |         |    |    |    |    |    |              |    |         |    |
| 15 | 14 | 13 | 12 | 11           | 10 | 9       | 8  | 7  | 6  | 5  | 4  | 3            | 2  | 1       | 0  |
| 0  | 0  | 0  | 0  | BURST<br>_TX | С  | BSIZE_T | X  | 0  | 0  | 0  | 0  | BURST<br>_RX | S  | BSIZE_R | iX |
| R  | R  | R  | R  | RW           |    | RW      |    | R  | R  | R  | R  | RW           |    | RW      |    |

Address: I2CnBaseAddress + 0x0024



#### **Description:**

BURST\_TX Burst Tx. Defines the type of DMA requests generated by the DMA Tx interface. On completion of the DMA transfer, the DMA Tx interface is turned off, thus clearing *I2Cn\_CR*.DMA\_TX\_EN.

DMA transfer cannot be used if the system memory is organized as a FIFO.

0: single request mode. A single request transfers a single data word in the Tx FIFO (one byte).

1: burst mode. A burst request transfers a programmed burst transfer of words according to <a href="I2Cn\_DMAR">I2Cn\_DMAR</a>. DBSIZE\_TX. In burst mode, DMA transfers can also be completed by one or more single requests as required.

DBSIZE\_TX Destination burst size Tx. Indicates the number of transfers related to a source burst. This register field is valid only if I2Cn\_DMAR.BURST\_TX is set. It must be programmed according to the 

\*DMACn\_CxCR\*.DBSize setting\*. The destination burst size must be less than the transaction length, otherwise only single requests are generated.

BURST\_RX Burst Rx. Defines the type of DMA requests generated by the DMA Rx interface. On completion of the DMA transfer, the DMA Rx interface is turned off, thus clearing I2Cn\_CR.DMA\_RX\_EN.

0: single request mode. A single request transfers a single data word from the Rx FIFO.

1: burst mode. A burst request transfers a programmed burst transfer of words according to I2Cn\_DMAR.SBSize. In burst mode, DMA transfers can also be completed by one or more single requests as required.

SBSIZE\_RX Source burst size Rx. Indicates the number of transfers related to a source burst. This register field is valid only if I2Cn\_DMAR.BURST\_RX is set. It must be programmed according to the 

\*DMACn\_CxCR\*.SBSize\* setting. The source burst size must be less than the transaction length, otherwise only single requests are generated.

#### **I2Cn BRCR**

#### I2C baud rate counter register

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24  | 23   | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
|----|----|----|----|----|----|----|-----|------|----|----|----|----|----|----|----|
|    |    |    |    |    |    |    | BRO | CNT1 |    |    |    |    |    |    |    |
| RW |    |    |    |    |    |    |     |      |    |    |    |    |    |    |    |
|    |    |    |    |    |    |    |     | _    | _  | _  |    | _  | _  |    |    |
| 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8   | 7    | 6  | 5  | 4  | 3  | 2  | 1  | 0  |
|    |    |    |    |    |    |    | BBC | CTIA |    |    |    |    |    |    |    |

BRCNT2

RW

Address: I2CnBaseAddress + 0x0028



#### Description:

BRCNT1 Baud rate counter 1. Defines the counter value used to setup the I2C baud rate in high-speed mode, when the peripheral is operating in master mode, as described in the equation:

$$Baudrate(high) = \frac{f_{i2cclk}}{BRCNT1 \times 1.5}$$

The minimum value allowed is to be determined. *Table 55* includes some examples of settings related to the I2C clock frequency, baud rate and this field.

BRCNT2 Baud rate counter 2. Defines the counter value used to set-up the I2C baud rate in standard and fast mode, when the peripheral is operating in master mode, as described in the equation:

$$Baudrate(fast) = \frac{f_{i2cclk}}{BRCNT2 * 1.5}$$
 
$$Baudrate(standard) = \frac{f_{i2cclk}}{BRCNT2 * 2}$$

The minimum value allowed is to be determined. *Table 55* includes some setting examples related to the I2C clock frequency, baud rate and this field.

0 Reserved for future use. Reading returns 0. Must be written with 0.

Table 55. I2C baud rate, BRCNTx value, and I2C clock frequency setting

| I2CnCLK frequency | Baud rate                | BRCNT1 value (decimal) | BRCNT2 value (decimal) |
|-------------------|--------------------------|------------------------|------------------------|
| 48 MHz            |                          |                        | 240                    |
| 26 MHz            | Standard mode 100 kb/s   | N.A.                   | 130                    |
| 19.2 MHz          |                          |                        | 96                     |
| 48 MHz            |                          |                        | 80                     |
| 26 MHz            | Fast mode 400 kb/s       | N.A.                   | 44                     |
| 19.2 MHz          |                          |                        | 32                     |
| 48 MHz            |                          | 10                     |                        |
| 26 MHz            | High-speed mode 3.4 Mb/s | 6                      | not applicable         |
| 19.2 MHz          |                          | 4                      |                        |

#### I2Cn\_IMSCR

#### I2C interrupt mask set/clear register

| 31 | 30 | 29 | 28 | 27 | 26 | 25        | 24   | 23 | 22        | 21         | 20        | 19          | 18        | 17         | 16        |
|----|----|----|----|----|----|-----------|------|----|-----------|------------|-----------|-------------|-----------|------------|-----------|
| 0  | 0  | 0  | 0  | 0  | 0  | BERR<br>M | MALM | 0  | 0         | 0          | STD<br>M  | MTD<br>M    | WTSR<br>M | RFSE<br>M  | RFSR<br>M |
| R  | R  | R  | R  | R  | R  | RW        | RW   | R  | R         | R          | RW        | RW          | RW        | RW         | RW        |
|    |    |    |    |    |    |           |      |    |           |            |           |             |           |            |           |
| 15 | 14 | 13 | 12 | 11 | 10 | 9         | 8    | 7  | 6         | 5          | 4         | 3           | 2         | 1          | 0         |
| 0  | 0  | 0  | 0  | 0  | 0  | 0         | 0    | 0  | RXFF<br>M | RXFNF<br>M | RXFE<br>M | TXFOV<br>RM | TXFF<br>M | TXFNE<br>M | TXFE<br>M |
| R  | R  | R  | R  | R  | R  | R         | R    | R  | RW        | RW         | RW        | RW          | RW        | RW         | RW        |

Address: I2CnBaseAddress + 0x002C



**Description:** Controls the interrupt bits in the *I2Cn\_RISR* register.

BERRM Bus error mask. Enables the interrupt bit BERR.

0: BERR interrupt bit enabled 1: BERR interrupt bit disabled

MALM Master arbitration lost mask. Enables the interrupt bit MAL.

0: MAL interrupt bit enabled 1: MAL interrupt bit disabled

STDM Slave transaction done mask. Enables the interrupt bit STD.

0: STD interrupt bit enabled 1: STD interrupt bit disabled

MTDM Master transaction done mask. Enables the interrupt bit MTD.

0: MTD interrupt bit enabled 1: MTD interrupt bit disabled

WTSRM Write-to-slave request mask. Enables the interrupt bit WTSR.

0: WTSR interrupt bit enabled 1: WTSR interrupt bit disabled

RFSEM Read-from-slave empty mask. Enables the interrupt bit RFSE.

0: RFSE interrupt bit enabled 1: RFSE interrupt bit disabled

RFSRM Read-from-slave request mask. Enables the interrupt bit RFSR.

0: RFSR interrupt bit enabled 1: RFSR i

1: RFSR interrupt bit disabled

RXFFM Rx FIFO full mask. Enables the interrupt bit RXFF.

0: RXFF interrupt bit enabled 1: RXFF interrupt bit disabled

RXFNFM Rx FIFO nearly full mask. Enables the interrupt bit RXFNF.

0: RXFNF interrupt bit enabled 1: RXFNF interrupt bit disabled

RXFEM Rx FIFO empty mask. Enables the interrupt bit RXFE.

0: RXFE interrupt bit enabled 1: RXFE interrupt bit disabled

TXFOVRM Tx FIFO overrun mask. Enables the interrupt bit TFXOVR.

0: TXFOVR interrupt bit enabled 1: TXFOVR interrupt bit disabled

TXFFM Tx FIFO full mask. Enables the interrupt bit TXFF.

0: TXFF interrupt bit enabled 1: TXFF interrupt bit disabled

TXFNEM Tx FIFO nearly empty mask. Enables the interrupt bit TXFNE.

0: TXFNE interrupt bit enabled 1: TXFNE interrupt bit disabled

TXFEM Tx FIFO empty mask. Enables the interrupt bit TXFE.

0: TXFE interrupt bit enabled 1: TXFE interrupt bit disabled

 $0\,\,$  Reserved for future use. Reading returns 0. Must be written with 0.

#### I2Cn\_RISR

#### I2C raw interrupt status register

| 31 | 30 | 29 | 28 | 27 | 26 | 25   | 24  | 23 | 22   | 21    | 20   | 19         | 18   | 17    | 16   |
|----|----|----|----|----|----|------|-----|----|------|-------|------|------------|------|-------|------|
| 0  | 0  | 0  | 0  | 0  | 0  | BERR | MAL | 0  | 0    | 0     | STD  | MTD        | WTSR | RFSE  | RFSR |
| R  | R  | R  | R  | R  | R  | R    | R   | R  | R    | R     | R    | R          | R    | R     | R    |
|    |    |    |    |    |    |      |     |    |      |       |      |            |      |       |      |
| 15 | 14 | 13 | 12 | 11 | 10 | 9    | 8   | 7  | 6    | 5     | 4    | 3          | 2    | 1     | 0    |
| 0  | 0  | 0  | 0  | 0  | 0  | 0    | 0   | 0  | RXFF | RXFNF | RXFE | TXFOV<br>R | TXFF | TXFNE | TXFE |
| R  | R  | R  | R  | R  | R  | R    | R   | R  | R    | R     | R    | R          | R    | R     | R    |

Address: I2CnBaseAddress + 0x0030



**Description:** Indicates the interrupt sources prior to masking.

BERR Bus error. Set when an unexpected start/stop condition occurs during a transaction. The action depends on the type of operation in progress. I2Cn\_SR.CAUSE contains an error tag for this error. This interrupt is cleared by setting the related bit of the *I2Cn\_ICR* register.

0: no bus error detection

1: bus error detection

MAL Master arbitration lost. Set when the master loses the arbitration (only for debugging). I2Cn SR.CAUSE contains an error tag for this error. A collision occurs when two stations transmit two opposite values simultaneously on the serial line. The station pulling up the line identifies the collision reading a 0 value on the SDA input signal, stops transmission, leaves the bus and waits for the idle state (stop condition received) on the bus line before trying the same transaction again. The station that transmits the first unique 0 wins the bus arbitration.

This interrupt is cleared by setting the related bit of the I2Cn\_ICR register.

0: no master arbitration lost

1: master arbitration lost

STD Slave transaction done. Set when a slave operation (write-to or read-from) is executed. The application reads the related transaction status (in the I2Cn SR register), the pending data in the Rx FIFO (only for a write-to-slave operation) and clears the interrupt (transaction ACK). A subsequent slave operation is notified (I2Cn\_RISR.WTSR and I2Cn\_RISR.RFSR interrupt bit assertions) after the interrupt is cleared, and the I2C clock line is stretched low. A subsequent master operation can also be issued (writing to the I2Cn\_MCR register) after the interrupt is cleared. This interrupt is cleared by setting the related bit of the I2Cn\_ICR register.

0: slave transaction ACK

1: slave transaction done (ready for ACK)

MTD Master transaction done. Set when a master operation (write or read) is executed. The application reads the related transaction status (I2Cn\_SR register), the pending data in the Rx FIFO (only for a master read operation) and clears the interrupt (transaction ACK). A subsequent master operation can be issued (writing the I2Cn\_MCR register) after the interrupt is cleared. A subsequent slave operation is notified (I2Cn\_RISR.WTSR and I2Cn\_RISR.RFSR interrupt bit assertions) after the interrupt is cleared, and the I2C clock line is stretched low.

This interrupt is cleared by setting the related bit of the I2Cn\_ICR register.

0: master transaction ACK

1: master transaction done (ready for ACK)

WTSR Write-to-slave request. Set when a write-to-slave operation is received (I2C slave is addressed) from the I2C line. This notification can be used to program the DMA descriptor when required. This interrupt is cleared by setting the related bit of the I2Cn\_ICR register.

0: no write-to-slave request pending

1: write-to-slave request pending

RFSE Read-from-slave empty. Set when a read-from-slave operation is in progress and the Tx FIFO is empty. On assertion of this interrupt, the CPU downloads the data required for the slave operation into the Tx FIFO. This bit is self-cleared by writing in the Tx FIFO. At the end of the read-from-slave operation, this bit is cleared even though the Tx FIFO is empty.

0: Tx FIFO is not empty

1: empty, read-from-slave operation in progress

RFSR Read-from-slave request. Set when a read-from-slave request is received (I2C slave is addressed) from the I2C line. On assertion of this interrupt the Tx FIFO is flushed (pending data is cleared) and the CPU downloads the data required for the slave operation into the Tx FIFO. This bit is self-cleared by writing in the FIFO. If the FIFO is empty before the read operation completes, I2Cn\_RISR.RFSE is set. This interrupt is cleared by setting the related bit of the I2Cn\_ICR register.

0: Read-from-slave request is served

1: Read-from-slave request is pending

RXFF Rx FIFO full. Self-cleared when the data is read from the Rx FIFO.

0: Rx FIFO not full

1: Rx FIFO full (only for debugging purpose)

RXFNF Rx FIFO nearly full. Self-cleared when the threshold level is below that of the programmed threshold. 0: number of entries in the Rx FIFO less than I2Cn\_RFTR.THRESHOLD\_RX.

1: number of entries in the Rx FIFO greater than or equal to I2Cn\_RFTR.THRESHOLD\_RX.



RXFE Rx FIFO empty. Self-cleared when the slave Rx FIFO is not empty.

0: Rx FIFO not empty

1: Rx FIFO empty (only for debugging purpose)

TXFOVR Tx FIFO overrun. Set when a write operation in the Tx FIFO is performed and the Tx FIFO is full.

Overflow conditions must be avoided by controlling the data flow. When there is an overrun, the application flushes the transmitter (*I2Cn\_CR*.FTX bit set) since the Tx FIFO content is corrupted (at least one word is lost in the FIFO). This interrupt is cleared by setting the related I2Cn\_ICR bit.

0: no overrun condition in Tx FIFO

1: overrun condition in Tx FIFO

TXFF Tx FIFO full. Self-cleared when the Tx FIFO is not full.

0: Tx FIFO not full

1: Tx FIFO full (only for debugging purpose)

TXFNE Tx FIFO nearly empty. Self-cleared when the threshold level is over the programmed threshold.

0: number of entries in the Tx FIFO greater than *I2Cn\_TFTR*.THRESHOLD\_TX.

1: number of entries in the Tx FIFO less than or equal to I2Cn\_TFTR.THRESHOLD\_TX.

TXFE Tx FIFO empty. Self-cleared by writing in the Tx FIFO.

0: Tx FIFO not empty

1: Tx FIFO empty (only for debugging purpose)

0 Reserved for future use. Reading returns 0. Must be written with 0.

#### I2Cn\_MISR

#### I2C masked interrupt status register

| 31 | 30 | 29 | 28 | 27 | 26 | 25          | 24         | 23 | 22          | 21           | 20          | 19            | 18          | 17           | 16          |
|----|----|----|----|----|----|-------------|------------|----|-------------|--------------|-------------|---------------|-------------|--------------|-------------|
| 0  | 0  | 0  | 0  | 0  | 0  | BERR<br>MIS | MAL<br>MIS | 0  | 0           | 0            | STD<br>MIS  | MTD<br>MIS    | WTSR<br>MIS | RFSE<br>MIS  | RFSR<br>MIS |
| R  | R  | R  | R  | R  | R  | R           | R          | R  | R           | R            | R           | R             | R           | R            | R           |
| 15 | 14 | 13 | 12 | 11 | 10 | 9           | 8          | 7  | 6           | 5            | 4           | 3             | 2           | 1            | 0           |
|    |    |    |    |    |    | _           |            |    |             |              |             | -             | TXFF        | TVENE        |             |
| 0  | 0  | 0  | 0  | 0  | 0  | 0           | 0          | 0  | RXFF<br>MIS | RXFNF<br>MIS | RXFE<br>MIS | TXFOV<br>RMIS | MIS         | TXFNE<br>MIS | TXFE<br>MIS |
| R  | R  | R  | R  | R  | R  | R           | R          | R  | R           | R            | R           | R             | R           | R            | R           |

Address: I2CnBaseAddress + 0x0034

**Reset:** 0x00000000

**Description:** Indicates the interrupt sources after masking. For bit descriptions, refer to

I2Cn\_RISR.

An output signal is asserted when at least one interrupt source of this register is

pending.

#### I2Cn\_ICR

#### I2C interrupt clear register

| 31 | 30 | 29 | 28 | 27 | 26 | 25         | 24        | 23 | 22 | 21 | 20        | 19           | 18         | 17         | 16         |
|----|----|----|----|----|----|------------|-----------|----|----|----|-----------|--------------|------------|------------|------------|
| 0  | 0  | 0  | 0  | 0  | 0  | BERR<br>IC | MAL<br>IC | 0  | 0  | 0  | STD<br>IC | MTD<br>IC    | WTSR<br>IC | RFSE<br>IC | RFSR<br>IC |
| R  | R  | R  | R  | R  | R  | R          | R         | R  | R  | R  | R         | R            | R          | R          | R          |
|    |    |    |    |    |    |            |           |    |    |    |           |              |            |            |            |
| 15 | 14 | 13 | 12 | 11 | 10 | 9          | 8         | 7  | 6  | 5  | 4         | 3            | 2          | 1          | 0          |
| 0  | 0  | 0  | 0  | 0  | 0  | 0          | 0         | 0  | 0  | 0  | 0         | TXFOV<br>RIC | 0          | 0          | 0          |
| R  | R  | R  | R  | R  | R  | R          | R         | R  | R  | R  | R         | R            | R          | R          | R          |

Address: I2CnBaseAddress + 0x0038



**Description:** Indicates the interrupt sources after masking. For bit descriptions, refer to

*I2Cn\_RISR*. Writing 1 to a bit in this register clears the corresponding bit in the status

register.

Data bits set to 0 have no effect on their corresponding bit in the status register.

#### I2Cn\_PeriphID0

#### I2C peripheral identification register 0

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23  | 22 | 21 | 20     | 19    | 18 | 17 | 16 |
|----|----|----|----|----|----|----|----|-----|----|----|--------|-------|----|----|----|
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0   | 0  | 0  | 0      | 0     | 0  | 0  | 0  |
| R  | R  | R  | R  | R  | R  | R  | R  | R   | R  | R  | R      | R     | R  | R  | R  |
|    |    |    |    |    |    |    |    |     |    |    |        |       |    |    |    |
| 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7   | 6  | 5  | 4      | 3     | 2  | 1  | 0  |
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |     |    |    | PartNu | mber0 |    |    |    |
| R  | R  | R  | R  | R  | R  | R  | R  | R R |    |    |        |       |    |    |    |

Address: I2CnBaseAddress + 0xFE0

**Reset:** 0x0000 0024

**Description:** Part Number0 reads back as 0x24.

## I2Cn\_PeriphID1

### I2C peripheral identification register 1

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23        | 22 | 21 | 20 | 19 | 18     | 17     | 16 |
|----|----|----|----|----|----|----|----|-----------|----|----|----|----|--------|--------|----|
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0         | 0  | 0  | 0  | 0  | 0      | 0      | 0  |
| R  | R  | R  | R  | R  | R  | R  | R  | R         | R  | R  | R  | R  | R      | R      | R  |
| 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7         | 6  | 5  | 4  | 3  | 2      | 1      | 0  |
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | Designer0 |    |    |    |    | PartNu | ımber1 |    |
| R  | R  | R  | R  | R  | R  | R  | R  | R         |    |    |    |    | F      | 3      |    |

Address: I2CnBaseAddress + 0xFE4

**Reset:** 0x0000 0000

**Description:** Designer0 and Part Number1 both read back as 0x0.

#### I2Cn\_PeriphID2

#### I2C peripheral identification register 2

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23       | 22 | 21 | 20 | 19 | 18   | 17    | 16 |
|----|----|----|----|----|----|----|----|----------|----|----|----|----|------|-------|----|
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0        | 0  | 0  | 0  | 0  | 0    | 0     | 0  |
| R  | R  | R  | R  | R  | R  | R  | R  | R        | R  | R  | R  | R  | R    | R     | R  |
| 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7        | 6  | 5  | 4  | 3  | 2    | 1     | 0  |
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | Revision |    |    |    |    | Desi | gner1 |    |
| R  | R  | R  | R  | R  | R  | R  | R  | R        |    |    |    |    | F    | ٦     |    |

Address: I2CnBaseAddress + 0xFE8



**Reset:** 0x0000 0018

**Description:** Revision returns the peripheral revision (0x1) and Designer1 reads back as 0x8.

#### I2Cn\_PeriphID3

### I2C peripheral identification register 3

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23  | 22 | 21 | 20      | 19      | 18 | 17 | 16 |
|----|----|----|----|----|----|----|----|-----|----|----|---------|---------|----|----|----|
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0   | 0  | 0  | 0       | 0       | 0  | 0  | 0  |
| R  | R  | R  | R  | R  | R  | R  | R  | R   | R  | R  | R       | R       | R  | R  | R  |
|    |    |    |    |    |    |    |    |     |    |    |         |         |    |    |    |
| 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7   | 6  | 5  | 4       | 3       | 2  | 1  | 0  |
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |     |    |    | Configu | ıration |    |    |    |
| B  | R  | R  | R  | R  | R  | R  | R  | R R |    |    |         |         |    |    |    |

Address: I2CnBaseAddress + 0xFEC

**Reset:** 0x0000 0000

**Description:** Configuration reads back as 0x00.

#### I2Cn\_PCellID0

### I2C PCell identification register 0

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23  | 22 | 21 | 20    | 19     | 18 | 17 | 16 |
|----|----|----|----|----|----|----|----|-----|----|----|-------|--------|----|----|----|
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0   | 0  | 0  | 0     | 0      | 0  | 0  | 0  |
| R  | R  | R  | R  | R  | R  | R  | R  | R   | R  | R  | R     | R      | R  | R  | R  |
| 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7   | 6  | 5  | 4     | 3      | 2  | 1  | 0  |
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |     |    |    | I2CPC | ellID0 |    |    |    |
| R  | R  | R  | R  | R  | R  | R  | R  | R R |    |    |       |        |    |    |    |

Address: I2CnBaseAddress + 0xFF0

**Reset:** 0x0000 000D

**Description:** I2CPCellID0 reads back as 0x0D.

### I2Cn\_PCellID1

### **I2C PCell identification register 1**

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23  | 22 | 21 | 20    | 19     | 18 | 17 | 16 |
|----|----|----|----|----|----|----|----|-----|----|----|-------|--------|----|----|----|
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0   | 0  | 0  | 0     | 0      | 0  | 0  | 0  |
| R  | R  | R  | R  | R  | R  | R  | R  | R   | R  | R  | R     | R      | R  | R  | R  |
| 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7   | 6  | 5  | 4     | 3      | 2  | 1  | 0  |
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |     |    |    | I2CPC | ellID1 |    |    |    |
| В  | B  | B  | B  | B  | B  | B  | B  | R B |    |    |       |        |    |    |    |

Address: I2CnBaseAddress + 0xFF4

**Reset:** 0x0000 00F0



**Description:** I2CPCellID1 reads back as 0xF0.

### I2Cn\_PCellID2

## **I2C PCell identification register 2**

| 3 | 1 3 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23  | 22 | 21 | 20    | 19     | 18 | 17 | 16 |
|---|-----|----|----|----|----|----|----|----|-----|----|----|-------|--------|----|----|----|
| ( | )   | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0   | 0  | 0  | 0     | 0      | 0  | 0  | 0  |
| F | R I | R  | R  | R  | R  | R  | R  | R  | R   | R  | R  | R     | R      | R  | R  | R  |
| 1 | 5 1 | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7   | 6  | 5  | 4     | 3      | 2  | 1  | 0  |
| ( | )   | 0  | 0  | 0  | 0  | 0  | 0  | 0  |     |    |    | I2CPC | ellID2 |    |    |    |
| F | ₹ 1 | R  | R  | R  | R  | R  | R  | R  | R R |    |    |       |        |    |    |    |

Address: I2CnBaseAddress + 0xFF8

**Reset:** 0x0000 0005

**Description:** I2CPCellID2 reads back as 0x05.

### I2Cn\_PCellID3

## **I2C PCell identification register 3**

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23  | 22 | 21 | 20    | 19     | 18 | 17 | 16 |
|----|----|----|----|----|----|----|----|-----|----|----|-------|--------|----|----|----|
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0   | 0  | 0  | 0     | 0      | 0  | 0  | 0  |
| R  | R  | R  | R  | R  | R  | R  | R  | R   | R  | R  | R     | R      | R  | R  | R  |
|    |    |    |    |    |    |    |    |     |    |    |       |        |    |    |    |
| 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7   | 6  | 5  | 4     | 3      | 2  | 1  | 0  |
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |     |    |    | I2CPC | ellID3 |    |    |    |
| B  | R  | R  | R  | R  | R  | R  | R  | B B |    |    |       |        |    |    |    |

Address: I2CnBaseAddress + 0xFFC

**Reset:** 0x0000 00B1

**Description:** I2CPCellID3 reads back as 0xB1.



# 26 1-Wire master (OWM)

# 26.1 OWM register addressing

Register addresses are provided as the 1-Wire<sup>(c)</sup> master base address, OWMBaseAddress, plus the register offset.

The OWMBaseAddress is 0x101E A000.

# 26.2 OWM register summary

Table 56. OWM register list

| Offset | Register      | Description                                           | Page |
|--------|---------------|-------------------------------------------------------|------|
| 0x000  | OWM_CR        | OWM control register                                  | 349  |
| 0x004  | OWM_DR        | OWM data register                                     | 350  |
| 0x008  | OWM_IMSC      | OWM interrupt mask set/clear register                 | 351  |
| 0x00C  | OWM_RIS       | OWM raw interrupt status register                     | 352  |
| 0x010  | OWM_MIS       | OWM masked interrupt status register                  | 353  |
| 0x014  | OWM_ICR       | OWM interrupt clear register                          | 353  |
| 0xFE0  | OWM_PeriphID0 | OWM peripheral identification register 0 (bits 7:0)   | 354  |
| 0xFE4  | OWM_PeriphID1 | OWM peripheral identification register 1 (bits 15:8)  | 354  |
| 0xFE8  | OWM_PeriphID2 | OWM peripheral identification register 2 (bits 23:16) | 355  |
| 0xFEC  | OWM_PeriphID3 | OWM peripheral identification register 3 (bits 31:24) | 355  |
| 0xFF0  | OWM_PCellID0  | OWM PCell identification register 0 (bits 7:0)        | 355  |
| 0xFF4  | OWM_PCellID1  | OWM PCell identification register 1 (bits 15:8)       | 356  |
| 0xFF8  | OWM_PCellID2  | OWM PCell identification register 2 (bits 23:16)      | 356  |
| 0xFFC  | OWM_PCellID3  | OWM PCell identification register 3 (bits 31:24)      | 356  |

c. 1-Wire is a registered trademark of Dallas Semiconductor.

OWM CR

**OWM** control register

### 26.3 OWM register descriptions

#### 20.5 Oww.register descriptions

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23  | 22 | 21 | 20  | 19  | 18   | 17        | 16    |  |
|----|----|----|----|----|----|----|----|-----|----|----|-----|-----|------|-----------|-------|--|
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0   | 0  | 0  | 0   | 0   | 0    | 0         | 0     |  |
| R  | R  | R  | R  | R  | R  | R  | R  | R   | R  | R  | R   | R   | R    | R         | R     |  |
|    |    |    |    |    |    |    |    |     |    |    |     |     |      |           |       |  |
| 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7   | 6  | 5  | 4   | 3   | 2    | 1         | 0     |  |
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | PDR | 0  | 0  | TSL | _OT | 1BIT | 1WMO<br>D | 1WRST |  |
| R  | R  | R  | R  | R  | R  | R  | R  | R   | R  | R  | F   | 3   | RW   | RW        | RW    |  |

Address: OWMBaseAddress + 0x000

**Reset:** 0x0000 0000

**Description:** Configures the 1-wire master (OWM).

PDR Presence detect read. Occurs on a presence detect interrupt. If a presence pulse is detected after a

reset pulse a slave device is detected.

0: no slave device detected 1: slave device detected

TSLOT Bit time slot. Sets the bit slot timing durations. See Table 57 and the datasheet for timing details.

1BIT Single bit mode. Defines if read or write operations are for a single bit or a byte.

0: byte mode, master operates in full byte boundaries. First bit is LSB and last bit is MSB of the byte.

1: single bit mode, only the least significant bit of the transmit/receive register would be sent/received before enabling the interrupt flags that signal the end of the transmission.

1WMOD 1-wire mode. Defines the mode of operation for reading a bit from a slave.

0: master does not pull the bus line low to initiate a bit-read from the slave. Presence detection does not occur after a reset pulse, and PDR is forced to 1.

1: master pulls the bus line low to initiate a bit-read from the slave. Presence detection phase occurs after a reset pulse. The result of this presence detection phase is stored in PDR.

1WRST 1-wire reset. Writing 1 generates a reset on the 1-wire bus. This bit is automatically cleared as soon as the 1-wire reset completes. The 1-wire master sets the presence detect interrupt flag (OWMPDINTR) when the reset is complete and sufficient time has passed for a presence detect to occur. The result of the presence detect is placed in the raw interrupt status bit PDRIS. If a presence detect pulse was received, DPRIS is cleared, otherwise it is set.

0 Reserved for future use. Reading returns 0. Must be written with 0.

**Table 57.** Time slots ( $\tau = 1 \mu s$ )

| TSLOT | Bit time<br>slot<br>(tSLOT) | Write 0<br>time<br>(tW0) | Write 1<br>time<br>(tW1) | Read<br>start<br>(tR0) <sup>(1)</sup> | Read<br>strobe<br>(tRD) | Reset<br>time high<br>(tRSTH) | Reset<br>time low<br>(tRSTL) | Presence<br>detect strobe<br>(tPDS) <sup>(2)</sup> | Time-<br>out <sup>(3)</sup> |
|-------|-----------------------------|--------------------------|--------------------------|---------------------------------------|-------------------------|-------------------------------|------------------------------|----------------------------------------------------|-----------------------------|
| 00    | 11 τ                        | 8 τ                      | 1 τ                      | 1 τ <sup>1)</sup>                     | 2 τ                     | 50 τ                          | 61 τ                         | 3 $\tau^{(3)}$                                     | 6 τ <sup>3)</sup>           |
| 01    | 73 τ                        | 63 τ                     | 6 τ                      | 1 τ <sup>1)</sup>                     | 15 τ                    | 500 τ                         | 488 τ                        | 30 τ <sup>3)</sup>                                 | 60 τ <sup>3)</sup>          |
| 10    | 223 τ                       | 127 τ                    | 6 τ                      | 1 τ <sup>1)</sup>                     | 79 τ                    | 500 τ                         | 488 τ                        | 30 τ <sup>3)</sup>                                 | 60 τ <sup>3)</sup>          |
| 11    | 223 τ                       | 127 τ                    | 6 τ                      | 1 τ <sup>1)</sup>                     | 79 τ                    | 50 τ                          | 223 τ                        | 30 τ <sup>3)</sup>                                 | 360 τ <sup>3)</sup>         |

<sup>1.</sup> Read start phase occurs if OWM\_CR.1WMOD = 1.

<sup>2.</sup> Presence detect phase occurs if OWM\_CR.1WMOD = 1.



3. If OWM\_CR.1WMOD = 1, the 1-wire master waits for a falling edge on the OWMDQ line to be detected after a reset for up to this time-out amount of time. If OWM\_CR.1WMOD = 0, the 1-wire master waits for a falling edge.

| OWN | I_DR |    |    |    |    |    |    |    |    |    |    | OW | M dat | ta reg | gister |
|-----|------|----|----|----|----|----|----|----|----|----|----|----|-------|--------|--------|
| 31  | 30   | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18    | 17     | 16     |
| 0   | 0    | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0     | 0      | 0      |
| R   | R    | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R     | R      | R      |
| 15  | 14   | 13 | 12 | 11 | 10 | 9  | 8  | 7  | 6  | 5  | 4  | 3  | 2     | 1      | 0      |
| 0   | 0    | 0  | 0  | 0  | 0  | 0  | 0  |    |    |    | DA | TA |       |        |        |
| R   | R    | R  | R  | R  | R  | R  | R  |    |    |    | R۱ | N  |       |        |        |

Address: OWMBaseAddress + 0x004

**Reset:** 0x0000 0000

**Description:** Data exchanged with the 1-wire master passes through this data register.

The 1-wire master is double buffered with separate transmit and receive buffers. Writing to this location connects the transmit buffer to the data bus, while reading connects the receive buffer to the data bus.

**To send a byte** on the 1-wire bus, the user writes data to the transmit buffer. This data is then moved to the transmit shift register where it is shifted serially onto the bus LSB first. A new byte of data can then be written to the transmit buffer. As soon as the transmit shift register is empty the data is transferred from the transmit buffer and the process repeats.

Each of these registers has a flag that may be used as interrupt sources. The transmit buffer empty (TBE) flag is set when the transmit buffer is empty and ready to accept a new byte. As soon as a byte is written into the transmit buffer, TBE is cleared. The transmit shift register empty (TEMT) flag is set when the shift register has no data in it and is ready to accept a new byte. As soon as a byte of data is transferred from the transmit buffer, TEMT is cleared and TBE is set. Note that the 1-wire protocol requires a reset before any bus communication.

**Before reading data** from a slave device, the device must be ready to transmit data depending on commands already received from the CPU. Data is retrieved from the bus in a similar fashion to a write operation. The host initiates a read by writing to the transmit buffer.

The data that is then shifted into the receive shift register is the wired-AND of the written data and the data from the slave device.

Therefore in order to read a byte from a slave device the host must write 0xFF.

When the receive shift register is full the data is transferred to the receive buffer where it can be accessed by the host. Additional bytes can now be read by sending 0xFF again.

If the slave device is not ready to transmit, the data received is identical to that which was transmitted.

The receive buffer register can also generate interrupts. The receive buffer flag (RBF) is set when data is transferred from the receive shift register and cleared when the host reads the register. If RBF is set, no further transmissions should be made on the 1-wire bus or data may be lost as the

byte in the receive buffer is overwritten by the next received byte. See the datasheet for operational details. Generating a 1-wire reset on the bus is covered under command operations.

DATA Transmit/receive data.

Read: receive byte (or bit 0 in 1-bit mode) is read.

Write: transmit byte (or bit 0 in 1-bit mode) is written.

0 Reserved for future use. Reading returns 0. Must be written with 0.

#### OWM\_IMSC

#### OWM interrupt mask set/clear register

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22    | 21    | 20         | 19    | 18         | 17    | 16   |
|----|----|----|----|----|----|----|----|----|-------|-------|------------|-------|------------|-------|------|
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0     | 0     | 0          | 0     | 0          | 0     | 0    |
| R  | R  | R  | R  | R  | R  | R  | R  | R  | R     | R     | R          | R     | R          | R     | R    |
| 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7  | 6     | 5     | 4          | 3     | 2          | 1     | 0    |
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | OWLIM | OWSIM | RSRF<br>IM | RBFIM | TSRE<br>IM | TBEIM | PDIM |
| R  | R  | R  | R  | R  | R  | R  | R  | R  | RW    | RW    | RW         | RW    | RW         | RW    | RW   |

Address: OWMBaseAddress + 0x008

**Reset:** 0x0000 0000

**Description:** Interrupt mask set or clear register. Returns the current value of the mask on the

relevant interrupt. A write of 1 to the particular bit sets the mask, enabling the interrupt to be read. A write of 0 clears the corresponding mask. All the bits are cleared to 0

when reset.

OWLIM 1-wire low interrupt (OWLINT) mask.

0: masked 1: not masked

OWSIM 1-wire short interrupt (OWSINT) mask.

0: masked 1: not masked

RSRFIM Receive shift register full interrupt (OWRSRFINT) mask.

0: masked 1: not masked

RBFIM Receive buffer full interrupt (OWRBFINT) mask.

0: masked 1: not masked

TSREIM Transmit shift register empty interrupt (OWTSREINT) mask.

0: masked 1: not masked

TBEIM Transmit buffer empty interrupt (OWTBEINT) mask.

0: masked 1: not masked

PDIM Presence detect interrupt (OWPDINT) mask.

0: masked 1: not masked

0 Reserved for future use. Reading returns 0. Must be written with 0.

#### OWM\_RIS

### **OWM** raw interrupt status register

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22         | 21         | 20          | 19         | 18          | 17         | 16        |
|----|----|----|----|----|----|----|----|----|------------|------------|-------------|------------|-------------|------------|-----------|
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0          | 0          | 0           | 0          | 0           | 0          | 0         |
| R  | R  | R  | R  | R  | R  | R  | R  | R  | R          | R          | R           | R          | R           | R          | R         |
| 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7  | 6          | 5          | 4           | 3          | 2           | 1          | 0         |
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | OWL<br>RIS | OWS<br>RIS | RSRF<br>RIS | RBF<br>RIS | TSRE<br>RIS | TBE<br>RIS | PD<br>RIS |
| R  | R  | R  | R  | R  | R  | R  | R  | R  | RH         | RH         | RH          | RH         | RH          | RH         | RH        |

Address: OWMBaseAddress + 0x00C

**Reset:** 0x0000 0046

**Description:** Returns the raw status of the interrupt prior to masking. A write has no effect.

OWLRIS 1-wire low raw interrupt status. Set after reset.

1: 1-wire line is low while the master is in idle, indicating that a slave device has issued a presence pulse on the 1-wire (OWMDQ) line.

OWSRIS 1-wire short raw interrupt status. Set after reset because GPIO forces the OWM input line low.

1: 1-wire line was low before the master sent out the beginning of a reset or a time slot.

0: 1-wire line was high as expected prior to all resets and time slots.

RSRFRIS Receive shift register full raw interrupt status.

1: a byte of data is waiting in the receive shift register.

0: receive shift register is either empty or currently receiving data. This bit is cleared by the hardware when data in the receive shift register is transferred to the receive buffer.

RBFRIS Receive buffer full raw interrupt status.

1: a byte of data is waiting to be read in the receive buffer.

0: receive buffer has no new data to be read. This bit is cleared when the byte is read from the receive buffer, except if another byte is waiting in the receive shift register when bit RSRFRIS = 1.

TSRERIS Transmit shift register empty raw interrupt status. Set after reset.

1: transmit shift register is empty and is ready to receive the next byte of data from the transmit buffer.

0: transmit shift register is busy sending out data. This bit is cleared when data is transferred from the transmit buffer to the transmit shift register.

TBERIS Transmit buffer empty raw interrupt status. Set after reset.

1: transmit buffer is empty and is ready to receive the next byte of data.

0: transmit buffer is waiting for the transmit shift register to finish sending its current data before updating it. This bit is cleared when data is written to the transmit buffer.

PDRIS Presence detect raw interrupt status.

1: 1-wire reset has been issued and an appropriate amount of time has passed for a presence detect pulse to have occurred.

0: 1-wire reset has not been issued by the master since the previous read of the interrupt register.

0 Reserved for future use. Reading returns 0. Must be written with 0.

#### **OWM MIS OWM** masked interrupt status register 31 30 22 21 20 19 17 29 28 27 26 25 24 23 18 16 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 R R R R R R R R R R R R R R R R 15 14 13 12 11 10 9 8 7 6 5 4 3 2 O ows RSRF TSRE PD OWL RBF TBE 0 0 0 0 0 0 0 0 0 MIS MIS MIS MIS MIS MIS MIS R R R R R R R RH RH RH RH RH RH RH

Address: OWMBaseAddress + 0x010

**Reset:** 0x0000 0000

**Description:** Returns the masked status of the interrupt after masking. A write has no effect.

OWLMIS 1-wire low masked interrupt status: masked interrupt state of the 1-wire low interrupt.

OWSMIS 1-wire short masked interrupt status: masked interrupt state of the 1-wire short interrupt.

RSRFMIS Receive shift register full masked interrupt status: masked interrupt state of the receive shift register full interrupt.

RBFMIS Receive buffer full masked interrupt status: masked interrupt state of the receive buffer full interrupt.

TSREMIS Transmit shift register empty masked interrupt status: masked interrupt state of the transmit shift register empty interrupt.

TBEMIS Transmit buffer empty masked interrupt status: masked interrupt state of the transmit buffer empty interrupt.

PDMIS Presence detect masked interrupt status: masked interrupt state of the presence detect interrupt.

0 Reserved for future use. Reading returns 0. Must be written with 0.

#### OWM\_ICR

#### **OWM** interrupt clear register

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22    | 21    | 20 | 19 | 18 | 17 | 16   |
|----|----|----|----|----|----|----|----|----|-------|-------|----|----|----|----|------|
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0     | 0     | 0  | 0  | 0  | 0  | 0    |
| R  | R  | R  | R  | R  | R  | R  | R  | R  | R     | R     | R  | R  | R  | R  | R    |
| 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7  | 6     | 5     | 4  | 3  | 2  | 1  | 0    |
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | OWLIC | owsic | 0  | 0  | 0  | 0  | PDIC |
| R  | R  | R  | R  | R  | R  | R  | R  | R  | W     | W     | R  | R  | R  | R  | W    |

Address: OWMBaseAddress + 0x014



**Description:** Clears the corresponding interrupt.

OWLIC 1-wire low interrupt clear.

0: no effect 1: corresponding 1-wire low interrupt is cleared

OWSIC 1-wire short interrupt clear.

0: no effect 1: corresponding 1-wire short interrupt is cleared

PDIC Presence detect interrupt clear.

0: no effect 1: corresponding presence detect interrupt cleared

0 Reserved for future use. Reading returns 0. Must be written with 0.

### OWM\_PeriphID0

### **OWM peripheral identification register 0**

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20     | 19    | 18 | 17 | 16 |
|----|----|----|----|----|----|----|----|----|----|----|--------|-------|----|----|----|
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0      | 0     | 0  | 0  | 0  |
| R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R      | R     | R  | R  | R  |
| 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7  | 6  | 5  | 4      | 3     | 2  | 1  | 0  |
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |    |    |    | PartNu | mber0 |    |    |    |
| R  | R  | R  | R  | R  | R  | R  | R  |    |    |    | В      | ł     |    |    |    |

**Address:** OWMBaseAddress + 0xFE0

**Reset:** 0x0000 0023

**Description:** PartNumber0 reads back as 0x23.

#### OWM\_PeriphID1

#### **OWM peripheral identification register 1**

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22   | 21    | 20 | 19 | 18     | 17     | 16 |
|----|----|----|----|----|----|----|----|----|------|-------|----|----|--------|--------|----|
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0    | 0     | 0  | 0  | 0      | 0      | 0  |
| R  | R  | R  | R  | R  | R  | R  | R  | R  | R    | R     | R  | R  | R      | R      | R  |
| 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7  | 6    | 5     | 4  | 3  | 2      | 1      | 0  |
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |    | Desi | gner0 |    |    | PartNu | ımber1 |    |
| R  | R  | R  | R  | R  | R  | R  | R  |    | F    | 3     |    |    | F      | 3      |    |

**Address:** OWMBaseAddress + 0xFE4

**Reset:** 0x0000 0000

**Description:** Designer0 reads back as 0x00. PartNumber1 reads back as 0x00.

#### OWM\_PeriphID2

### **OWM peripheral identification register 2**

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22   | 21   | 20 | 19 | 18   | 17    | 16  |
|----|----|----|----|----|----|----|----|----|------|------|----|----|------|-------|-----|
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0    | 0    | 0  | 0  | 0    | 0     | 0   |
| R  | R  | R  | R  | R  | R  | R  | R  | R  | R    | R    | R  | R  | R    | R     | R   |
| 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7  | 6    | 5    | 4  | 3  | 2    | 1     | 0   |
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |    | Revi | sion |    |    | Desi | gner1 |     |
| R  | R  | R  | R  | R  | R  | R  | R  |    | F    | ₹    |    |    | F    | 3     | · · |

Address: OWMBaseAddress + 0xFE8

**Reset:** 0x0000 0008

**Description:** Revision returns the peripheral revision. Designer1 reads back as 0x08.

### OWM\_PeriphID3

### **OWM peripheral identification register 3**

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20      | 19      | 18 | 17 | 16 |
|----|----|----|----|----|----|----|----|----|----|----|---------|---------|----|----|----|
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0       | 0       | 0  | 0  | 0  |
| R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R       | R       | R  | R  | R  |
| 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7  | 6  | 5  | 4       | 3       | 2  | 1  | 0  |
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |    |    |    | Configu | ıration |    |    |    |
| В  | R  | R  | R  | R  | R  | R  | R  | ,  |    |    | В       | 1       |    |    |    |

Address: OWMBaseAddress + 0xFEC

**Reset:** 0x0000 0000

**Description:** Configuration reads back as 0x00.

#### OWM\_PCellID0

### **OWM PCell identification register 0**

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20    | 19      | 18 | 17 | 16 |
|----|----|----|----|----|----|----|----|----|----|----|-------|---------|----|----|----|
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0     | 0       | 0  | 0  | 0  |
| R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R     | R       | R  | R  | R  |
| 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7  | 6  | 5  | 4     | 3       | 2  | 1  | 0  |
|    |    |    |    |    |    |    |    |    |    |    |       |         |    | •  |    |
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |    |    |    | OWMPO | CellID0 |    |    |    |
| R  | R  | R  | R  | R  | R  | R  | R  |    |    |    | R     | l       |    |    |    |

Address: OWMBaseAddress + 0xFF0

**Reset:** 0x0000 000D **Description:** Returns 0x0D.



#### OWM\_PCellID1

## **OWM PCell identification register 1**

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20    | 19      | 18 | 17 | 16 |
|----|----|----|----|----|----|----|----|----|----|----|-------|---------|----|----|----|
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0     | 0       | 0  | 0  | 0  |
| R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R     | R       | R  | R  | R  |
| 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7  | 6  | 5  | 4     | 3       | 2  | 1  | 0  |
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |    |    |    | OWMPO | CellID1 |    |    |    |
| R  | R  | R  | R  | R  | R  | R  | R  |    |    |    | R     | ł       |    |    |    |

Address: OWMBaseAddress + 0xFF4

**Reset:** 0x0000 00F0 **Description:** Returns 0xF0.

#### OWM\_PCellID2

## **OWM PCell identification register 2**

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20    | 19      | 18 | 17 | 16 |
|----|----|----|----|----|----|----|----|----|----|----|-------|---------|----|----|----|
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0     | 0       | 0  | 0  | 0  |
| R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R     | R       | R  | R  | R  |
| 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7  | 6  | 5  | 4     | 3       | 2  | 1  | 0  |
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |    |    |    | OWMPO | CellID2 |    |    |    |
| R  | R  | R  | R  | R  | R  | R  | R  |    |    |    | В     | }       |    |    | *  |

Address: OWMBaseAddress + 0xFF8

**Reset:** 0x0000 0005 **Description:** Returns 0x05.

### OWM\_PCellID3

## **OWM PCell identification register 3**

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23          | 22 | 21 | 20 | 19 | 18 | 17 | 16 |  |  |  |
|----|----|----|----|----|----|----|----|-------------|----|----|----|----|----|----|----|--|--|--|
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0           | 0  | 0  | 0  | 0  | 0  | 0  | 0  |  |  |  |
| R  | R  | R  | R  | R  | R  | R  | R  | R           | R  | R  | R  | R  | R  | R  | R  |  |  |  |
|    |    |    |    |    |    |    |    |             |    |    |    |    |    |    |    |  |  |  |
| 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7           | 6  | 5  | 4  | 3  | 2  | 1  | 0  |  |  |  |
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | OWMPCellID3 |    |    |    |    |    |    |    |  |  |  |
| R  | R  | R  | R  | R  | R  | R  | R  | R           |    |    |    |    |    |    |    |  |  |  |

Address: OWMBaseAddress + 0xFFC

Reset: 0x0000 00B1

Description: Returns 0xB1.

# 27 SD card interface (SDI)

The device communicates to the system via 32-bit-wide control registers accessible via AMBA rev. 2.0 Peripheral Bus (APB). These registers are listed in *Table 58* and are described in details in the following pages.

# 27.1 SDI register summary

Table 58. SDI register list

| Offset               | Register name | Description                              | Page |
|----------------------|---------------|------------------------------------------|------|
| 0x00                 | SDI_PWR       | SDI Power Control Register               | 358  |
| 0x04                 | SDI_CLKCR     | SDI Clock Control Register               | 359  |
| 0x08                 | SDI_ARG       | SDI Argument Register                    | 360  |
| 0x0C                 | SDI_CMD       | SDI Command Register                     | 361  |
| 0x10                 | SDI_RESPCMD   | SDI Command Response Register            | 362  |
| 0x14                 | SDI_RESP0     | SDI Response Registers 03                | 362  |
| 0x18                 | SDI_RESP1     | SDI Response Registers 03                | 362  |
| 0x1C                 | SDI_RESP2     | SDI Response Registers 03                | 362  |
| 0x20                 | SDI_RESP3     | SDI Response Registers 03                | 362  |
| 0x24                 | SDI_DTIMER    | SDI Data Timer Register                  | 363  |
| 0x28                 | SDI_DLEN      | SDI Data Length Register                 | 363  |
| 0x2C                 | SDI_DCTRL     | SDI Data Control Register                | 363  |
| 0x30                 | SDI_DCOUNT    | SDI Data Counter Register                | 364  |
| 0x34                 | SDI_STA       | SDI Status Register                      | 365  |
| 0x38                 | SDI_ICR       | SDI Interrupt Clear Register             | 366  |
| 0x3C                 | -             | Reserved                                 | 367  |
| 0x40                 | -             | Reserved                                 | 367  |
| 0x48                 | SDI_FIFOCNT   | SDI FIFO Counter Register                | 368  |
| 0x04C<br>to<br>0x07C | -             | Reserved                                 | -    |
| 0x80                 | SDI_FIFO      | SDI Data FIFO Register                   | 368  |
| 0x0C0<br>to<br>0xFDC | -             | Reserved                                 | -    |
| 0xFE0                | SDIPeriphID0  | SDI Peripheral Identification Register 0 | 369  |
| 0xFE4                | SDIPeriphID1  | SDI Peripheral Identification Register 1 | 369  |
| 0xFE8                | SDIPeriphID2  | SDI Peripheral Identification Register 2 | 369  |
| 0xFEC                | SDIPeriphID3  | SDI Peripheral Identification Register 3 | 369  |

ST ERICSSON

Table 58. SDI register list (continued)

| Offset | Register name | Description                         | Page |
|--------|---------------|-------------------------------------|------|
| 0xFF0  | SDIPCellID0   | SDI PCell Identification Register 0 | 370  |
| 0xFF4  | SDIPCellID1   | SDI PCell Identification Register 1 | 370  |
| 0xFF8  | SDIPCellID2   | SDI PCell Identification Register 2 | 370  |
| 0xFFC  | SDIPCellID3   | SDI PCell Identification Register 3 | 371  |

## 27.2 SDI register descriptions

#### SDI\_PWR

#### **SDI Power Control Register**

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20       | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8          | 7       | 6       | 5          | 4         | 3        | 2         | 1 0     |  |
|----|----|----|----|----|----|----|----|----|----|----|----------|----|----|----|----|----|----|----|----|----|----|---|------------|---------|---------|------------|-----------|----------|-----------|---------|--|
|    |    |    |    |    |    |    |    |    |    |    | RESERVED |    |    |    |    |    |    |    |    |    |    |   | DAT74DIREN | FBCLKEN | QAO     | DAT31DIREN | DATODIREN | CMDDIREN | DAT2DIREN | PWRCTRL |  |
|    |    |    |    |    |    |    |    |    |    |    | R        |    |    |    |    |    |    |    |    |    |    |   | R/<br>W    | R/<br>W | R/<br>W | R/<br>W    | R/<br>W   |          | R/<br>W   | R/W     |  |

Address: SDIBaseAddress + 0x00

Type: R/W

**Reset:** 0x00000000

**Description:** The bit assignments of the SDIPWR register are shown below

Note: After a data write, data cannot be written to this register for three MCLK (48 MHz clock that drives the SDI logic) clock periods plus two PCLK (Peripheral bus clock) clock periods.

- [8] **DAT74DIREN:** SDIDAT74DIR Feedback Enable bit. Defines if the direction of SDIDAT[7:4] signals are using or not the SDIDAT74DIR signal:
  - 0: the SDIDAT74DIR signal is not used to control SDIDAT[7:4] signal directions. The SDIDAT74DIR pin can be used in GPIO function.
  - 1: the SDIDAT74DIR signal is used to control SDIDAT[7:4] signal directions. GPIO[?] must be configured in alternate function A for correct behavior.
- [7] **FBCLKEN:** Feedback Clock Enable bit. Determines which signal is used to internally latch the card inputs:
  - 0: the SDICLK signal is used to latch the card inputs
  - 1: the SDIFBCLK signal is used to latch the card inputs. This must be used when the external buffers on card signals have a propagation time of more than 4 ns. The SDIFBCLK pin must then be driven by the SDICLK signal delayed by the in and out propagation times of external buffer.
- [6] **OPD:** SDICMD Output Control bit. Control the output mode of the SDICMD signal:
  - 0: the SDICMD signal is in Push-Pull output mode
  - 1: the SDICMD signal is in Open-Drain output mode

- [5] **DAT31DIREN:** SDIDAT31DIR Feedback Enable bit. Defines if the direction of SDIDAT[3][1] signals are using or not the SDIDAT31DIR signal:
  - 0: the SDIDAT31DIR signals not used to control SDIDAT[3][1] signal directions. The SDIDAT31DIR pin can be used in GPIO function.
  - 1: the SDIDAT31DIR signal is used to control SDIDAT[3][1] signal directions. GPIO[16] must be configured in alternate function A for correct behavior.
- [4] **DATODIREN:** SDIDATODIR Feedback Enable bit. Defines if the direction of SDIDAT[0] signal is using or not the SDIDATODIR signal:
  - 0: the SDIDAT0DIR signal is not used to control SDIDAT[0] signal direction. The SDIDAT0DIR pin can be used in GPIO function.
  - 1: the SDIDAT0DIR signal is used to control SDIDAT[0] signal directions. GPIO[15] must be configured in alternate function A for correct behavior.
- [3] **CMDDIREN:** SDICMDDIR Feedback Enable bit. Defines if the direction of SDICMD signal is using or not the SDICMDDIR signal:
  - 0: the SDICMDDIR signal is not used to control SDICMD signal direction. The SDICMDDIR pin can be used in GPIO function.
  - 1: the SDICMDDIR signal is used to control SDICMD signal directions. GPIO[10] must be configured in alternate function A for correct behavior.
- [2] **DAT2DIREN:** SDIDAT2DIR Feedback Enable bit. Defines if the direction of SDIDAT[2] signals are using or not the SDIDAT2DIR signal
  - 0: the SDIDAT2DIR signal is not used to control SDIDAT[2] signal direction. The SDIDAT2DIR pin can be used in GPIO function.
  - 1: the SDIDAT2DIR signal is used to control SDIDAT[2] signal directions. GPIO[?] must be configured in alternate function A for correct behavior.
- [1:0] **PWRCTRL:** Power Supply Control bits. These bits allow to define the current functional state of the card clock:

00: Power Off: the clock to card is stopped.

01: reserved 10: reserved

11: Power On: the card is clocked.

Note:

After a data write, data cannot be written to this register for three MCLK (48 MHz clock that drives the SDI logic) clock periods plus two PCLK (Peripheral bus clock) clock periods.

#### SDI\_CLKCR

#### SDI Clock Control Register

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22       | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13      | 12 1   | 1 1    | 0 :   | 9       | 8       | / | ь | 5 | 4 | 3      | 2 | <br>U |
|----|----|----|----|----|----|----|----|----|----------|----|----|----|----|----|----|----|----|---------|--------|--------|-------|---------|---------|---|---|---|---|--------|---|-------|
|    |    |    |    |    |    |    |    |    | RESERVED |    |    |    |    |    |    |    |    | NEGEDG  | WIDBUS | RVPASS | -   5 | PWRSAV  | CLKEN   |   |   |   |   | CLKDIV |   |       |
|    |    |    |    |    |    |    |    | ı  | 7        |    |    |    |    |    |    |    |    | R/<br>W | R/W    | P<br>V |       | R/<br>W | R/<br>W |   |   |   | R | R/W    |   |       |

Address: SDIBaseAddress + 0x04

Type: R/W

**Reset:** 0x00000000

**Description:** The SDI\_CLKCR register controls the SDI output clock. While the SD Card or

MultiMediaCard is in identification mode, the SDICLK frequency must be less than

ST ERICSSON 400 kHz. YThe clock frequency can be changed to the maximum card bus frequency when relative card addresses are assigned to all cards. After a data write, data cannot be written to this register for 3 MCLK plus 2 PCLK clock periods.

- [13] NEGEDG: MCICLKOUT dephasing selection bit
  - 0: Command and Data are generated on falling edge of MCICLKOUT (expect at 48MHz)
  - 1: Command and Data are generated on rising edge of MCICLKOUT (this bit must be set only at 48MHz to generate Command and Data on falling edge)
- [12:11] WIDBUS: Wide Bus Mode Enable bit

00: Default bus mode: SDIDAT[0] used.01: 4Wide bus mode: SDIDAT[3:0] used.10: 8Wide bus mode: SDIDAT[7:0] used

- [10] BYPASS: Clock Divider Bypass enable bit
  - 0: Disable bypass: MCLK is divided according CLKDIV value before driving the SDICLK output signal.
  - 1: Enable bypass: MCLK drive directly the SDICLK output signal.
- [9] **PWRSAV:** Power Saving configuration bit. For power saving, the SDICLK clock output can be disabled when the bus is idle by setting this bit:
  - 0: SDICLK clock is always enabled.
  - 1: SDICLK is only enabled when bus is active.
- [8] CLKEN: Clock Enable bit
  - 0: SDICLK is disabled.
  - 1: SDICLK is enabled.
- [7:0] CLKDIV: Clock Divide factor. This field defines the divide factor between the input clock (48 MHz) and the SDICLK output clock:SDICLK frequency = 48 MHz / [CLKDIV + 2].

#### SDI ARG

### **SDI Argument Register**

31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0

CMDARG

R/W

Address: SDIBaseAddress + 0x08

Type: R/W

**Reset:** 0x00000000

**Description:** The SDI\_ARG register contains a 32-bit command argument, which is sent to a card as part of a command message. Table585 shows the bit assignment of the SDI\_ARG

register.

[31:0] **CMDARG:** Command Argument. Command Argument sent to a card as part of a command message. If a command contains an argument, it must be loaded into this register before writing a command to the command register.

### SDI\_CMD

### **SDI Command Register**

| 3 | 1 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23       | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14        | 13  | 12         | 11       | 10     | 9        | 8       | /        | 6        | 5 | 4 | 3         | 2           | 1 | U |
|---|---|----|----|----|----|----|----|----|----------|----|----|----|----|----|----|----|----|-----------|-----|------------|----------|--------|----------|---------|----------|----------|---|---|-----------|-------------|---|---|
|   |   |    |    |    |    |    |    |    | RESERVED |    |    |    |    |    |    |    |    | CE-ATACMD | NEN | ENCMDcompl | RESERVED | CPSMEN | WAITPEND | WAITINT | LONGRESP | WAITRESP |   |   | YACINIOMO | OND NOT THE |   |   |
|   |   |    |    |    |    |    |    |    | R        |    |    |    |    |    |    |    |    | R/<br>W   |     | R/<br>W    | R/<br>W  |        | R/<br>W  | R/<br>W | R/<br>W  | R/<br>W  |   |   | R/        | W           |   |   |

Address: SDIBaseAddress + 0x0C

Type: R/W

**Reset:** 0x00000000

**Description:** The SDI\_CMD register contains the command index and command type bits. The

command index is sent to a card as part of a command message. The command type bits control the Command Path State Machine (CPSM). *Table 59* shows the response

types:

Note: After a data write, data cannot be written to this register for three MCLK (48 MHz clock that drives the SDI logic) clock periods plus two PCLK (Peripheral bus clock) clock periods.

- [14] ATACMD: CE-ATA command. If set CPSM is transferring CMD61
- [13] nIEN: not Interrupt ENABLEif '0 interrupt in CE-ATA device are enabled
- [12] ENCMDcompl: Enable CMD completion. If set command completion signal is enabled
- [11] RESERVED
- [10] CPSMEN: Command Path State Machine (CPSM) Enable bit. If set, CPSM is enabled.
- [9] **WAITPEND:** CPSM Waits for ends of data transfer (CmdPend internal signal)If set, CPSM waits for end of data transfer before it starts sending a command.
- [8] **WAITINT:** CPSM Waits for Interrupt Request. If set, CPSM disables command timeout and waits for an interrupt request.
- [7] LONGRESP: Long Response configuration bit. If set, CPSM receives a 136-bit long response.
- [6] WAITRESP: CPSM Waits for a Response. If set, CPSM waits for a response.
- [5:0] CMDINDEX: Command Index. Command Index is sent to the card as part of a command message.

### Table 59. Command response types

| WAITRESP | LONGRESP | Description                                          |
|----------|----------|------------------------------------------------------|
| 0        | 0        | No response, expect CmdSent flag                     |
| 0        | 1        | No response, expect CmdSent flag                     |
| 1        | 0        | Short response, expect CmdRespEnd or CmdCrcFail flag |
| 1        | 1        | Long response, expect CmdRespEnd or CmdCrcFail flag  |

Note:

MultiMediaCard can send two kinds of response: short response, 48 bits long, or long response, 136 bits long (type R2). SD-Card can send only short responses. Short response format is as showed in Table 60 but the argument can vary according to the type of

response(R1 or R1b, R3, R4, R5, R6 or R6 modified): the software will distinguish the type of response according to the sent command. CE-ATA Devices send only short responses, type R1 or R1b according to the direction of the transfer.

# SDI\_RESPCMD

# **SDI Command Response Register**

31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0

RESERVED

RESPOND

RESPOND

Address: SDIBaseAddress + 0x10

Type: R

**Reset:** 0x00000000

**Description:** The SDI RESPCMD register contains the command index field of the last command

response received. Table588 shows the bit assignment of the SDI\_RESPCMD

register.

[5:0] RESPCMD: Response Command Index. Read-only bit field. Contains the command index of

the last command response received.

### SDI\_RESPx

### SDI Response Registers 0..3 (x= 0 to 3)

31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0

| SDI_RESP0 | CARDSTATUS |
|-----------|------------|
|           | R          |

Address: SDIBaseAddress + 0x14 + 0x4\*x (x=0 to 3)

Type: R

**Reset:** 0x00000000

**Description:** The SDI\_RESP0..3 registers contain the status of a card, which is part of the receive

response. The Card Status size is 32 or 127 bits, depending on the response type.

SDI\_RESP0: [31:0] CARDSTATUS: Card status. See Table 60

#### Table 60. Response Type and SDI\_RESPx registers

| Register  | Short Response    | Long Response          |
|-----------|-------------------|------------------------|
| SDI_RESP0 | Card Status[31:0] | Card Status[127:96]    |
| SDI_RESP1 | Unused            | Card Status[95:64]     |
| SDI_RESP2 | Unused            | Card Status[63:32]     |
| SDI_RESP3 | Unused            | Card Status[31:1]   0b |

Note: The most significant bit of the card status is received first. The SDIRESP3 register LSB is

always 0b.



#### SDI DTIMER

### **SDI Data Timer Register**

31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0

DATATIME R/W

Address: SDIBaseAddress + 0x24

Type: R/W

**Reset:** 0x00000000

**Description:** The SDI\_DTIMER register contains the data timeout period, in card bus clock

periods. Table590 shows the bit assignment of the SDI\_DTIMER register.

A counter loads the value from the SDI\_DTIMER register, and starts decrementing when the *Data Path State Machine* (DPSM) enters the WAIT\_R or BUSY state. If the timer reaches 0 while the DPSM is in either of these states, the timeout status flag is

set.

A data transfer must be written to the data timer register and the data length register

before being written to the data control register.

[31:0] DATATIME: Data Timeout Period. Data timeout period expressed in card bus clock periods.

### SDI\_DLEN

### **SDI Data Length Register**

31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0

| RESERVED | DATALENGTH |
|----------|------------|
| R        | R          |

Address: SDIBaseAddress + 0x28

Type: R

**Reset:** 0x00000000

**Description:** The SDI\_DLEN register contains the number of data bytes to be transferred. The

value is loaded into the data counter when data transfer starts. Table591 shows the

bit assignment of the SDI\_DLEN register

For a block data transfer, the value in the data length register must be a multiple of the

block size (see Section : SDI\_DCTRL).

A data transfer must be written to the data timer register and the data length register

before being written to the data control register.

[24:0] **DATALENGTH:** Data Length Value. Number of data bytes to be transferred.

### SDI\_DCTRL

### **SDI Data Control Register**

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21       | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11       | 10      | 9       | 8       | 7 | 6           | 5 | 4 | 3       | 2       | 1       | 0       |
|----|----|----|----|----|----|----|----|----|----|----------|----|----|----|----|----|----|----|----|----|----------|---------|---------|---------|---|-------------|---|---|---------|---------|---------|---------|
|    |    |    |    |    |    |    |    |    |    | RESERVED |    |    |    |    |    |    |    |    |    | RESERVED | RWMOD   | RWSTOP  | RWSTART |   | חבוסאטט ומט |   |   | DMAEN   | DTMODE  | BIDIB   | DTEN    |
|    |    |    |    |    |    |    |    |    | ı  | 3        |    |    |    |    |    |    |    |    |    | R/<br>W  | R/<br>W | R/<br>W | R/<br>W |   | R/          | w |   | R/<br>W | R/<br>W | R/<br>W | R/<br>W |

Address: SDIBaseAddress + 0x2C

Type: R/W

ST ERICSSON

363/384

**Reset:** 0x00000000

**Description:** The SDI\_DCTRL register control the Data Path State Machine (DPSM). Table592

shows the bit assignment of the SDI\_DCTRL register.

Note: After a data write, data cannot be written to this register for three MCLK (48 MHz clock that drives the SDI logic) clock periods plus two PCLK (Peripheral bus clock) clock periods.

[10] RWMOD: Read Wait Mode

0: Read Wait control by stopping SDICLK1: Read Wait control using SDIDAT[2]

[9] RWSTOP: Read Wait Stop

0: Read Wait in progress if RW Start bit is set

1: Enable for Read Wait stop if RW Start bit is set

- [8] RWSTART: Read Wait Start. If set read wait operation starts
- [7:4] **DBLOCKSIZE:** Data Block Size. Defines the data block length when the block data transfer mode is selected:..

0000: (0) Block length = 20 = 1 byte

0001: Block length = 21 = 2 bytes

1011: (11) Block length = 211 = 2048 bytes

1100: (12) Block length = 212 = 4096 bytes

1101: (13) Block length = 213 = 8192 bytes

1110: (14) Block length = 214 = 16384 bytes

1111: (15) reserved

- [3] DMAEN: DMA Enable bit
  - 0: DMA disabled.
  - 1: DMA enabled.
- [2] DTMODE: Data Transfer Mode selection
  - 0: Block data transfer.
  - 1: Stream data transfer.
- [1] DTDIR: Data Transfer Direction selection
  - 0: From controller to card.
  - 1: From card to controller.
- [0] **DTEN:** Data Transfer Enabled bit. Data transfer starts if 1b is written to the DTEN bit. Depending on the direction bit, DTDIR, the DPSM moves to the WAIT\_S,WAIT\_R state or READWAIT if RW Start is set immediately at the beginning of transfer. You do not need to clear the enable bit after the end of a data transfer but you need to update the MCIDataCtrl to enable a new data transfer

#### SDI DCOUNT

### **SDI Data Counter Register**

31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0

| RESERVED | DATACOUNT |
|----------|-----------|
| R        | R         |

Address: SDIBaseAddress + 0x30

Type: R

**Reset:** 0x00000000

**Description:** The SDI\_DCOUNT register loads the value from the data length register (see section

2758: SDI Data Length Register SDI\_DLEN on page15) when the DPSM moves from IDLE state to the WAIT\_R or WAIT\_S state. As data is transferred, the counter decrements the value until it reaches 0. The DPSM then moves to the IDLE state and the data status end flag, DATAEND, is set. Table593 shows the bit assignment of the

SDI\_DCOUNT register.

Note: This register should be read only when the data transfer is complete.

[24:0] **DATACOUNT:** Data Count Value. When read, returns the number of remaining data bytes to be transferred. Write has no effect.

### SDI\_STA

### SDI Status Register

| 31 | 30 | 29 | 28 2     | 7 26 | 25 | 24 | 23       | 22       | 21     | 20     | 19      | 18      | 17      | 16      | 15       | 14       | 13    | 12    | 11     | 10      | 9        | 8       | /       | 6       | 5       | 4        | 3        | 2        | 1        | Ü        |  |
|----|----|----|----------|------|----|----|----------|----------|--------|--------|---------|---------|---------|---------|----------|----------|-------|-------|--------|---------|----------|---------|---------|---------|---------|----------|----------|----------|----------|----------|--|
|    |    |    | RESERVED |      |    |    | CEATAEND | RESERVED | RXDAVL | TXDAVL | RXFIFOE | TXFIFOE | RXFIFOF | TXFIFOF | RXFIFOBR | TXFIFOBW | RXACT | TXACT | CMDACT | DBCKEND | STBITERR | DATAEND | CMDSENT | CMDREND | RXOVERR | TXUNDERR | DTIMEOUT | CTIMEOUT | DCRCFAIL | CCRCFAIL |  |
|    |    |    | R        |      |    |    | R        | R        | R      | R      | R       | R       | R       | R       | R        | R        | R     | R     | R      | R       | R        | R       | R       | R       | R       | R        | R        | R        | R        | R        |  |

Address: SDIBaseAddress + 0x34

Type: R

**Reset:** 0x00000000

**Description:** The SDI\_STA register is a read-only register. It contains two type of flag:

- Static (bits [23:22,10:0]): These bits remain asserted until they are cleared by writing to the SDICLR register (see section 27512: SDI Interrupt Clear Register SDI\_ICR on page22).
- Dynamic (bits [21:11]): These bits change state depending on the state of the underlying logic (for example, FIFO full and empty flags are asserted and deasserted as data while written to the FIFO).

Note:

The status bits RXFIFOBR and TXFIFOBW replace the status bits RXFIFOHF and TXFIFOHE. They have the same meaning, ie there are at least 8 words in the FIFO and at least 8 words can be written in the FIFO.

- [23] CEATAEND: CE-ATA command completion signal received for CMD61
- [21] RXDAVL: Data available in receive FIFO
- [20] TXDAVL: Data available in transmit FIFO
- [19] **RXFIFOE:** Receive FIFO Empty
- [18] TXFIFOE: Transmit FIFO Empty
- [17] RXFIFOF: Receive FIFO Full
- [16] TXFIFOF: Transmit FIFO Full
- [15] RXFIFOBR: Receive FIFO Burst Readable: there is at least a burst (8 words) in the FIFO.
- [14] **TXFIFOBW:** Transmit FIFO Burst Writable: at least a burst (8 words) can be written in the FIFO
- [13] RXACT: Data receive in progress

[12] **TXACT:** Data transmit in progress

[11] **CMDACT:** Command transfer in progress

[10] **DBCKEND:** Data Block sent/received (CRC check passed)

[9] STBITERR: Start Bit not detected on all data signals in wide bus mode

[8] DATAEND: Data End (Data Counter, SDIDCOUNT, is zero)

[7] CMDSENT: Command Sent (no response required)

[6] **CMDREND:** Command Response received (CRC check passed)

[5] **RXOVERR:** Received FIFO Overrun error

[4] TXUNDERR: Transmit FIFO Underrun error

[3] **DTIMEOUT:** Data Timeout

[2] CTIMEOUT: Command Response Timeout

[1] DCRCFAIL: Data block sent/received (CRC check failed)

[0] CCRCFAIL: Command Response received (CRC check failed)

#### SDI\_ICR

# **SDI Interrupt Clear Register**

| 31 | 30 | 29 | 28       | 27       | 26 | 25 | 24 | 23        | 22       | 21 | 20 | 19 | 18 | 17 | 16       | 15 | 14 | 13 | 12 | 11 | 10       | 9         | 8        | 7        | 6        | 5        | 4         | 3         | 2         | 1        | 0        |
|----|----|----|----------|----------|----|----|----|-----------|----------|----|----|----|----|----|----------|----|----|----|----|----|----------|-----------|----------|----------|----------|----------|-----------|-----------|-----------|----------|----------|
|    |    |    | 01/01010 | nESEN/EU |    |    |    | CEATAENDC | RESERVED |    |    |    |    |    | RESERVED |    |    |    |    |    | DBCKENDC | STBITERRC | DATAENDC | CMDSENTC | CMDRENDC | RXOVERRC | TXUNDERRC | ртімеоитс | CTIMEOUTC | DCRCFAIL | CCRCFAIL |
|    |    |    | F        | 3        |    |    |    | R/<br>W   | R/<br>W  |    |    |    |    |    | R        |    |    |    |    |    | R/<br>W  | R/<br>W   | R/<br>W  | R/<br>W  | R/<br>W  | R/<br>W  | R/<br>W   | R/<br>W   | R/<br>W   | R/<br>W  | R/<br>W  |

Address: SDIBaseAddress + 0x38

Type: R/W

**Reset:** 0x00000000

**Description:** The SDI\_ICR register is a write-only register. Writing a bit with 1b clears the

corresponding bit in the Status register, SDI\_STA. Table595 shows the bit assignment

of the SDI ICR register.

Note: The mask bits for RXFIFOBR and TXFIFOBW replace the mask bits for RXFIFOHF

and TXFIFOHE. They have the same meaning.

[23] **CEATAENDC:** CEATAEND flag Clear bit

[10] DBCKENDC: DBCKEND flag Clear bit

[9] STBITERRC: STBITERR flag Clear bit

[8] DATAENDC: DATAENDC flag Clear bit

[7] CMDSENTC: CMDSENT flag Clear bit

[6] CMDRENDC: CMDREND flag Clear bit

[5] RXOVERRC: RXOVERR flag Clear bit

[4] TXUNDERRC: TXUNDERR flag Clear bit

[3] DTIMEOUTC: DTIMEOUT flag Clear bit

[2] CTIMEOUTC: CTIMEOUT flag Clear bit[1] DCRCFAIL: DCRCFAIL flag Clear bit[0] CCRCFAIL: CCRCFAIL flag Clear bit

### SDI\_MASK

### **SDI Mask Register**

|           | 31 | 30 | 29 | 28          | 27      | 26 | 25 | 24 | 23      | 22       | 21      | 20      | 19     | 18      | 17     | 16     | 15      | 14     | 13      | 12     | 11     | 10     | 9     | 8     | 7     | 6     | 5     | 4       | 3       | 2     | 1       | 0     |
|-----------|----|----|----|-------------|---------|----|----|----|---------|----------|---------|---------|--------|---------|--------|--------|---------|--------|---------|--------|--------|--------|-------|-------|-------|-------|-------|---------|---------|-------|---------|-------|
| SDI_MASK0 |    |    |    | ב<br>ב<br>ב | שאחשפשת |    |    |    | MASK23  | RESERVED | MASK21  | MASK20  | MASK19 | MASK18  | MASK17 | MASK16 | MASK15  | MASK14 | MASK13  | MASK12 | MASK11 | MASK10 | MASK9 | MASK8 | MASK7 | MASK6 | MASK5 | MASK4   | MASK3   | MASK2 | MASK1   | MASKO |
|           |    |    |    | -           | 3       |    |    |    | R/<br>W | R/<br>W  | R/<br>W | R/<br>W |        | R/<br>W | -      |        | R/<br>W | -      | R/<br>W |        |        |        |       |       |       |       |       | R/<br>W | R/<br>W |       | R/<br>W |       |

Address: SDIBaseAddress + 0x3C + 0x4\*x (x=0 to 1)

Type: R/W

**Reset:** 0x00000000

**Description:** There are two interrupt mask registers, SDI\_MASK0 and SDI\_MASK1, one for each

interrupt request signal. The interrupt mask registers determines which status flags generate an interrupt request by setting the corresponding bit to 1b. Table596 shows

the bit assignment of the SDI\_MASK register.

#### Note:

SDI\_MASK0: [23] MASK23: Mask CEATAEND flag SDI\_MASK0: [21] MASK21: Mask RXDAVL flag SDI\_MASK0: [20] MASK20: Mask TXDAVL flag SDI\_MASK0: [19] MASK19: Mask RXFIFOE flag SDI\_MASK0: [18] MASK18: Mask TXFIFOE flag SDI\_MASK0: [17] MASK17: Mask RXFIFOF flag SDI\_MASK0: [16] MASK16: Mask TXFIFOF flag SDI\_MASK0: [15] MASK15: Mask RXFIFOBR flag SDI\_MASK0: [14] MASK14: Mask TXFIFOBW flag SDI\_MASK0: [13] MASK13: Mask RXACT flag SDI\_MASK0: [12] MASK12: Mask TXACT flag SDI\_MASK0: [11] MASK11: Mask CMDACT flag SDI\_MASK0: [10] MASK10: Mask DBCKEND flag SDI\_MASK0: [9] MASK9: Mask STBITERR flag SDI\_MASK0: [8] MASK8: Mask DATAEND flag SDI\_MASK0: [7] MASK7: Mask CMDSENT flag SDI\_MASK0: [6] MASK6: Mask CMDREND flag SDI\_MASK0: [5] MASK5: Mask RXOVERR flag SDI\_MASK0: [4] MASK4: Mask TXUNDERR flag



SDI\_MASK0: [3] MASK3: Mask DTIMEOUT flag SDI\_MASK0: [2] MASK2: Mask CTIMEOUT flag SDI\_MASK0: [1] MASK1: Mask DCRCFAIL flag SDI\_MASK0: [0] MASK0: Mask CCRCFAIL flag

### SDI\_FIFOCNT

## **SDI FIFO Counter Register**

31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 RESERVED DATACOUNT

Address: SDIBaseAddress + 0x48

Type: R

0x0000000 Reset:

**Description:** The SDI\_FIFOCNT register contains the remaining number of words to be written to

> or read from the FIFO. The FIFO counter loads the value from the data length register (see section 2758: SDI Data Length Register SDI\_DLEN on page15) when the Data Transfer Enable bit, DTEN, is set in the Data Control register (SDIDCTRL register). If the data length is not word aligned (multiple of 4), the remaining 1 to 3 bytes are regarded as a word. Table597 shows the bit assignment of the SDI\_FIFOCNT

register.

[23:0] DATACOUNT: Remaining number of words to be written to or read from the FIFO.

### SDI FIFO

### SDI Data FIFO Register

31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 FIFO\_DATA R/W

Address: SDIBaseAddress + 0x80

Type: R/W

0x0000000 Reset:

**Description:** The FIFO contains 32 words. The same FIFO is used in receive and transmit. The

> receive and transmit FIFOs can be read or written through a 32-bit wide register. This register can be accessed by 16 sequential addresses. This allows the CPU to use its load and store multiple operands to read/write to the FIFO (burst). This doesn't allow to access to a specific word in the FIFO. Table 598 shows the bit assignment of the

SDI FIFO register.

[31:0] FIFO\_DATA: Receive and Transmit FIFO data. The FIFO data register can be seen by 16

entries of 32-bit words, from address SDI base + 0x080 to SDI base + 0xBC.

### SDIPeriphID0

### **SDI Peripheral Identification Register 0**

| 3 | 1 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20   | 19  | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5  | 4     | 3    | 2  | 1 | 0 |
|---|------|----|----|----|----|----|----|----|----|----|------|-----|----|----|----|----|----|----|----|----|----|---|---|---|---|----|-------|------|----|---|---|
|   |      |    |    |    |    |    |    |    |    | P  | RESE | RVE | D  |    |    |    |    |    |    |    |    |   |   |   |   | Pa | artNu | ımbe | r0 |   |   |
|   |      |    |    |    |    |    |    |    |    |    | F    | }   |    |    |    |    |    |    |    |    |    |   |   |   |   |    | F     | 3    |    |   |   |

Address: SDIBaseAddress + 0xFE0

Type: R

**Reset:** 0x00000080

**Description:** The SDIPeriphID0-3 registers are four 8-bit registers, that span address location

0xFE0 to 0xFEC. The registers are read-only.

[7:0] PartNumber0: These bits read back as 0x80

### SDIPeriphID1

### **SDI Peripheral Identification Register 1**

31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0

RESERVED

Address: SDIBaseAddress + 0xFE4

Type: R

**Reset:** 0x00000001

**Description:** SDI Peripheral Identification Register 1

[7:4] Designer0: These bits read back as 0x0[3:0] PartNumber1: These bits read back as 0x1

### SDIPeriphID2

### **SDI Peripheral Identification Register 2**

| 31 | 30 | 29 | 20 | 21 | 20 | 25 | 24 | 23 | 22 | 21 | 20  | 19  | 10 | 17 | 10 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 0 | -/ | O    | 5    | 4 | 3 |      | - 1   | 0 |
|----|----|----|----|----|----|----|----|----|----|----|-----|-----|----|----|----|----|----|----|----|----|----|---|---|----|------|------|---|---|------|-------|---|
|    |    |    |    |    |    |    |    |    |    | R  | ESE | RVE | D  |    |    |    |    |    |    |    |    |   |   |    | Revi | sion |   |   | Desi | gner1 |   |
|    |    |    |    |    |    |    |    |    |    |    | F   | 3   |    |    |    |    |    |    |    |    |    |   |   |    | F    | 7    |   |   | F    | 3     |   |

Address: SDIBaseAddress + 0xFE8

Type: R

**Reset:** 0x00000028

Description:

[7:4] Revision: These bits read back as 0x2[3:0] Designer1: These bits read back as 0x8

### SDIPeriphID3

# **SDI Peripheral Identification Register 3**

| 31 | 30       | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13    | 12    | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----|----------|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|-------|-------|----|----|---|---|---|---|---|---|---|---|---|---|
|    | RESERVED |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    | Co | onfig | urati | on |    |   |   |   |   |   |   |   |   |   |   |
|    |          |    |    |    |    |    |    |    |    |    |    | ,  |    |    |    |    |    |       |       |    |    |   |   |   |   |   | _ | _ |   |   |   |

Address: SDIBaseAddress + 0xFEC



Type: R

**Reset:** 0x00000000

**Description:** SDI Peripheral Identification Register 3

[7:0] Configuration: These bits read back as 0x00

#### SDIPCellID0

### **SDI PCell Identification Register 0**

|   | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20   | 19  | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4    | 3      | 2  | 1 | 0 |
|---|----|----|----|----|----|----|----|----|----|----|----|------|-----|----|----|----|----|----|----|----|----|----|---|---|---|---|---|------|--------|----|---|---|
| Ī |    |    |    |    |    |    |    |    |    |    | F  | RESE | RVE | D  |    |    |    |    |    |    |    |    |   |   |   |   | S | DIPC | CellIE | 00 |   |   |
| Ī |    |    |    |    |    |    |    |    |    |    |    | F    | 3   |    |    |    |    |    |    |    |    |    |   |   |   |   |   | F    | 3      |    |   |   |

Address: SDIBaseAddress + 0xFF0

Type: R

**Reset:** 0x0000000D

**Description:** The SDIPCellID0-3 registers are four 8-bit registers, that span address location

0xFF0 to 0xFFC. The registers are read-only.

[7:0] SDIPCeIIIDO: These bits read back as 0x0D

#### SDIPCellID1

### **SDI PCell Identification Register 1**

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20   | 19  | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4    | 3      | 2  | 1 | 0 |
|----|----|----|----|----|----|----|----|----|----|----|------|-----|----|----|----|----|----|----|----|----|----|---|---|---|---|---|------|--------|----|---|---|
|    |    |    |    |    |    |    |    |    |    | F  | RESE | RVE | D  |    |    |    |    |    |    |    |    |   |   |   |   | S | DIPC | CellIC | )1 |   |   |
|    |    |    |    |    |    |    |    |    |    |    | F    | 3   |    |    |    |    |    |    |    |    |    |   |   |   |   |   | F    | 3      |    |   |   |

Address: SDIBaseAddress + 0xFF4

Type: R

**Reset:** 0x000000F0

**Description:** SDI PCell Identification Register 1

[7:0] SDIPCelIID1: These bits read back as 0xF0

### SDIPCellID2

### **SDI PCell Identification Register 2**

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20   | 19  | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4    | 3      | 2  | 1 | 0 |
|----|----|----|----|----|----|----|----|----|----|----|------|-----|----|----|----|----|----|----|----|----|----|---|---|---|---|---|------|--------|----|---|---|
|    |    |    |    |    |    |    |    |    |    | P  | RESE | RVE | D  |    |    |    |    |    |    |    |    |   |   |   |   | S | DIPC | CellIC | )2 |   |   |
|    |    |    |    |    |    |    |    |    |    |    | F    | 3   |    |    |    |    |    |    |    |    |    |   |   |   |   |   | F    | 3      |    |   |   |

Address: SDIBaseAddress + 0xFF8

Type: R

**Reset:** 0x00000005

**Description:** SDI PCell Identification Register 2

[7:0] SDIPCelIID2: These bits read back as 0x05

R

# SDIPCellID3

# **SDI PCell Identification Register 3**

31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0

RESERVED SDIPCeIIID3

Address: SDIBaseAddress + 0xFFC

Type: R

**Reset:** 0x000000B1

**Description:** SDI PCell Identification Register 3

[7:0] SDIPCellID3: These bits read back as 0xB1

R



# 28 Scroll key and keypad encoder (SKE)

# 28.1 SKE register addressing

Register addresses are provided as the SKE base address, SKEBaseAddress, plus the register offset.

The SKEBaseAddress is 0x101E B000.

# 28.2 SKE register summary

The device communicates to the system via registers accessible via a 32-bit width AMBA rev. 2.0 Peripheral Bus (APB).

Table 61. SKE register list

| Offset | Register      | Description                                     | Page |
|--------|---------------|-------------------------------------------------|------|
| 0x000  | SKE_CR        | Control register                                | 373  |
| 0x004  | SKE_VAL0      | Scroll key 0 value register                     | 374  |
| 800x0  | SKE_VAL1      | Scroll key 1 value register                     | 374  |
| 0x00C  | SKE_DBCR      | Scroll key and keypad debounce register         | 375  |
| 0x010  | SKE_IMSC      | Interrupt mask set and clear register           | 376  |
| 0x014  | SKE_RIS       | Raw interrupt status register                   | 376  |
| 0x018  | SKE_MIS       | Masked interrupt status register                | 377  |
| 0x01C  | SKE_ICR       | Interrupt clear register                        | 378  |
| 0x020  | SKE_ASR0      | Keypad autoscan result register 0               | 378  |
| 0x024  | SKE_ASR1      | Keypad autoscan result register 1               | 379  |
| 0x028  | SKE_ASR2      | Keypad autoscan result register 2               | 379  |
| 0x02C  | SKE_ASR3      | Keypad autoscan result register 3               | 380  |
| 0xFE0  | SKE_PeriphID0 | Peripheral identification register (bits 7:0)   | 380  |
| 0xFE4  | SKE_PeriphID1 | Peripheral identification register (bits 15:8)  | 380  |
| 0xFE8  | SKE_PeriphID2 | Peripheral identification register (bits 23:16) | 381  |
| 0xFEC  | SKE_PeriphID3 | Peripheral identification register (bits 31:24) | 381  |
| 0xFF0  | SKE_PCellID0  | PCell identification register (bits 7:0)        | 381  |
| 0xFF4  | SKE_PCellID1  | PCell identification register (bits 15:8)       | 382  |
| 0xFF8  | SKE_PCellID2  | PCell identification register (bits 23:16)      | 382  |
| 0xFFC  | SKE_PCellID3  | PCell identification register (bits 31:24)      | 382  |



SKE control register

SKE CR

# 28.3 SKE register descriptions

### 20.0 OIL register descriptions

|       |       |       |       |       |       |       |       |            |       |    |      |    |            | _     |       |
|-------|-------|-------|-------|-------|-------|-------|-------|------------|-------|----|------|----|------------|-------|-------|
| 31    | 30    | 29    | 28    | 27    | 26    | 25    | 24    | 23         | 22    | 21 | 20   | 19 | 18         | 17    | 16    |
| 0     | 0     | 0     | 0     | 0     | 0     | 0     | 0     | 0          | 0     | 0  | 0    | 0  | 0          | 0     | 0     |
| R     | R     | R     | R     | R     | R     | R     | R     | R          | R     | R  | R    | R  | R          | R     | R     |
| 15    | 14    | 13    | 12    | 11    | 10    | 9     | 8     | 7          | 6     | 5  | 4    | 3  | 2          | 1     | 0     |
| KPOC7 | KPOC6 | KPOC5 | KPOC4 | кросз | KPOC2 | KPOC1 | KPOC0 | KPASO<br>N | KPMLT |    | KPCN |    | KPASE<br>N | SKEN1 | SKEN0 |
| RW    | R          | RW    |    | RW   |    | RW         | RW    | RW    |

Address: SKEBaseAddress + 0x000

**Reset:** 0x0000 0000

**Description:** Contains the enable bit and the debounce interval value.

KPOC[0:7] Keypad output KPCx control. Drives the matrix keypad output signal, KPOx. The KPOCx bits for used columns must be set to 1 to detect the key usage that starts the autoscan sequence or software sequence.

0: KPCx output signal is in HiZ.

1: KPCx output signal is driven low.

KPASON Keypad autoscan on-going flag. Reveals that keypad autoscan process is on going.

0: scan of matrix is completed or key pas autoscan is disabled. Registers SKE\_ASRx can be read.

1: scan of matrix is on going, SKE\_ASRx registers are not valid.

KPMLT Keypad multi key pressed detection enable. Defines if autoscan waits for all keys to be released between matrix scan (to ignore multiple key presses).

0: autoscan waits for all keys to be released before starting a new matrix scan.

1: autoscan restart without waiting until all keys are released.

KPCN Keypad column number. Defines the number of matrix keypad columns to be scanned by the autoscan process. Autoscan process scans asserted low output KPC0 first, and continues up to KPCx, with x = (KPCN -1):

000: autoscan asserts low KPC[0] only (1 column),

001: autoscan asserts low sequentially KPC[0] and KPC[1] (2 columns) and so on until

111: autoscan asserts low sequentially KPC[0], then KPC[1], and so on until KPC[7] (8 columns).

KPASEN Keypad autoscan enable. A read returns the value of the KPASEN bit.

0: all SKE activity is stopped to reduce power consumption, interrupts are cleared, registers SKE\_ASRx remain unchanged. When KPASEN is cleared, the on-going key-pad autoscan is completed. KPASON must be cleared before the keypad autoscan is re-enabled.

1: keypad autoscan is enabled.

SKEN1 Scroll key encoder 1 enable.

0: all activity in scroll key encoder 1 is stopped to reduce power consumption, interrupts are cleared, SKE\_VAL1 remains unchanged. A read returns the value of the SKEN1 bit.

1: scroll key encoder 1 is enabled.

SKEN0 Scroll key encoder 0 enable.

0: all activity in scroll key encoder 0 is stopped to reduce power consumption, interrupts are cleared, SKE\_VAL0 remains unchanged. A read returns the value of the SKEN0 bit.

1: scroll key encoder 0 is enabled.

0 Reserved for future use. Reading returns 0. Must be written with 0.

ST ERICSSON

| SKE  | _VAL0 | )  |    |    |    |    |    |    |    |    |     | SKE  | value | regi | ster 0 |
|------|-------|----|----|----|----|----|----|----|----|----|-----|------|-------|------|--------|
| 31   | 30    | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20  | 19   | 18    | 17   | 16     |
| 0    | 0     | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0   | 0    | 0     | 0    | 0      |
| R    | R     | R  | R  | R  | R  | R  | R  | R  | R  | R  | R   | R    | R     | R    | R      |
| 15   | 14    | 13 | 12 | 11 | 10 | 9  | 8  | 7  | 6  | 5  | 4   | 3    | 2     | 1    | 0      |
| OVF0 | UDF0  | 0  | 0  | 0  | 0  | 0  | 0  |    |    |    | SKE | VAL0 |       |      |        |
| RW   | RW    | R  | R  | R  | R  | R  | R  |    |    |    | R   | W    |       |      |        |

Address: SKEBaseAddress + 0x004

**Reset:** 0x0000 0000

**Description:** Contains overflow and underflow flags and the counter value for scroll key 0.

OVF0 Scroll key 0 overflow flag. Cleared when SKE\_VAL0 register is read or written.

When SKEVAL0 is decrementing from 255 to 0, and if UDF0 flag is cleared, then OVF0 flag is set;

When SKEVAL0 is incrementing from 0 to 255, OVF0 is clear.

UDF0 Scroll key 0 underflow flag. Cleared when SKE\_VAL0 register is read or written.

When SKEVAL0 is incrementing from 0 to 255, and if OVF0 flag is cleared, then UDF0 flag is set;

When SKEVAL0 is decrementing from 255 to 0, UDF0 is clear.

SKEVAL0 Scroll key 0 count value. Count value between 0 and 255 for scroll key 0. Every PCLK clock cycle, this counter value is incremented, decremented or unchanged, depending on the SKA0/SKB0 level change detected after the debouncing logic. An interrupt occurs on each increment/decrement of this counter value (no interrupt when it is changed by software).

When written, the underflow/overflow flags are cleared.

0 Reserved for future use. Reading returns 0. Must be written with 0.

| SKE  | _VAL | 1  |    |    |    |    |    |    |    |    |     | SKE  | value | regis | ster 1 |  |
|------|------|----|----|----|----|----|----|----|----|----|-----|------|-------|-------|--------|--|
| 31   | 30   | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20  | 19   | 18    | 17    | 16     |  |
| 0    | 0    | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0   | 0    | 0     | 0     | 0      |  |
| R    | R    | R  | R  | R  | R  | R  | R  | R  | R  | R  | R   | R    | R     | R     | R      |  |
| 15   | 14   | 13 | 12 | 11 | 10 | 9  | 8  | 7  | 6  | 5  | 4   | 3    | 2     | 1     | 0      |  |
| OVF1 | UDF1 | 0  | 0  | 0  | 0  | 0  | 0  |    |    |    | SKE | VAL1 |       |       |        |  |
| RW   | RW   | R  | R  | R  | R  | R  | R  |    |    |    | R   | W    |       |       |        |  |

Address: SKEBaseAddress + 0x008

**Reset:** 0x0000 0000



**Description:** Contains overflow and underflow flags and the counter value for scroll key 1.

OVF1 Scroll key 1 overflow flag. Cleared when SKE\_VAL1 register is read or written.

When SKEVAL1 is decrementing from 255 to 0, and if UDF1 flag is clear, then OVF1 flag is set; When SKEVAL1 is incrementing from 0 to 255, OVF1 is clear.

UDF1 Scroll key 1 underflow flag. Cleared when SKE\_VAL1 register is read or written.

When SKEVAL1 is incrementing from 0 to 255, and if OVF1 flag is clear, then UDF1 flag is set; When SKEVAL1 is decrementing from 255 to 0, UDF1 is clear.

SKEVAL1 Scroll key 1 count value. Count value between 0 and 255 for scroll key 1. Every CLK32K clock cycle, this counter value is incremented, decremented or unchanged, depending on the SKA1/SKB1 level change detected after the debouncing logic. An interrupt occurs on each increment/decrement of this counter value (no interrupt when it is changed by software).

When written, the underflow/overflow flags are cleared.

0 Reserved for future use. Reading returns 0. Must be written with 0.

### SKE\_DBCR

### SKE debounce register

| 31 | 30 | 29 | 28  | 27  | 26 | 25 | 24 | 23 | 22 | 21 | 20  | 19  | 18 | 17 | 16 |
|----|----|----|-----|-----|----|----|----|----|----|----|-----|-----|----|----|----|
| 0  | 0  | 0  | 0   | 0   | 0  | 0  | 0  | 0  | 0  | 0  | 0   | 0   | 0  | 0  | 0  |
| R  | R  | R  | R   | R   | R  | R  | R  | R  | R  | R  | R   | R   | R  | R  | R  |
| 15 | 14 | 13 | 12  | 11  | 10 | 9  | 8  | 7  | 6  | 5  | 4   | 3   | 2  | 1  | 0  |
|    |    |    | KPI | OBC |    |    |    |    |    |    | SKE | DBC |    |    |    |
|    |    |    | R   | W   |    |    |    |    |    |    | R   | W   |    |    |    |

Address: SKEBaseAddress + 0x00C

Reset: 0x0000 6666

**Description:** Contains the debounce interval values for the scroll key encoder and the keypad

keypress detection.

KPDBC Keypad debounce interval. Defines the debounce interval for both scroll keys in 32/32.768 ms steps

(almost 1 ms).

0x00: by-passed 0x01: 1 x (32/32.768) ms (almost 1 ms) 0x66: 102 x (32/32.768) ms (almost 100 ms) 0xFF: 255 x (32/32.768) ms (almost 250 ms)

SKEDBC Scroll key debounce interval. Defines the debounce interval for both scroll keys in 32/32.768 ms

steps (almost 1 ms).

0x00: by-passed 0x01: 1 x (32/32.768) ms (almost 1 ms) 0x66: 102 x (32/32.768) ms (almost 100 ms) 0xFF: 255 x (32/32.768) ms (almost 250 ms)

0 Reserved for future use. Reading returns 0. Must be written with 0.



### SKE IMSC

### SKE interrupt mask register

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19    | 18    | 17         | 16         |
|----|----|----|----|----|----|----|----|----|----|----|----|-------|-------|------------|------------|
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0     | 0     | 0          | 0          |
| R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R     | R     | R          | R          |
| 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7  | 6  | 5  | 4  | 3     | 2     | 1          | 0          |
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | KPIMS | KPIMA | SKEIM<br>1 | SKEIM<br>0 |
| R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | RW    | RW    | RW         | RW         |

Address: SKEBaseAddress + 0x010

**Reset:** 0x0000 0000

**Description:** Controls the masking of the interrupt generated by the SKE. Reading this register

returns the current value of the mask on the SKE interrupt. This register is cleared

upon a power-on reset only (PORn).

KPIMS Keypad interrupt enable. Enables generation of interrupt to VIC for matrix keypad in software scan mode (*SKE\_CR*.KPASEN=0).

KPIMA Keypad interrupt enable. Enables generation of interrupt to VIC for matrix keypad in autoscan mode (SKE\_CR.KPASEN=0).

SKEIM1 Scroll key 1 interrupt enable. Enables generation of interrupt to VIC for scroll key 1. Any change of (debounced) SKA1/SKB1 inputs causing a change in register *SKE\_VAL0/1* triggers an interrupt to the VIC when this bit is set to 1.

SKEIM0 Scroll key 0 interrupt enable. Enables generation of interrupt to VIC for scroll key 0. Any change of (debounced) SKA0/SKB0 inputs causing a change in register SKE\_VAL triggers an interrupt to the VIC when this bit is set to 1.

 $\,\,$  0  $\,$  Reserved for future use. Reading returns 0. Must be written with 0.

### SKE\_RIS

### SKE raw interrupt status register

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19         | 18         | 17          | 16          |
|----|----|----|----|----|----|----|----|----|----|----|----|------------|------------|-------------|-------------|
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0          | 0          | 0           | 0           |
| R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R          | R          | R           | R           |
|    |    |    |    |    |    |    |    |    |    |    |    |            |            |             |             |
| 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7  | 6  | 5  | 4  | 3          | 2          | 1           | 0           |
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | KPRIS<br>S | KPRIS<br>A | SKE<br>RIS1 | SKE<br>RIS0 |
| R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R          | R          | R           | R           |

Address: SKEBaseAddress + 0x014

**Reset:** 0x0000 0000



**Description:** Returns the current raw status value of the corresponding interrupt prior to masking. A write has no effect.

KPRISS Keypad raw interrupt status software mode. The raw interrupt state (prior to masking) of matrix keypad in software mode (*SKE\_CR*.KPASEN=0). This bit is set to 1 as long as keypad activity is detected (after debouncing). Keypad interrupt clear bit *SKE\_ICR*.KPIC does not clear this bit. KPRISS and KPRISA interrupts are mutually exclusive

KPRISA Keypad raw interrupt status autoscan mode. The raw interrupt state (prior to masking) of matrix keypad in software mode (SKE\_CR.KPASEN=0). This bit is set to 1 by each keyboard scan cycle which ends with a stable key pad. This bit remains set as long as keypad activity is detected. Keypad interrupt clear bit SKE\_ICR.KPIC does not clear this bit.

SKERIS1 Scroll key 1 raw interrupt status. The raw interrupt state (prior to masking) of scroll key 1 interrupt.

SKERISO Scroll key 0 raw interrupt status. The raw interrupt state (prior to masking) of scroll key 0 interrupt.

0 Reserved for future use. Reading returns 0. Must be written with 0.

### SKE\_MIS

# SKE masked interrupt status register

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19         | 18         | 17          | 16          |
|----|----|----|----|----|----|----|----|----|----|----|----|------------|------------|-------------|-------------|
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0          | 0          | 0           | 0           |
| R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R          | R          | R           | R           |
| 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7  | 6  | 5  | 4  | 3          | 2          | 1           | 0           |
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | KPMIS<br>S | KPMIS<br>A | SKE<br>MIS1 | SKE<br>MIS0 |
| R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R          | R          | R           | R           |

Address: SKEBaseAddress + 0x018

**Reset:** 0x0000 0000

**Description:** Returns the current masked status value (after masking) of the corresponding

interrupt. A write has no effect.

KPMISS Keypad masked interrupt status software mode. The masked interrupt state of matrix keypad in software mode (*SKE\_CR*.KPASEN=0). Clearing the keypad interrupt with *SKE\_ICR*.KPICS clears KPMISS bit, while KPRISS can remain set as long as a key is pressed.

KPMISA Keypad masked interrupt status autoscan mode. The masked interrupt state of matrix keypad in autoscan mode (SKE\_CR.KPASEN=0). Clearing the keypad interrupt with SKE\_ICR.KPICA clears KPMISA bit, while KPRISA can remain set as long as a key is pressed.

SKEMIS1 Scroll key 1 masked interrupt status. The masked interrupt status of scroll key 1 interrupt.

SKEMISO Scroll key 0 masked interrupt status. The masked interrupt status of scroll key 0 interrupt.

0 Reserved for future use. Reading returns 0. Must be written with 0.

ST ERICSSON

# SKE\_ICR

### SKE interrupt clear register

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19    | 18    | 17         | 16         |
|----|----|----|----|----|----|----|----|----|----|----|----|-------|-------|------------|------------|
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0     | 0     | 0          | 0          |
| R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R     | R     | R          | R          |
| 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7  | 6  | 5  | 4  | 3     | 2     | 1          | 0          |
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | KPICS | KPICA | SKE<br>IC1 | SKE<br>IC0 |
| R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | RW    | RW    | RW         | RW         |

Address: SKEBaseAddress + 0x01C

**Reset:** 0x0000 0000

**Description:** Writing a bit with 1 clears the corresponding interrupt. Writing with 0 has no effect.

KPICS Keypad interrupt clear. Clears the masked interrupt state of matrix keypad in software mode (SKE\_MIS.KPMIS), but does not clear KPRIS bit that remains set as long as a key is pressed. Reading returns 0.

Writing 0: no effect 1: clears the interrupt

KPICA Keypad interrupt clear. Clears the masked interrupt state of matrix keypad in autoscan mode (SKE\_MIS.KPMIS), but does not clear KPRIS bit that remains set as long as a key is pressed. Reading returns 0.

Writing 0: no effect 1: clears the interrupt

SKEIC1 Scroll key 1 interrupt clear clears the scroll key 1 interrupt. Reading returns 0.

Writing 0: no effect 1: clears the interrupt

SKEIC0 Scroll key 0 interrupt clear clears the scroll key 0 interrupt. Reading returns 0.

Writing 0: no effect 1: clears the interrupt

0 Reserved for future use. Reading returns 0. Must be written with 0.

### SKE\_ASR0

### SKE autoscan result register 0

| 31 | 30 | 29 | 28   | 27   | 26 | 25 | 24 | 23 | 22 | 21 | 20  | 19   | 18 | 17 | 16 |
|----|----|----|------|------|----|----|----|----|----|----|-----|------|----|----|----|
| 0  | 0  | 0  | 0    | 0    | 0  | 0  | 0  | 0  | 0  | 0  | 0   | 0    | 0  | 0  | 0  |
| R  | R  | R  | R    | R    | R  | R  | R  | R  | R  | R  | R   | R    | R  | R  | R  |
|    |    |    |      |      |    |    |    |    |    |    |     |      |    |    |    |
| 15 | 14 | 13 | 12   | 11   | 10 | 9  | 8  | 7  | 6  | 5  | 4   | 3    | 2  | 1  | 0  |
|    |    |    | KPR' | VAL1 |    |    |    |    |    |    | KPR | VAL0 |    |    |    |
|    |    |    | R'   | W    |    |    |    |    |    |    | R   | W    |    |    |    |

Address: SKEBaseAddress + 0x020

**Reset:** 0x0000 0000

**Description:** SKE\_ASR[0:3] registers contain the row values captured from the autoscan process.

Each register SKE ASRx contains two row values, first one (lower byte), is the row

value for column  $(2^*x)$ , the second one (upper byte) is the row value for column  $(2^*x+1)$ .

KPRVAL[0:7] Autoscan keypad row defines the inverted levels captured on KPI[7:0] signals when matrix keypad column y (y = 0 to 7), that is, KPO[y] signal, was asserted low during the autoscan process.

The LSB correspond to inverted level on KPI[0], the MSB correspond to inverted level on KPI[7].

0 Reserved for future use. Reading returns 0. Must be written with 0.

### SKE\_ASR1

### SKE autoscan result register 1

| 31              | 30 | 29 | 28 | 27  | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19  | 18 | 17 | 16 |
|-----------------|----|----|----|-----|----|----|----|----|----|----|----|-----|----|----|----|
| 0               | 0  | 0  | 0  | 0   | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0   | 0  | 0  | 0  |
| R               | R  | R  | R  | R   | R  | R  | R  | R  | R  | R  | R  | R   | R  | R  | R  |
| 15              | 14 | 13 | 12 | 11  | 10 | 9  | 8  | 7  | 6  | 5  | 4  | 3   | 2  | 1  | 0  |
| KPRVAL3 KPRVAL2 |    |    |    |     |    |    |    |    |    |    |    |     |    |    |    |
|                 |    |    | -  | 141 |    |    |    |    |    |    |    | 147 |    |    |    |

RW RW

Address: SKEBaseAddress + 0x024

**Reset:** 0x0000 0000

**Description:** See register *SKE\_ASR0* description.

### SKE\_ASR2

## SKE autoscan result register 2

| 31 | 30 | 29 | 28  | 27   | 26 | 25 | 24 | 23 | 22 | 21 | 20  | 19   | 18 | 17 | 16 |
|----|----|----|-----|------|----|----|----|----|----|----|-----|------|----|----|----|
| 0  | 0  | 0  | 0   | 0    | 0  | 0  | 0  | 0  | 0  | 0  | 0   | 0    | 0  | 0  | 0  |
| R  | R  | R  | R   | R    | R  | R  | R  | R  | R  | R  | R   | R    | R  | R  | R  |
| 15 | 14 | 13 | 12  | 11   | 10 | 9  | 8  | 7  | 6  | 5  | 4   | 3    | 2  | 1  | 0  |
|    |    |    | KPR | VAL5 |    |    |    |    |    |    | KPR | VAL4 |    |    |    |
| -  |    |    | R   | W    |    |    |    |    |    |    | R   | W    |    |    |    |

Address: SKEBaseAddress + 0x028

**Reset:** 0x0000 0000

**Description:** See register *SKE\_ASR0* description.



### SKE\_ASR3

# SKE autoscan result register 3

| 31 | 30 | 29 | 28   | 27   | 26 | 25 | 24 | 23 | 22 | 21 | 20  | 19   | 18 | 17 | 16 |
|----|----|----|------|------|----|----|----|----|----|----|-----|------|----|----|----|
| 0  | 0  | 0  | 0    | 0    | 0  | 0  | 0  | 0  | 0  | 0  | 0   | 0    | 0  | 0  | 0  |
| R  | R  | R  | R    | R    | R  | R  | R  | R  | R  | R  | R   | R    | R  | R  | R  |
| 15 | 14 | 13 | 12   | 11   | 10 | 9  | 8  | 7  | 6  | 5  | 4   | 3    | 2  | 1  | 0  |
|    |    |    | KPR' | VAL7 |    |    |    |    |    |    | KPR | VAL6 |    |    |    |
|    |    |    | R    | W    |    |    |    |    |    |    | R   | W    |    |    |    |

Address: SKEBaseAddress + 0x02C

**Reset:** 0x0000 0000

**Description:** See register *SKE\_ASR0* description.

# SKE\_PeriphID0

# SKE peripheral identification register 0

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20     | 19    | 18 | 17 | 16 |
|----|----|----|----|----|----|----|----|----|----|----|--------|-------|----|----|----|
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0      | 0     | 0  | 0  | 0  |
| R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R      | R     | R  | R  | R  |
| 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7  | 6  | 5  | 4      | 3     | 2  | 1  | 0  |
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |    |    |    | PartNu | mber0 |    |    |    |
| R  | R  | R  | R  | R  | R  | R  | R  |    |    |    | В      |       |    |    |    |

Address: SKEBaseAddress + 0xFE0

**Reset:** 0x0000 0070

**Description:** PartNumber0 returns 0x70.

# SKE\_PeriphID1

# SKE peripheral identification register 1

| 31    | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22   | 21    | 20 | 19 | 18     | 17     | 16 |
|-------|----|----|----|----|----|----|----|----|------|-------|----|----|--------|--------|----|
| 0     | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0    | 0     | 0  | 0  | 0      | 0      | 0  |
| <br>R | R  | R  | R  | R  | R  | R  | R  | R  | R    | R     | R  | R  | R      | R      | R  |
|       |    |    |    |    |    |    |    |    |      |       |    |    |        |        |    |
| 15    | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7  | 6    | 5     | 4  | 3  | 2      | 1      | 0  |
| 0     | 0  | 0  | 0  | 0  | 0  | 0  | 0  |    | Desi | gner0 |    |    | PartNu | ımber1 |    |
| R     | R  | R  | R  | R  | R  | R  | R  |    | F    | 3     |    |    | F      | 3      |    |

Address: SKEBaseAddress + 0xFE4

**Reset:** 0x0000 0000

**Description:** Designer0 returns 0x00. PartNumber1 returns 0x00.

ST ERICSSON

### SKE\_PeriphID2

# SKE peripheral identification register 2

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22   | 21    | 20 | 19 | 18    | 17    | 16 |
|----|----|----|----|----|----|----|----|----|------|-------|----|----|-------|-------|----|
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0    | 0     | 0  | 0  | 0     | 0     | 0  |
| R  | R  | R  | R  | R  | R  | R  | R  | R  | R    | R     | R  | R  | R     | R     | R  |
| 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7  | 6    | 5     | 4  | 3  | 2     | 1     | 0  |
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |    | Revi | ision |    |    | Desig | gner1 |    |
| R  | R  | R  | R  | R  | R  | R  | R  |    | F    | 3     |    |    | F     | 3     |    |

Address: SKEBaseAddress + 0xFE8

**Reset:** 0x0000 0018

**Description:** Revision returns 0x01. Designer1 returns 0x08.

# SKE\_PeriphID3

# SKE peripheral identification register 3

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20      | 19      | 18 | 17 | 16 |
|----|----|----|----|----|----|----|----|----|----|----|---------|---------|----|----|----|
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0       | 0       | 0  | 0  | 0  |
| R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R       | R       | R  | R  | R  |
| 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7  | 6  | 5  | 4       | 3       | 2  | 1  | 0  |
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |    |    |    | Configu | ıration |    |    |    |
| R  | R  | R  | R  | R  | R  | R  | R  |    |    |    | R       | }       |    |    |    |

Address: STn8815 Base + 0xFEC

**Reset:** 0x0000 0000

**Description:** Configuration returns 0x00.

# SKE\_PCellID0

# SKE PCell identification register 0

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20    | 19      | 18 | 17 | 16 |
|----|----|----|----|----|----|----|----|----|----|----|-------|---------|----|----|----|
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0     | 0       | 0  | 0  | 0  |
| R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R     | R       | R  | R  | R  |
|    |    |    |    |    |    |    |    |    |    |    |       |         |    |    |    |
| 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7  | 6  | 5  | 4     | 3       | 2  | 1  | 0  |
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |    |    |    | SKEPC | cellID0 |    |    |    |
| R  | R  | R  | R  | R  | R  | R  | R  |    |    |    | R     | ì       |    |    |    |

Address: SKEBaseAddress + 0xFF0

**Reset:** 0x0000 000D

**Description:** SKEPCellID0 returns 0x0D.

ST ERICSSON

381/384

# SKE\_PCellID1

# SKE PCell identification register 1

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20    | 19      | 18 | 17 | 16 |
|----|----|----|----|----|----|----|----|----|----|----|-------|---------|----|----|----|
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0     | 0       | 0  | 0  | 0  |
| R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R     | R       | R  | R  | R  |
| 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7  | 6  | 5  | 4     | 3       | 2  | 1  | 0  |
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |    |    |    | SKEPC | cellID1 |    |    |    |
| R  | R  | R  | R  | R  | R  | R  | R  |    |    |    | R     | ł       |    |    |    |

Address: SKEBaseAddress + 0xFF4

**Reset:** 0x0000 00F0

**Description:** SKEPCellID1 returns 0xF0.

### SKE\_PCellID2

# **SKE PCell identification register 2**

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20    | 19      | 18 | 17 | 16 |
|----|----|----|----|----|----|----|----|----|----|----|-------|---------|----|----|----|
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0     | 0       | 0  | 0  | 0  |
| R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R     | R       | R  | R  | R  |
| 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7  | 6  | 5  | 4     | 3       | 2  | 1  | 0  |
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |    |    |    | SKEPC | cellID2 |    |    |    |
| R  | R  | R  | R  | R  | R  | R  | R  |    |    |    | В     | 1       |    |    |    |

Address: SKEBaseAddress + 0xFF8

**Reset:** 0x0000 0005

**Description:** SKEPCellID2 returns 0x05.

# SKE\_PCellID3

# **SKE PCell identification register 3**

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23          | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
|----|----|----|----|----|----|----|----|-------------|----|----|----|----|----|----|----|
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0           | 0  | 0  | 0  | 0  | 0  | 0  | 0  |
| R  | R  | R  | R  | R  | R  | R  | R  | R           | R  | R  | R  | R  | R  | R  | R  |
| 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7           | 6  | 5  | 4  | 3  | 2  | 1  | 0  |
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | SKEPCellID3 |    |    |    |    |    |    |    |
| R  | R  | R  | R  | R  | R  | R  | R  | R           |    |    |    |    |    |    |    |

Address: SKEBaseAddress + 0xFFC

**Reset:** 0x0000 00B1

SKEPCellID3 returns 0xB1.



RM0040 Revision history

# 29 Revision history

Table 62. Document revision history

| Date        | Revision | Changes          |
|-------------|----------|------------------|
| 12-Oct-2009 | 1        | Initial release. |

#### Please Read Carefully:

The contents of this document are subject to change without prior notice. ST-Ericsson makes no representation or warranty of any nature whatsoever (neither expressed nor implied) with respect to the matters addressed in this document, including but not limited to warranties of merchantability or fitness for a particular purpose, interpretability or interoperability or, against infringement of third party intellectual property rights, and in no event shall ST-Ericsson be liable to any party for any direct, incidental and or consequential damages and or loss whatsoever (including but not limited to monetary losses or loss of data), that might arise from the use of this document or the information in it.

ST-Ericsson and the ST-Ericsson logo are trademarks of the ST-Ericsson group of companies or used under a license from STMicroelectronics NV or Telefonaktiebolaget LM Ericsson.

All other names are the property of their respective owners.

© ST-Ericsson, 2009 - All rights reserved

Contact information at www.stericsson.com under Contacts

www.stericsson.com

