# Computer Organization Lab 2: Single Cycle CPU - Simple Edition

Due: 2021/5/2

#### 1. Goal

Utilizing the ALU in Lab1 to implement a simple single cycle CPU (Not required. See Appendix.). CPU is the most important unit in computer system. Read the document carefully and do the lab, and you will have elementary knowledge of a MIPS CPU.

## 2. Homework Requirement

- a. Please use Vivado as your HDL simulator(if the execution result in your environment is different from ours, you need to bring your laptop to the lab and demo it to us).
- b. Please attach student IDs as comments at the top of each file.
- c. The file type of your report should be PDF.
- d. Please add the files listed below into one directory named "your\_student\_id", and zip it as "your student id.zip".

The file structure in this lab should be (for example, id=310551072):

- e. Please do not add unnecessary or given files(like .txt, testbench.v, Instr\_Memory.v, ProgramCounter.v, Reg\_File.v) and folders (like .DS Store, MACOSX).
- f. Program Counter, Instruction Memory, Register File and Testbench are given (don't need to modify these files).
- g. Instruction set: the following instructions have to be executable in your CPU design, and we will use some hidden cases to further evaluate your design.

| Instructio<br>n | Name                             | Example        | Meaning                                 | Op<br>Field | Function<br>Field |
|-----------------|----------------------------------|----------------|-----------------------------------------|-------------|-------------------|
| add             | Addition                         | add r1,r2,r3   | r1=r2+r3                                | 0           | 32 (0x20)         |
| addi            | Add Immediate                    | addi r1,r2,100 | r1=r2+100                               | 8           | 0                 |
| sub             | Subtraction                      | sub r1,r2,r3   | r1=r2-r3                                | 0           | 34 (0x22)         |
| and             | Logic AND                        | and r1,r2,r3   | r1=r2&r3                                | 0           | 36 (0x24)         |
| or              | Logic OR                         | or r1,r2,r3    | r1=r2 r3                                | 0           | 37 (0x25)         |
| slt             | Set on Less Than                 | slt r1,r2,r3   | if(r2 <r3) r1="1&lt;br">else r1=0</r3)> | 0           | 42 (0x2a)         |
| slti            | Set on Less<br>Than<br>Immediate | slti r1,r2,10  | if(r2<10) r1=1<br>else r1=0             | 10<br>(0xa) | 0                 |
| beq             | Branch on Equal                  | beq r1,r2,25   | if(r1==r2)<br>goto PC+4+100             | 4           | 0                 |

- h. Any work by fraud will absolutely get 0 point.
- i. If you don't follow the architecture diagram, you'll get 0 point.

## 3. Architecture Diagram



Top module: Simple\_Single\_CPU

Notice that every component in the diagram has a corresponding module(.v).

## 4. Test

There are 2 test patterns, CO\_P2\_test\_data1.txt, CO\_P2\_test\_data2.txt. You need to add these two files as simulation sources.

The default pattern is the first one. Please change the column 39 in the file "Instr Memory.v" if you want to test another case:

\$readmemb("CO\_P2\_test\_data1.txt", Instr\_Mem)

The following are the assembly code for the test patterns:

| Case 1        | Case 2        |
|---------------|---------------|
| addi r1,r0,10 | addi r6,r0,2  |
| addi r2,r0,4  | addi r7,r0,14 |
| slt r3,r1,r2  | and r8,r6,r7  |
| beq r3,r0,1   | or r9,r6,r7   |

| add r4,r1,r2   | addi r6,r6,-1 |
|----------------|---------------|
| sub r5, r1, r2 | slti r1,r6,1  |
|                | beq r1,r0,-5  |
| Result         | Result        |
|                |               |

We will show the execution results on the terminal.

Besides, the file "CO\_P2\_Result.txt" will be generated after executing the testbench. You can also check your answer with it. The default path of "CO\_P2\_Result.txt" will be "Your\_project\_directory/Your\_project\_name.sim/sim\_1/behave/xsim/CO\_P2\_Result.txt", like following

D:/Verilog/Lab2/Lab2.sim/sim 1/behave/xsim/CO P2 Result.txt

(For the ones who can't read testcase txt files or dump result txt file, please <u>change</u> <u>the relative path in testbench and instr\_memory file to absolute path.</u>) like following "C:/Users/Joinet/Downloads/CO\_Lab2/CO\_Lab2/testcase/CO\_P2\_test\_data1.txt" Remember to use forward slash.

#### 5. Grade

a. **Total:** 100 points (plagiarism will get 0 point)

• Report: 20 points

Hardware design: 80 points

b. Late submission: Score \* 0.8 before 5/9. After 5/9, you will get 0.

c. Wrong format: 10 points punishment

## 6. Q&A

If you have any question, it is recommended to ask in the Facebook discussion forum.

# 7. Appendix

In this lab, you can use a behavioral 32-bit ALU. Here is the example of an 32-bit from the textbook:



FIGURE C.5.14 The symbol commonly used to represent an ALU, as shown in Figure C.5.12. This symbol is also used to represent an adder, so it is normally labeled either with ALU or Adder.

```
module MIPSALU (ALUCt1, A, B, ALUOut, Zero);
   input [3:0] ALUCtl;
   input [31:0] A,B;
   output reg [31:0] ALUOut;
   output Zero:
   assign Zero - (ALUOut--0); //Zero is true if ALUOut is 0
   always @(ALUctl, A, B) begin //reevaluate if these change
      case (ALUct1)
         0: ALUOut <= A & B;
         1: ALUOut <= A | B;
         2: ALUOut <= A + B;
         6: ALUOut <= A - B;
         7: ALUOUT <= A < B ? 1 : 0;
         12: ALUOut <= ~(A | B); // result is nor
         default: ALUOut <= 0:
      endcase
    end
endmodule
```

FIGURE C.5.15 A Verilog behavioral definition of a MIPS ALU.