## **ALSU**

## 1-Design

```
module ALSU (A,B,OPCODE,CIN,SERIAL_IN,DIRECTION,RED_OP_A,RED_OP_B,BYPASSA,BYPASSB,rst,clk,OUT,LEDS);
input [2:0] A, B, OPCODE;
input RED_OP_A, RED_OP_B, SERIAL_IN, DIRECTION, BYPASSA, BYPASSB, rst, clk, CIN;
reg [2:0] A Q,B Q,OPCODE Q;
reg CIN_Q, SERIAL_IN_Q, DIRECTION_Q, RED_OP_A_Q, RED_OP_B_Q, BYPASSA_Q, BYPASSB_Q;
output reg [5:0]OUT;
output reg [15:0] LEDS;
parameter INPUT PRIORITY="A";
parameter full adder="ON";
wire invalid_Op_code;
wire invalid_Operaion_2;
wire invalid_Cases;
always @(posedge clk or posedge rst) //assume the the all DFF have same clk and rst
begin
if (rst) begin
             A_Q<=0; B_Q<=0; OPCODE_Q<=0; CIN_Q<=0; SERIAL_IN_Q<=0; DIRECTION_Q<=0;
             RED OP A Q<=0; RED OP B Q<=0; BYPASSA Q<=0; BYPASSB Q<=0;
       end
       else begin
             A_Q<=A; B_Q<=B; OPCODE_Q<=OPCODE; CIN_Q<=CIN; SERIAL_IN_Q<=SERIAL_IN; DIRECTION_Q<=DIRECTION;
             RED_OP_A_Q<=RED_OP_B; BYPASSA_Q<=BYPASSA; BYPASSB_Q<=BYPASSB;
end
assign invalid_Op_code=OPCODE_Q[2]&OPCODE_Q[1];
assign invalid_Operaion_2=(OPCODE_Q[2]|OPCODE[1])&(RED_OP_A|RED_OP_B);
assign invalid_Cases=invalid_Op_code | invalid_Operaion_2;
always @(posedge clk or posedge rst)
begin
       if (rst)
      begin
             OUT=0; LEDS=0;
      end
```

```
if (rst)
     begin
          OUT=0; LEDS=0;
     end
else if(invalid_Cases==1)
     begin
          OUT=0;
          LEDS=~LEDS;
     end
else if((INPUT PRIORITY=="A") &(BYPASSA Q |BYPASSB Q ))
     begin
          if (BYPASSA Q)
          begin OUT=A Q; LEDS=0; end
          else if (BYPASSB Q)
          begin OUT=B_Q; LEDS=0; end
     end
     else if((INPUT_PRIORITY=="B") &(BYPASSA_Q |BYPASSB_Q ))
     begin
          if (BYPASSB Q)
          begin OUT=B Q; LEDS=0; end
          else if (BYPASSA Q)
          begin OUT=A_Q; LEDS=0; end
     end
else
      begin
          case (OPCODE Q)
           0:
          begin
                if (INPUT_PRIORITY=="A")
                begin
                     if (RED OP A Q)
                     begin OUT=&A_Q; LEDS=0; end
                     else if (RED OP B Q)
```

```
case (OPCODE Q)
0:
begin
       if (INPUT_PRIORITY=="A")
       begin
              if (RED_OP_A_Q)
             begin OUT=&A_Q; LEDS=0; end
             else if (RED_OP_B_Q)
             begin OUT=&B_Q; LEDS=0; end
             begin OUT=A Q&B Q; LEDS=0; end
       end
       if (INPUT PRIORITY == "B")
       begin
              if (RED OP B Q)
                    begin OUT=&B_Q; LEDS=0; end
              else if (RED_OP_B_Q)
                    begin OUT=&A Q; LEDS=0; end
                    begin OUT=A_Q&B_Q; LEDS=0; end
     end
1:
begin
      if (INPUT_PRIORITY=="A")
       begin
             if (RED_OP_A_Q)
             begin OUT=^A Q; LEDS=0; end
             else if (RED_OP_B_Q)
             begin OUT=^B Q; LEDS=0;
                                     end
             else
             begin OUT=A Q^B Q; LEDS=0; end
      end
```

begin

```
if (INPUT PRIORITY == "B")
        begin
              if (RED OP B Q)
                   begin OUT=^B Q; LEDS=0; end
              else if (RED_OP_B_Q)
                   begin OUT=^A_Q; LEDS=0; end
              else
                   begin OUT=A Q^B Q; LEDS=0; end
        end
  end
  2:
  begin
        if(full adder=="ON")
        begin OUT=A Q+B Q+CIN Q; LEDS=0; end
        else if (full_adder=="OFF")
        begin OUT=A_Q+B_Q; LEDS=0; end
  end
  3:
  begin
        OUT=A Q*B Q; LEDS=0;
  end
  4:
  begin
        if (DIRECTION_Q==1)
             begin OUT<=OUT<<1; LEDS=0; end
        else
             begin OUT<=OUT>>1; LEDS=0; end
  end
  5:
  begin
        if (DIRECTION_Q==1)
                       begin OUT<={OUT[4:0],OUT[5]}; LEDS=0; end
                 else
                       begin OUT <= {OUT [0], OUT [5:1]}; LEDS=0; end
           end
           endcase
     end
end
endmodule
```

## 2-Test bench

```
module ALSU tb();
 reg [2:0] A,B,OPCODE;
 reg RED_OP_A, RED_OP_B, SERIAL_IN, DIRECTION, BYPASSA, BYPASSB, rst, clk, CIN;
 reg [5:0]expected_OUT;
 reg [15:0]expected LEDS;
wire [5:0]OUT;
wire [15:0]LEDS;
ALSU DUT(A, B, OPCODE, CIN, SERIAL IN, DIRECTION, RED OF A, RED OF B, BYPASSA, BYPASSB, rst, clk, OUT, LEDS);
        forever
         #1 clk=~clk;
end
initial
begin
A=1; B=1; OPCODE=2; CIN=1; SERIAL_IN=0; DIRECTION=0; RED_OP_A=0; RED_OP_B=0; BYPASSA=0; BYPASSB=0; rst=1;
expected_OUT=0; expected_LEDS=0; // reset case
A=1; B=1; OPCODE=6; CIN=1; SERIAL_IN=0; DIRECTION=0; RED_OP_A=0; RED_OP_B=0; BYPASSA=0; BYPASSB=0; rst=0;
expected_OUT=0; expected_LEDS=16'bllllllllllllllll; // invalid opcode
A=1; B=1; OPCODE=7; CIN=1; SERIAL_IN=0; DIRECTION=0; RED_OP_A=0; RED_OP_B=0; BYPASSA=0; BYPASSB=0; rst=0;
expected_OUT=0; expected_LEDS=0; // invalid opcode
A=1; B=2; OPCODE=3; CIN=1; SERIAL_IN=0; DIRECTION=0; RED_OP_A=0; RED_OP_B=0; BYPASSA=1; BYPASSB=0; rst=0;
expected_OUT=1; expected_LEDS=0; // pass a
A=1; B=2; OPCODE=3; CIN=1; SERIAL_IN=0; DIRECTION=0; RED_OP_A=0; RED_OP_B=0; BYPASSA=0; BYPASSB=1; rst=0;
expected OUT=2; expected LEDS=0; // pass b
#2
A=1; B=2; OPCODE=3; CIN=1; SERIAL_IN=0; DIRECTION=0; RED_OP_A=0; RED_OP_B=0; BYPASSA=1; BYPASSB=1; rst=0;
expected_OUT=1; expected_LEDS=0; // pass a due INPUT_PRIORITY
A=1; B=7; OPCODE=0; CIN=1; SERIAL_IN=0; DIRECTION=0; RED_OP_A=1; RED_OP_B=0; BYPASSA=0; BYPASSB=0; rst=0;
expected_OUT=0; expected_LEDS=0; // reduc and a
A=1; B=7; OPCODE=0; CIN=1; SERIAL_IN=0; DIRECTION=0; RED_OP_A=0; RED_OP_B=1; BYPASSA=0; BYPASSB=0; rst=0;
expected_OUT=1; expected_LEDS=0; // reduc and b
```

```
A=1; B=7; OPCODE=0; CIN=1; SERIAL_IN=0; DIRECTION=0; RED_OP_A=1; RED_OP_B=1; BYPASSA=0; BYPASSB=0; rst=0;
expected_OUT=0; expected_LEDS=0; // reduc and a due INPUT_PRIORITY
A=1; B=7; OPCODE=0; CIN=1; SERIAL IN=0; DIRECTION=0; RED OP A=0; RED OP B=0; BYPASSA=0; BYPASSB=0; rst=0;
expected_OUT=1; expected_LEDS=0; // a &b
A=0; B=1; OPCODE=1; CIN=1; SERIAL_IN=0; DIRECTION=0; RED_OP_A=1; RED_OP_B=0; BYPASSA=0; BYPASSB=0; rst=0;
expected_OUT=0; expected_LEDS=0; // reduc xor a
A=0; B=1; OPCODE=1; CIN=1; SERIAL_IN=0; DIRECTION=0; RED_OP_A=0; RED_OP_B=1; BYPASSA=0; BYPASSB=0; rst=0;
expected OUT=1; expected LEDS=0; // reduc xor b
A=0; B=1; OPCODE=1; CIN=1; SERIAL_IN=0; DIRECTION=0; RED_OP_A=1; RED_OP_B=1; BYPASSA=0; BYPASSB=0; rst=0;
expected_OUT=0; expected_LEDS=0; // reduc a due INPUT_PRIORITY
A=0; B=1; OPCODE=1; CIN=1; SERIAL_IN=0; DIRECTION=0; RED_OP_A=0; RED_OP_B=0; BYPASSA=0; BYPASSB=0; rst=0;
expected_OUT=1; expected_LEDS=0; // a^b
A=3; B=2; OPCODE=3; CIN=1; SERIAL IN=0; DIRECTION=0; RED OP A=0; RED OP B=0; BYPASSA=0; BYPASSB=0; rst=0;
expected_OUT=6; expected_LEDS=0; // a*b
A=1; B=1; OPCODE=4; CIN=1; SERIAL IN=0; DIRECTION=1; RED OP A=0; RED OP B=0; BYPASSA=0; BYPASSB=0; rst=0;
expected_OUT=6'b001100; expected_LEDS=0; // out<<1
A=1; B=1; OPCODE=4; CIN=1; SERIAL_IN=0; DIRECTION=0; RED_OP_A=0; RED_OP_B=0; BYPASSA=0; BYPASSB=0; rst=0;
expected_OUT=6; expected_LEDS=0; // out>>1
A=1; B=1; OPCODE=5; CIN=1; SERIAL IN=0; DIRECTION=1; RED OP A=0; RED OP B=0; BYPASSA=0; BYPASSB=0; rst=0;
expected OUT=6'b001100; expected LEDS=0; // out Rot left 1
```

```
A=1; B=1; OPCODE=5; CIN=1; SERIAL_IN=0; DIRECTION=0; RED_OP_A=0; RED_OP_B=0; BYPASSA=0; BYPASSB=0; rst=0; expected_OUT=6; expected_LEDS=0; // out Rot Right 1

A=1; B=1; OPCODE=2; CIN=1; SERIAL_IN=0; DIRECTION=0; RED_OP_A=0; RED_OP_B=0; BYPASSA=0; BYPASSB=0; rst=0; expected_OUT=3; expected_LEDS=0; // a+b+cin

end
endmodule
```

## 3-Wave Form

