Virtual Memory
Cache
Techniques to improve
performance



#### Virtual Memory

When an application needs memory, for example 100MB, the Operating System Reserves a **continuous** space in virtual addresses

The application receive from the Operating System a pointer to the first byte

Using an index added to the pointer, the application can use all the 100MB of memory

The application see this memory as a physical memory

The address never change along the program execution

The address space is divided in 4KB blocks

Each block can be mapped in the RAM or in the hard drive

The application doesn't have, at the same time, all the blocks in RAM

3

#### Virtual Memory

When the application points to a block that is mapped in the hard drive, the system reads this block from the hard drive and write it in any free block in the physical RAM

Just after that, the application can use the data

This is the reason why the computer diminish the applications performance when use Virtual Memory

If no block in RAM is free, the system transfers, at least, one block of RAM to the hard drive  $\,$ 

To improve the performance, the system maintain a large number of blocks free in RAM

This is important to get free space whenever an application needs more memory, and the system can offer this memory immediately.

#### Virtual Memory

The system select the blocks in RAM that aren't used at a long time to free, putting it contends in the hard drive

The system maintains a *paging mechanism* that maps all the blocks in RAM or in the hard drive

The physical position of any block can change along the program execution, but this change is completely transparent to the applications, since they don't know where is, physically, the used memory

5



#### Cache memory

#### Principle 90/10

It's a principle, not a precise rule...

In general, 90% of the time that a program use, is use just by 10% of the code

This means that are assembly lines more used than others

In general, 10% of the variables that a program use, represent 90% of the total time that a program use for all variables

This means that are variables more used than others

7

#### Principle 90/10

- Some code is executed much more often than other code. For example, some error handling code might never be used. Some code will be executed only when you start your program. Other code will be executed over and over while your program runs.
- Some code takes *much* longer to run than other code. For example, a single line that runs a query on a database or pulls a file from the internet will probably take longer than millions of mathematical operations.

Q

# Principle 90/10

The point is, if you need your program to run faster, probably only a small number of lines is significant to making that happen.

9

## Cache memory

## **Principle of continually**

If a program access a specific byte in an address at a given time, there is high probability that in near time the program access the near addresses bytes.

## Cache memory

## **Principle of temporality**

If a program access a specific byte at a given time, there is high probability that in near time the program access again to this byte.

11

## Why use cache memory?

To speedup the computer

This is possible if the memory cache can reduce the CPU time to get any data from memory

Imagine a worker riding wheels on an automobile assembly line If he does not have the wheels and bolts around, he must spend a lot of time to get them from the warehouse

In this case he spends more time to make her job



#### **Cache Operation**

- CPU requests contents of memory location
- Check cache for this data
- If present, get from cache -> (fast)
- If not, read required block from main memory to cache -> (slow)
- Then deliver from cache to CPU

13

#### What is a block?

The cache memory is divided in blocks with the same size

Whenever the CPU needs a specific byte and this byte isn't in the cache, the system get from memory an entire block of data, instead a single byte

In this case we have a "cash miss" and an augment of time need to get the entire block from memory

According the principals of continually and temporality is high probable that in next times the CPU access to the same byte or the nears bytes

In this case we have a "cash hit" and the time to CPU get the data is very low



#### What is a block?

Imagine a large box divide in small boxes to store screws

The large box is the cache, and the small boxes are the blocks

Whenever the worker needs a specific screw that isn't in the large box, he goes to warehouse and take an entire small box of the needed screws

In the next time that he needs the same screw, theses screws are in the box



### What is the best size for the blocks?

If the block size grows up

The number of blocks in the cache diminish

(number of blocks=cache size/block size)

Diminish the number of blocks diminish the variety of data (if we have only one block in the cache, we just have one type of "screws")

Having low variety of data, grows up the number of cache misses

It needs more time to transfer the entire block from memory to the cache

17

#### What is the best size for the blocks?

If the block size decreases

The number of blocks in the cache increase and increase the variety of data

The number of bytes in the block diminish (if the size is just one byte whenever we need another byte, we must get it from memory having always a cache miss)

This isn't efficient

#### What is the best size for the blocks?

We must find compromises...

The most used block size is 64 bytes and 128 bytes

The block size is always a power of 2

In general, when the cache size is higher, the block size is also higher

19

## Where put each block?

Suppose again we have a large box with 16 blocks to put screws

You can organize the box by screws size

Each block have only one screw size at a time

At different times each block can have different screw size



#### Where put each block?

#### For example:

block 0 can have screws size of 1, 17, 33, 49, ...

block 1 can have screws size of 2, 18, 34, 50, ...

block 2 can have screws size of 3, 19, 35, 51, ...

...

block 15 can have screws size of 16, 32, 48, 64, ...

If we need the size 50 screw, we know that this screw only can be in the block 1. We just need to confirm if the block 1 contains the size 50 screw.

If this block does not have the size 50 screw, we must empty that block and put there the size 50 screws

21









## Memory cache

How can we find a new mapping method for the cache that has the advantages of direct mapping and associative mapping, but does not have its disadvantages?





## How process writes in cache?

In general programs make more reads in memory that writes

The cache can have different politics for read and for write

For write its possible implement the following politics:

- · Write directly in memory
  - If the block is in cache write also in the block
  - · If the block is not in cache load and write it
  - If the block in not in cache don't load it

In these modes when a block must be changed isn't necessaire copy it contends to the ram

- Write only in the block
  - If the block is not in cache load and write it

In this mode when a block must be changed is necessaire copy it contends to the ram if they have been changed  $\,$ 

29

## Which block to replace?

In direct mapping

• The block pointed by index (the only possibility)

In associative mapping

- The block that has not been used for a long time
- Random block

In associative mapping by blocks

- Inside the super block
  - The block that has not been used for a long time
  - Random block













# Techniques to improve performance Branch prediction\speculative execution

next: mov [esi],al inc al inc esi dec ecx jnz next mov al,'A'

The instruction *jnz next* blocks all successive instruction because just after this instruction is finish the CPU knows the next instruction

If the CPU can predict how a branch is made, it can initialize the execution of the next instruction If the prediction is confirmed the CPU gains time

If not, the CPU suspend the instruction execution and execute the correct instruction

37

#### **Predictions**

- Pro
  - Able to eliminate a branch and therefore the associated branch prediction ⇒ increasing the distance between mispredictions.
  - The run length of a code block is increased ⇒ better compiler scheduling.
- Contra
  - Predication affects the instruction set, adds a port to the register file, and complicates instruction execution.
  - Predicated instructions that are discarded still consume processor resources; especially the fetch bandwidth.
- Predication is most effective when control dependencies can be eliminated, such as in an if-then with a small then body.
- The use of predicated instructions is limited when the control flow involves more than a simple alternative sequence.

#### Techniques to improve performance Out of order execution

mov al,bl add al,cl mov ah,'A'

The CPU can change the execution order to

mov al,bl mov ah,'A' add al,cl

Changing the order, the CPU can execute these 3 instructions in less time since the instruction mov ah,'A' can be executed in parallel with the instruction mov al,bl

39

#### Techniques to improve performance

#### Registers rename

add eax,5 add ebx,eax mov eax,2

These 3 instructions have dependency between then.

The second just can be executed after the first and the third just can be executed after the second.

CPU can solve this dependency internally renaming the register eax.

# Techniques to improve performance Registers rename

Each register have internally a double box At a time only one box (0 or 1) is active

add eax,5; if the active box is 0 put the result in box '0

add ebx,eax; use the value in the active box (0)

mov eax,2; change the active box to 1 and put in it the value 2

This instruction can be executed in parallel with the second

This process is completely independent for the programmer

eax
0 Result=eax+5
1 2

41

## Techniques to improve performance

- 1. Branch prediction\speculative execution
- 2. Out of order execution
- 3. Registers rename