# Masauso Lungu 209533

## Links:

My github repository

# Lab 7: Latches and Flip-flops

# Preparation tasks (done before the lab at home)

Write characteristic equations and complete truth tables for D, JK, T flip-flops.

| Type of tip-flop | Characteristic equation                                 |
|------------------|---------------------------------------------------------|
| D                | 9n+1=d                                                  |
| JK               | $g_{n+1} = j \cdot \bar{g}_n + \bar{k} \cdot g_n$       |
| T                | $q-n+1 = t \cdot \overline{q}n + \overline{t} \cdot qn$ |

| D | Qn | Q(n+1) |       | Comments         |
|---|----|--------|-------|------------------|
| 0 | 0  | 0      |       | No change        |
| 0 | 1  |        | 0     | Resets output Qn |
| 1 | 0  |        | 1     | Set state        |
| 1 | 1  |        | 1     | No change        |
| J | K  | Qn     | Q(n+' | 1) Comments      |
| 0 | 0  | 0      | 0     | No change        |
| 0 | 0  | 1      | 1     | No change        |
| 0 | 1  | 0      | 0     | Reset Q>>0       |
| 0 | 1  | 1      | 0     | Reset Q>>0       |
| 1 | 0  | 0      | 1     | Set Q>>1         |
| 1 | 0  | 1      | 1     | Set Q>>1         |
| 1 | 1  | 0      | 1     | Toggle           |
| 1 | 1  | 1      | 0     | Toggle           |

|   | Qn | Q(n+1) | Comments |
|---|----|--------|----------|
| 0 | 0  | 0      | Hold     |
| 0 | 1  | 1      | Hold     |
| 1 | 0  | 1      | Toggle   |
| 1 | 1  | 0      | Toggle   |

## 2. D Latch

## 2.1 HHDL process p\_d\_latch

#### 2.2 VHDL testbench *tb\_d\_latch.vdh*

```
-- reset generation process
p_reset_gen : process
begin
    s_arst <= '0'; wait for 60 ns;</pre>
    s_arst <= '1'; wait for 5 ns; --activate reset</pre>
    s_arst <= '0'; wait for 120 ns; --deactivate reset</pre>
    s_arst <= '1'; wait for 10 ns;</pre>
    s_arst <= '0'; wait for 60 ns;
    s_arst <= '1';
    wait;
end process p_reset_gen;
-- stimulus process
p_stimulus : process
begin
    report "Stimulus process started" severity note;
    s_en <= '0';
```

```
s_d <= '0';
    wait for 10 ns;
    -- d sequence
    s_d <= '1'; wait for 10 ns;</pre>
    s_d <= '0'; wait for 10 ns;</pre>
    s_d <= '1'; wait for 10 ns;</pre>
    s d <= '0'; wait for 10 ns;
    s_d <= '1'; wait for 10 ns;</pre>
    s_d <= '0'; wait for 10 ns;</pre>
    s_en <= '1'; wait for 3 ns;</pre>
    assert(s_q = '0' and s_q bar = '1')
    report "Enable fault" severity error;
    wait for 7 ns;
    -- d sequence
    s_d <= '1'; wait for 10 ns;</pre>
    s d <= '0'; wait for 10 ns;
    s_d <= '1'; wait for 10 ns;</pre>
    s_d <= '0'; wait for 10 ns;
    s_d <= '1'; wait for 10 ns;
    s_d <= '0'; wait for 10 ns;</pre>
    s_d <= '1'; wait for 10 ns;</pre>
    s_en <= '0'; wait for 5 ns;</pre>
    assert(s_q = '1' and s_q_bar = '0')
    report "Hold failed " severity error;
    wait for 5 ns;
    -- d sequence
    s d <= '1'; wait for 10 ns;
    s_d <= '0'; wait for 10 ns;
    s_d <= '1'; wait for 10 ns;</pre>
    s_d <= '0'; wait for 10 ns;</pre>
    s_d <= '1'; wait for 10 ns;
    s_d <= '0'; wait for 10 ns;</pre>
    s_en <= '1'; wait for 10 ns;</pre>
    -- d sequence
    s_d <= '1'; wait for 10 ns;</pre>
    s_d <= '0'; wait for 10 ns;</pre>
    s_d <= '1'; wait for 10 ns;</pre>
    s d <= '0'; wait for 10 ns;
    s_d <= '1'; wait for 10 ns;
    s_d <= '0'; wait for 10 ns;</pre>
    report "Stimulus process finished" severity note;
    wait;
end process p_stimulus;
```

#### 2.3 *tb\_d\_latch.vdh* simulated waveforms



# 3 Flip-flops

#### 3.1 *d\_ff\_arst*

• VHDL process p\_d\_ff\_arst

```
p_d_ff_arst :process(clk, arst)
begin
    if (arst = '1') then
        q <= '0';
        q_bar <= '1';
    elsif rising_edge(clk) then
        q <= d;
        q_bar <= not d;
    end if;
end process p_d_ff_arst;</pre>
```

• VHDL testbench tb\_d\_ff\_arst.vhd process

```
-- clock generation process

p_clk_gen: process

begin

while now < 400 ns loop

s_clk <= '0';

wait for c_CLK_100MHZ_PERIOD / 2;

s_clk <= '1';

wait for c_CLK_100MHZ_PERIOD / 2;

end loop;

wait;

end process p_clk_gen;

-- reset generation process

p_reset_gen: process

begin

s_arst <= '0'; wait for 13 ns;
```

```
s_arst <= '1'; wait for 5 ns; --activate reset</pre>
    s_arst <= '0'; wait for 120 ns; --deactivate reset</pre>
    s_arst <= '1'; wait for 15 ns;</pre>
    s_arst <= '0'; wait for 60 ns;
    s_arst <= '1'; wait for 20 ns;</pre>
    s_arst <= '0';
    wait;
end process p_reset_gen;
-- stimulus process
p_stimulus : process
begin
    report "Stimulus process started" severity note;
    s_d <= '0'; wait for 10 ns;
    -- d sequence
    s_d <= '1'; wait for 30 ns;</pre>
    s_d <= '0'; wait for 20 ns;
    s_d <= '1'; wait for 20 ns;
    s_d <= '0'; wait for 30 ns;</pre>
    s_d <= '1'; wait for 30 ns;</pre>
    s_d <= '0'; wait for 20 ns;</pre>
    s_d <= '1'; wait for 20 ns;
    s_d <= '0'; wait for 30 ns;</pre>
    s_d <= '1'; wait for 20 ns;</pre>
    s_d <= '0'; wait for 30 ns;
    s_d <= '1'; wait for 30 ns;</pre>
    s d <= '0'; wait for 20 ns;
    report "Stimulus process finished" severity note;
    wait;
end process p_stimulus;
```

• d\_ff\_arst simulation



### 3.2 *d\_ff\_rst*

process d\_ff\_rst.vhd

```
p_d_ff_rst : process(clk)
begin

if rising_edge(clk) then
    if (rst = '1') then
        q <= '0';
        q_bar <= '1';
    else
        q <= d;
        q_bar <= not d;
    end if;
end process p_d_ff_rst;</pre>
```

stimulus process of tb\_d\_ff\_rst.vhd

```
-- clock generation process
p_clk_gen : process
begin
    while now < 400 ns loop
         s_clk <= '0';
         wait for c_CLK_100MHZ_PERIOD / 2;
         s_clk <= '1';
         wait for c_CLK_100MHZ_PERIOD / 2;
    end loop;
    wait;
end process p_clk_gen;
-- reset generation process
p_reset_gen : process
begin
     s_rst <= '0'; wait for 13 ns;</pre>
     s_rst <= '1'; wait for 5 ns; --activate reset</pre>
     s_rst <= '0'; wait for 120 ns; --deactivate reset</pre>
     s rst <= '1'; wait for 15 ns;
     s_rst <= '0'; wait for 60 ns;</pre>
     s_rst <= '1'; wait for 20 ns;</pre>
     s_rst <= '0';
    wait;
end process p_reset_gen;
p_stimulus : process
begin
     report "Stimulus process started" severity note;
     s_d <= '0'; wait for 20 ns;</pre>
     s d <= '1'; wait for 20 ns;
```

```
s_d <= '0'; wait for 20 ns;</pre>
    s_d <= '1'; wait for 20 ns;</pre>
    s_d <= '0'; wait for 20 ns;</pre>
    s_d <= '1'; wait for 20 ns;</pre>
    s_d <= '0'; wait for 20 ns;</pre>
    s_d <= '1'; wait for 20 ns;
    s_d <= '0'; wait for 20 ns;</pre>
    s d <= '1'; wait for 20 ns;
    s_d <= '0'; wait for 20 ns;
    s_d <= '1'; wait for 20 ns;</pre>
    s_d <= '0'; wait for 20 ns;</pre>
    s_d <= '1'; wait for 20 ns;</pre>
    s_d <= '0'; wait for 20 ns;</pre>
    s_d <= '1'; wait for 20 ns;</pre>
    report "Stimulus process finished" severity note;
    wait;
end process p stimulus;
```



#### 3.3 JK Flip-flop

• *jk\_ff\_rst.vhd* process

```
p_jk_ff_rst : process(clk)
begin
    if rising_edge(clk) then
       if (rst = '1') then
                  <= '0';
            s_q
       else
            if (j = '0') and k = '0') then
               s_q <= s_q;
            elsif (j = '0') and k = '1') then
                      <= '0';
                s_q
            elsif (j = '1') and k = '0') then
               s_q <= '1';
            elsif (j = '1') and k = '1') then
                      <= not s_q;
                s_q
            end if;
       end if;
    end if;
end process p_jk_ff_rst;
    <= s_q;
q_bar <= not s_q;</pre>
```

• tb\_jk\_ff\_rst.vhd stimulus process

```
-- clock generation process
                _____
p_clk_gen : process
begin
   while now < 400 ns loop
       s clk <= '0';
       wait for c_CLK_100MHZ_PERIOD / 2;
       s_clk <= '1';
       wait for c_CLK_100MHZ_PERIOD / 2;
   end loop;
   wait;
end process p_clk_gen;
-- reset generation process
______
p_reset_gen : process
begin
   s_rst <= '0'; wait for 13 ns;</pre>
   s_rst <= '1'; wait for 5 ns; --activate reset
   s_rst <= '0'; wait for 120 ns; --deactivate reset</pre>
   s rst <= '1'; wait for 15 ns;
   s_rst <= '0'; wait for 60 ns;</pre>
   s_rst <= '1'; wait for 20 ns;
   s_rst <= '0';
   wait;
end process p_reset_gen;
-- stimulus process
p_stimulus : process
begin
   report "Stimulus process started" severity note;
   -- jk sequence
   s_j <= '0'; s_k <= '0'; wait for 10 ns;
   s_j <= '0'; s_k <= '1'; wait for 20 ns;
   s_j <= '1'; s_k <= '0'; wait for 20 ns;
   s_j <= '1'; s_k <= '1'; wait for 20 ns;
   s j <= '0'; s k <= '0'; wait for 20 ns;
   s_j <= '0'; s_k <= '1'; wait for 30 ns;
   s_j <= '1'; s_k <= '0'; wait for 20 ns;
   s_j <= '1'; s_k <= '1'; wait for 20 ns;
   s j <= '0'; s k <= '0'; wait for 20 ns;
   s_j \leftarrow 0'; s_k \leftarrow 1'; wait for 20 ns;
   s j <= '1'; s k <= '0'; wait for 20 ns;
```

```
s_j <= '1'; s_k <= '1'; wait for 20 ns;
s_j <= '0'; s_k <= '0'; wait for 20 ns;

report "Stimulus process finished" severity note;
wait;
end process p_stimulus;</pre>
```



#### 3.4 T Flip-flop

• *t\_ff\_rst.vhd* process

• *tb\_t\_ff\_rst.vhd* stimulus process

```
-- clock generation process

p_clk_gen : process

begin

while now < 400 ns loop

s_clk <= '0';

wait for c_CLK_100MHZ_PERIOD / 2;

s_clk <= '1';

wait for c_CLK_100MHZ_PERIOD / 2;

end loop;

wait;

end process p_clk_gen;
```

```
-- reset generation process
                         -----
p_reset_gen : process
begin
   s_rst <= '0'; wait for 13 ns;</pre>
   s_rst <= '1'; wait for 5 ns; --activate reset</pre>
   s_rst <= '0'; wait for 120 ns; --deactivate reset</pre>
   s_rst <= '1'; wait for 15 ns;</pre>
   s_rst <= '0'; wait for 60 ns;</pre>
   s_rst <= '1'; wait for 20 ns;</pre>
   s_rst <= '0';
   wait;
end process p_reset_gen;
 _____
-- stimulus process
p_stimulus : process
begin
   report "Stimulus process started" severity note;
   -- t sequence
   s_t <= '0'; wait for 30 ns;</pre>
   s_t <= '1'; wait for 30 ns;
   s_t <= '0'; wait for 30 ns;</pre>
   s_t <= '1'; wait for 30 ns;</pre>
   s_t <= '0'; wait for 30 ns;</pre>
   s_t <= '1'; wait for 30 ns;
   s t <= '0'; wait for 30 ns;
   s t <= '1'; wait for 30 ns;
   s_t <= '0'; wait for 30 ns;
   s_t <= '1'; wait for 30 ns;</pre>
   report "Stimulus process finished" severity note;
   wait;
end process p_stimulus;
```



# 4 Registry

