#### Bias generator tutorial

Tobi Delbruck
ETH/Univ Zurich

Andre van Schaik Univ. of Sydney



## Chip with bias generator



#### What we will discuss

- •When and why you need a bias generator
- •Why bias currents and not bias voltages are important
- How to make a master reference current
- How to ensure it starts up correctly
- How to split the master by octaves
- How to make specific individual bias currents from the splitter
- How to use the bias generator design kit to compile final layout from a schematic specification

Neuromorphic chips often use a very wide range of dynamics (6+ decades), spanning  $\mu A$  to pA (V/ $\mu s$  to V/s). Historically, the required bias currents in experimental chips have been specified by schemes like these:



These methods are NOT manufacturable. Each chip needs custom adjustment. The currents vary with supply voltage. You don't know that your chip can actually be built in quantity. Users are hard to support. BAD!

#### Why bias currents and not bias voltages?



$$g_{m} = \frac{dI}{dV_{g}} \propto \frac{I}{U_{T}}$$

$$I = I_{0}e^{kV_{g}}$$

$$I = I_0 e^{kV_g}$$

$$I_0 \propto e^{-V_T}$$

Mismatched threshold voltage

#### The basic idea



#### The basic idea



## Bias generator core circuit



## Individual biases are created from the splitter currents



## Bias generator core circuit



# Historical development of masterbias

 Bob Widlar, 1960's?, bipolar bootstrapped current reference

1977, LM10 opamp



#### One big gotcha



#### Kickstart and soft power control



## Bias generator core circuit





## Bias generator core circuit



#### The current splitter



Klaas Bult was born in Marienberg. The Netherlands, on June 26, 1959. He received the M.S. degree in electrical engineering from the University of Twente, Enschede, The Netherlands, in 1984, on the subject of a design method for CMOS op amps. In 1988 he received the Ph.D. degree from the same university on the subject of analog CMOS square-law circuits.

He is now with Philips Research Laboratories, Eindhoven. The Netherlands. His main interests are in the field of analog CMOS integrated cir-

Dr. Bult was a co-recipient of the Lewis Winner Award for outstanding conference paper of ISSCC 1990.



Govert J. G. M. Geelen was born in Hesthuysen, The Netherlands, on November 20, 1957. He received the M.S. degree in electrical engineering from the University of Eindhoven, Eindhoven, The Netherlands, in 1983.

In 1984, after his military service, he joined the Philips Research Laboratories, Eindhoven, where he is currently engaged in the design of analog CMOS integrated circuits.

Mr. Geelen was a co-recipient of the Lewis Winner Award for outstanding conference paper of 155CC 1990.



**Bult & Geelen** IEEE J. Solid State Circuits, 1992

#### Principle of current splitting



Fig. 1. The basic principle of current division.

I<sub>in</sub> splits *only* according to geometry of transistors.

 $V_q$ ,  $V_a$ ,  $V_b$ ,  $V_m$ ,  $I_1 \& I_2$  don't matter!

## Bias generator core circuit



The splitter currents are accurate over at least 6 decades



The generated currents are protected from effects of illumination



# Copies of generated currents are useful down to a few I<sub>0</sub>



To go even
lower, use the
fA current
mirror from
LinaresBarranco &
SerranoGotarredona,
JSSC 2003

## Complete biasgen for chip



#### Bias current generator design kit



- Compiles layout for a bias generator
- •For Tanner tools (L-Edit, S-Edit, L-Comp) v.10+
- Layout uses MOSIS SCMOS scalable rules
- 2 metal, single poly
- Shielded from light and minority carrier diffusion







#### For more information, Google

Bias generator design kit

#### Future challenges

- Understand and control temperature effects
- Use Bernabe/Terressa trick to go to fA currents
- Develop good circuits to buffer bias voltages, so we don't need offchip bypass capacitors

#### Good luck!

- See <u>http://www.ini.unizh.ch/~tobi/biasgen</u>
- It has a bias generator design kit for MOSIS scalable processes that lets you build a bias generator very easily
- tobi@ini.phys.ethz.ch