# Computer Architecture: Performance

Hossein Asadi (asadi@sharif.edu)

Department of Computer Engineering

Sharif University of Technology

Spring 2025



# Copyright Notice

- Some Parts (text & figures) of this Lecture adopted from following:
  - Computer Organization & Design, The Hardware/Software Interface, 3<sup>rd</sup> Edition, by D.
     Patterson and J. Hennessey, MK publishing, 2005.
  - "Intro to Computer Architecture" handouts, by Prof. Hoe, CMU, Spring 2009.
  - "Computer Architecture & Engineering" handouts, by Prof. Kubiatowicz, UC Berkeley, Spring 2004.
  - "Intro to Computer Architecture" handouts, by Prof. Hoe, UWisc, Spring 2021.
  - "Computer Arch I" handouts, by Prof. Garzarán, UIUC, Spring 2009.
  - "Intro to Computer Organization" handouts, by Prof.
     Mahlke & Prof. Narayanasamy, Winter 2008.



# **Our Lectur Today**

# **Topics Covered Today**

- Performance Metrics
  - Throughput
  - Latency
  - CPI
- Benchmarking

#### Performance Metrics

- Latency
  - Time between start and finish of a single task
- Throughput
  - Number of tasks finished in a given unit of time
- Question:
  - Throughput = 1 / Latency (?)
  - Latency = 1 / Throughput (?)

# Throughput vs. Latency

- Example: Airbus A380 vs. BAC Concorde
  - Speed<sub>Concorde</sub> > Speed<sub>Boeing</sub>
    - Latency<sub>Concorde</sub> < Latency<sub>Boeing</sub>
  - Throughput???
    - How to define throughput?

| Airplane    | Passenger<br>Capacity | Speed<br>(mph) |  |
|-------------|-----------------------|----------------|--|
| Airbus A380 | 850                   | 610            |  |
| Concorde    | 132                   | 1350           |  |

# Performance: Throughput vs. Latency

Throughput = Passenger Capacity \* Speed

| Airplane   | Pass. Capacity | Speed (mph) | Passenger Throughput |
|------------|----------------|-------------|----------------------|
| Boeing 747 | 470            | 620         | 291,400              |
| Concorde   | 132            | 1350        | 178,200              |











# Throughput vs. Latency: Single-Core Example

- Consider Two Single-Core Computers
  - Less latency (response time)
    - The one that finishes tasks faster
  - More throughput
    - The one that finishes more jobs
      - Or the one that finishes tasks faster
  - In this example

    - Latency û → Throughput ↓
  - Not always true!

# Throughput vs. Latency: Multi-Core Example

- Computer A
  - Two cores, running at 3Mhz
- Computer B
  - Four cores, running at 2.5Mhz
- Latency<sub>A</sub> < Latency<sub>B</sub>
- Throughput<sub>A</sub> < Throughput<sub>B</sub>

| Computer | Frequency | # of cores |
|----------|-----------|------------|
| Type A   | 3 Mhz     | 2          |
| Type B   | 2.5 Mhz   | 4          |

#### Intel 5<sup>th</sup> Generation Xeon Processors

| 2S PER | RFOR  | MAN           | ICE GE                     | ENEF                  | RALP          | URP            | OSE                    |                                |                                  |                           |                           |                           |                           |                                                  |                           |                                                     |                                |
|--------|-------|---------------|----------------------------|-----------------------|---------------|----------------|------------------------|--------------------------------|----------------------------------|---------------------------|---------------------------|---------------------------|---------------------------|--------------------------------------------------|---------------------------|-----------------------------------------------------|--------------------------------|
| SKU    | CORES | BASE<br>(GHz) | ALL CORE<br>TURBO<br>(GHz) | Max<br>TURBO<br>(GHz) | CACHE<br>(MB) | TDP<br>(Watts) | Maximum<br>Scalability | DDR5 Memory<br>Speed<br>(1DPC) | <sup>y</sup> UPILinks<br>Enabled | Default<br>DSA<br>Devices | Default<br>IAA<br>Devices | Default<br>QAT<br>Devices | Default<br>DLB<br>Devices | Intel SGX<br>Enclave Capacity<br>(Per Processor) | Long life<br>availability | Recommended Customer Pricing (RCP) in \$ US Bellars | Intel® On<br>Demand<br>Capable |
| 8592+  | 64    | 1.9           | 2.9                        | 3.9                   | 320           | 350            | 2S                     | 5600                           | 4                                | 1                         | 1                         | 1                         | 1                         | 512GB                                            |                           | \$11,600                                            | √                              |
| 8580   | 60    | 2.0           | 2.9                        | 4.0                   | 300           | 350            | 2S                     | 5600                           | 4                                | 1                         | 0                         | 0                         | 0                         | 512GB                                            |                           | \$10,710                                            | √                              |
| 8570   | 56    | 2.1           | 3.0                        | 4.0                   | 300           | 350            | 2S                     | 5600                           | 4<br><del>128GB</del>            | 1                         | 0                         | 0                         | 0                         | 512GB                                            |                           | \$9,595                                             | √                              |
| 8568Y+ | 48    | 2.3           | 3.2                        | 4.0                   | 300           | 350            | 2S                     | 5600                           | 4                                | 1                         | 1                         | 1                         | 1                         | 512GB                                            |                           | \$6,497                                             | √                              |
| 8562Y+ | 32    | 2.8           | 3.8                        | 4.1                   | 60            | 300            | 25                     | 5600                           | 3                                | 1                         |                           | 1                         | 1                         | 512GB                                            |                           | \$5,945                                             | √                              |
| 6548Y+ | 32    | 2.5           | 3.5                        | 4.1                   | 60            | 250            | 25                     | 5200                           | 3                                | 1                         | 1                         | 1                         | 1                         | 128GB                                            | $\checkmark$              | \$3,726                                             | 1                              |
| 6542Y  | 24    | 2.9           | 3.6                        | 4.1                   | 60            | 250            | 2S                     | 5200                           | 3                                | 1                         | 0                         | 0                         | 0                         | 128GB                                            |                           | \$2,878                                             | √                              |
| 6544Y  | 16    | 3.6           | 4.1                        | 4.1                   | 45            | 270            | 2S                     | 5200                           | 3                                | 1                         | 0                         | 0                         | 0                         |                                                  |                           | \$3,622                                             | √                              |
| 6526Y  | 16    | 2.8           | 3.5                        | 3.9                   | 37.5          | 195            | 2S                     | 5200                           | 3                                | 1                         | 0                         | 0                         | 0                         | 128GB                                            | 1                         | \$1,517                                             | 1                              |
| 6534   | 8 (   | 3.9           | 4.2                        | 4.2                   | 22.5          | 195            | 25                     | 4800                           | 3                                | 1                         | 0                         | 0                         | 0                         | 128GB                                            |                           | \$2,816                                             | √                              |
| 5515+  | 8     | 3.2           | 3.6                        | 4.1                   | 22.5          | 165            | 25                     | 4800                           | 3                                | 1                         | 1                         | 1                         | 1                         | 128GB                                            | 1                         | \$1,099                                             | 1                              |

<sup>© &</sup>lt;a href="https://wccftech.com/intel-5th-gen-xeon-cpus-official-emerald-rapids-up-to-64-cores-320-mb-cache-prices/">https://wccftech.com/intel-5th-gen-xeon-cpus-official-emerald-rapids-up-to-64-cores-320-mb-cache-prices/</a>

# Throughput vs. Latency



Log-log plot of bandwidth and latency milestones

#### Performance Definition

- Response Time
  - Total time to complete a task (program)
  - Also called, wall-clock time, elapsed time
- Performance = 1 / response time

  - Performance(x) / Performance(y) =

Execution time (y) / Execution time (x)

# Performance Definition (cont.)

- Response Time Consists of:
  - CPU time
    - CPU time spent on a program
  - I/O time
    - Time elapsed to wait for I/O transactions
- CPU Time
  - User CPU time
    - CPU time directly spent on a program
  - System CPU time
    - CPU time spent in OS doing tasks on behalf of a program

# Performance Definition (cont.)

- System Performance
  - 1 / Elapsed time
- CPU Performance
  - 1 / User CPU time
- Clock Cycles
  - Clock periods, cycles, clock ticks, ticks, clocks

# Response Time vs. Throughput

- Which One is More Important?
  - Response time or throughput
- User Perspective
  - Response time more visible
    - Unless a user runs bunch of tasks together
- System Admin Perspective
  - Throughput more visible

### **CPU Time**

- = CPU Clock Cycles \* Clock Cycle Time
- = CPU Clock Cycles / Clock Rate
- Example
  - $CPU_A(clock rate) = 4 Ghz$
  - $CPU_B(clock rate) = 3 Ghz$
  - Which one runs program X faster?
    - Depends on number of clock cycles spend on program X

- = CPU Clock Cycles \* Clock Cycle Time
- = CPU Clock Cycles / Clock Rate
- CPU Clock Cycles
  - = # of Instructions of a program \* CPI
- CPI?
  - Average Clock Cycles per Instruction

- = Instr. Count \* CPI \* Clock Cycle Time
- = (Instr. Count \* CPI) / Clock Rate



#### Example

- Instruction count (IC) = 10,000
- -CPI = 4
- Clock cycle time = 500ps or 0.5 ns
  - → CPU time = 10,000 \* 4 \* 0.5 = 20 us
- Question:
  - IC same as code size or lines of code?

- How these Parameters Determined?
  - Instruction count
  - CPI
  - Clock cycle time

- Instruction Count (IC)
  - Determined by program (e.g., Algorithm)
  - -ISA
  - Compiler

#### CPI

- Determined by uArch
  - The way processor is implemented
- Code CPI also depends on program
- Compiler (?)
- Clock Cycle Time
  - Determined by uArch and Technology



# **Easy Practice**

- Assume:
  - A C program compiled on two computers
    - Computer A with a RISC ISA
    - Computer B with a CISC ISA
  - Q1: which one would have higher IC?
  - Q2: which one would have smaller CPI?
  - Q3: which one would have higher performance?
  - Q4: can we have CPI less than one?

In superscalar architectures, multiple instructions can be issued and executed in a single clock cycle.

Out-of-order execution can also lead to lower average CPI, where the CPU rearranges instruction execution for optimal performance.

Pipelined processors can potentially execute multiple stages of different instructions simultaneously, which can improve throughput and reduce the overall CPI.

However, the CPI for individual instructions is still typically greater than or equal to 1, but the average CPI across a range of instructions in a program can definitely be less than 1, particularly for highly optimized workloads.

# **CPI Classes**

#### Question:

- Do all instructions have same CPI?
  - No

|     | CPI for | CPI for instruction classes |   |  |  |  |  |  |
|-----|---------|-----------------------------|---|--|--|--|--|--|
|     | A B C   |                             |   |  |  |  |  |  |
| CPI | 1       | 2                           | 3 |  |  |  |  |  |

| Code     | Instruction count |   |   |  |  |
|----------|-------------------|---|---|--|--|
| Sequence | A                 | В | C |  |  |
| 1        | 2                 | 1 | 2 |  |  |
| 2        | 4                 | 1 | 1 |  |  |

### CPI Classes (cont.)

CPU Clock Cycles

$$= CPI_1*IC_1 + CPI_2*IC_2 + ... + CPI_n*IC_n$$

|     | CPI for | CPI for instruction classes |   |  |  |  |  |
|-----|---------|-----------------------------|---|--|--|--|--|
|     | A B C   |                             |   |  |  |  |  |
| CPI | 1       | 2                           | 3 |  |  |  |  |

| Code     | Instruction count |   |   |  |  |
|----------|-------------------|---|---|--|--|
| Sequence | Α                 | В | C |  |  |
| 1        | 2                 | 1 | 2 |  |  |
| 2        | 4                 | 1 | 1 |  |  |

### **CPI in More Detail**

 If different instruction classes take different numbers of cycles

$$Clock\ Cycles = \sum_{i=1}^{n} (CPI_{i} \times Instruction\ Count_{i})$$

Weighted Average CPI

$$CPI = \frac{Clock \ Cycles}{Instruction \ Count} = \sum_{i=1}^{n} \left( CPI_i \times \frac{Instruction \ Count_i}{Instruction \ Count} \right)$$

Relative frequency



# Performance Evaluation of Computers

- So Far
  - Learnt how to measure CPU Performance
- Consider Two CPUs
  - CPU1 runs faster than CPU2 on program A
  - CPU2 runs faster than CPU1 on program B
- Questions:
  - How we can decide which CPU is faster?
  - Which candidate programs should we choose to compare CPU1 and CPU2?

#### Assume

- A user typically runs programs A, B, and C in his computer (CPU1)
- "Workload"
  - Set of programs A, B, and C
- If CPU2 runs this workload faster
  - → Performance(CPU2) > Performance(CPU1)
- In reality, we use a set of programs called benchmarks to compare performance of processors

- Which CPU Runs a Workload Faster?
  - Depends on type of average we take over execution times
    - Simple arithmetic mean
    - Weighted arithmetic mean
    - Average over ratios
    - Geometric mean

| CPI        | Computer A | Computer B |
|------------|------------|------------|
| Program 1  | 1          | 10         |
| Program 2  | 1000       | 100        |
| Total Time | 1001       | 110        |

- Another Question:
  - Why not just running one simple program to compare performance of CPUs?
    - Agreeing on one simple program very hard
    - Designers can optimize processors towards fast running that simple program

- Which Programs to Choose?
  - Real programs such as MS-Word, Internet explorer, latex compilers
  - Synthetic benchmarks
    - Emulate frequency of different instructions in real programs
  - Standard benchmarks
    - Examine processor and memory hierarchy

- Which Programs to Choose?
  - Programs from different applications
  - SPEC CPU2000 benchmarks

| Intege | r Benchmarks (12)       | FP Benchmarks (14) |                                        |  |
|--------|-------------------------|--------------------|----------------------------------------|--|
| Name   | Description             | Name               | Description                            |  |
| gzip   | Compression             | ammp               | Computation chemistry                  |  |
| vpr    | FPGA circuit P&R        | swim               | Shallow water model                    |  |
| gcc    | C compiler              | art                | Image recognition using neural network |  |
| parser | Word processing program | galgel             | Computational fluid dynamics           |  |

# **Easy Practice**

#### Question:

– Can microprocessor designers optimize their architecture to optimize performance of SPEC2000 or other benchmark program?

### Performance of PIII and P4 for SPEC2000



### CINT2006 for Intel Core i7 920

| Description                       | Name       | Instruction<br>Count x 10 <sup>9</sup> | CPI  | Clock cycle time<br>(seconds x 10 <sup>-9</sup> ) | Execution<br>Time<br>(seconds) | Reference<br>Time<br>(seconds) | SPECratio |
|-----------------------------------|------------|----------------------------------------|------|---------------------------------------------------|--------------------------------|--------------------------------|-----------|
| Interpreted string processing     | perl       | 2252                                   | 0.60 | 0.376                                             | 508                            | 9770                           | 19.2      |
| Block-sorting compression         | bzip2      | 2390                                   | 0.70 | 0.376                                             | 629                            | 9650                           | 15.4      |
| GNU C compiler                    | gcc        | 794                                    | 1.20 | 0.376                                             | 358                            | 8050                           | 22.5      |
| Combinatorial optimization        | mcf        | 221                                    | 2.66 | 0.376                                             | 221                            | 9120                           | 41.2      |
| Go game (AI)                      | go         | 1274                                   | 1.10 | 0.376                                             | 527                            | 10490                          | 19.9      |
| Search gene sequence              | hmmer      | 2616                                   | 0.60 | 0.376                                             | 590                            | 9330                           | 15.8      |
| Chess game (AI)                   | sjeng      | 1948                                   | 0.80 | 0.376                                             | 586                            | 12100                          | 20.7      |
| Quantum computer simulation       | libquantum | 659                                    | 0.44 | 0.376                                             | 109                            | 20720                          | 190.0     |
| Video compression                 | h264avc    | 3793                                   | 0.50 | 0.376                                             | 713                            | 22130                          | 31.0      |
| Discrete event simulation library | omnetpp    | 367                                    | 2.10 | 0.376                                             | 290                            | 6250                           | 21.5      |
| Games/path finding                | astar      | 1250                                   | 1.00 | 0.376                                             | 470                            | 7020                           | 14.9      |
| XML parsing                       | xalancbmk  | 1045                                   | 0.70 | 0.376                                             | 275                            | 6900                           | 25.1      |
| Geometric mean                    | _          | _                                      | -    | _                                                 | -                              | _                              | 25.7      |

# **Experiment Setup**

- How to Report Experiment Setup?
  - CPU frequency is NOT enough!
  - Need to Report both HW & SW config.
- Software
  - Operating system: WinXP prof. SP1
  - Compiler: Microsoft Visual Studio.NET
    - 7.0.xxx
  - File system type: NTFS
  - System state: default
  - Benchmark, Program, Input to program

# Experiment Setup (cont.)

#### Hardware

- Hardware vender: Dell
- Model number: Precision WorkStation 360
- CPU: Intel Pentium 4 (800 MHz system bus)
- CPU MHz: 3200
- FPU: Integrated
- Primary cache: 12KB (I), 8KB (D), both on-chip
- Secondary cache: 512KB (I+D), on-chip
- L3 cache: 2048KB (I+D), on-chip
- Memory: 4x512MB ECC DDR400 SDRAM CL3
- Disk subsystem: 1x80GB ATA/100 7200 RPM

#### **Benchmark Classification**

- CPU Intensive Benchmarks
  - Used to evaluate performance of new microarchitectures
- Memory Intensive Benchmarks
  - Used to evaluate configurations of cache/memory hierarchy
- I/O Intensive Benchmarks
  - Used to evaluate performance of I/O devices and storage subsystem

## CPU/Memory/IO-Intensive Benchmarks

- SPEC Benchmarks
  - CPU/Memory intensive benchmarks
  - Some stress CPU
  - Some stress memory subsystem
- SPEC-Web
  - I/O intensive benchmarks
  - Mostly stress I/O subsystem
    - Disk subsystem, network connections, ...

## SPECWeb99 Performance for Variety of Systems

| System    | Processor         | Number<br>of disk<br>drives | Number<br>of CPUs | Number<br>of<br>networks | Clock<br>rate<br>(GHz) | Result |
|-----------|-------------------|-----------------------------|-------------------|--------------------------|------------------------|--------|
| 1550/1000 | Pentium III       | 2                           | 2                 | 2                        | 1                      | 2765   |
| 1650      | Pentium III       | 3                           | 2                 | 1                        | 1.4                    | 1810   |
| 2500      | Pentium III       | 8                           | 2                 | 4                        | 1.13                   | 3435   |
| 2550      | Pentium III       | 1                           | 2                 | 1                        | 1.26                   | 1454   |
| 2650      | Pentium 4 Xeon    | 5                           | 2                 | 4                        | 3.06                   | 5698   |
| 4600      | Pentium 4 Xeon    | 10                          | 2                 | 4                        | 2.2                    | 4615   |
| 6400/700  | Pentium III Xeon  | 5                           | 4                 | 4                        | 0.7                    | 4200   |
| 6600      | Pentium 4 Xeon MP | 8                           | 4                 | 8                        | 2                      | 6700   |
| 8450/700  | Pentium III Xeon  | 7                           | 8                 | 8                        | 0.7                    | 8001   |

# Speedup

- Speedup = time<sub>original</sub> / time<sub>improved</sub>
- Example
  - -time<sub>original</sub> = 100 s
  - $-time_{improved} = 98 s$
  - Speedup = 100/98 = 1.02

### Amdahl's Law

- Amdahl's Law Says
  - Speedup limited to fraction improved
    - Obvious, but fundamental observation



## Amdahl's Law (cont.)

- Obvious but Common Mistakes
  - CPU upgraded from 1.5Ghz to 3Ghz
    - But not seeing 100% improvement in performance
  - Combinational upgrade 1
    - CPU from 1.5Ghz to 3Ghz
    - Memory from 1GB-90nm to 2GB-45nm
  - Combinational upgrade 2
    - CPU from 1.5Ghz to 3Ghz
    - Memory from 1GB-90nm to 2GB-45nm
    - L1 from 16KB to 32KB & L2 from 1MB to 2MB

## Speedup (cont.)

#### **ExecTime**<sub>new</sub>

= ExecTime<sub>old</sub> x

{(1-Frac<sub>enhanced</sub>)+(Frac<sub>enhanced</sub>/Speedup<sub>enhanced</sub>)}

**Speedup<sub>overall</sub>** = ExecTime<sub>old</sub> / ExecTime<sub>new</sub> =

1

(1-Frac<sub>enhanced</sub>)+(Frac<sub>enhanced</sub>/Speedup<sub>enhanced</sub>)



### MIPS: Performance Metric

- MIPS
  - Million Instructions Per Second

$$\begin{aligned} \text{MIPS} &= \frac{Instruction \, count}{Execution \, time \times 10^6} \\ &= \frac{Instruction \, count}{\frac{Instruction \, count \times CPI}{Clock \, rate}} = \frac{Clock \, rate}{CPI \times 10^6} \end{aligned}$$

Drawbacks?

## MIPS: Performance Metric (cont.)

#### Drawbacks

- Not taking into account capabilities of instructions
  - Comparing two different ISAs not fair
- Not realistic metric even on same CPU
  - Two programs: program A and program B
  - MIPS(A) > MIPS(B) → Perf.(A) > Perf.(B) ???
- Some optimization tech. add more code

## MIPS: Performance Metric (cont.)

#### Example:

- Machine A
  - Special instruction for performing square root
  - It takes 100 cycles to execute
- Machine B
  - Doesn't have special instruction
  - must perform square root in software using simple instructions
  - e.g, Add, Mult, Shift each take 1 cycle to execute
- Clock cycle = 1us
- Machine A: 1/100 MIPS = 0.01 MIPS
- Machine B: 1 MIPS

#### MFLOPS: Performance Metric

- MFLOPS
  - = (FP ops/program) x (program/time) x 10<sup>-6</sup>
- Popular in scientific computing
  - FP ops were previously much slower than regular instructions (i.e., off-chip, sequential execution)
- Not great for "predicting" performance
  - Ignores other instructions (e.g., load/store)
  - Not all FP ops have common format
  - Depends on how FP-intensive program is

## MFLOPS: Performance Metric (cont.)

MFLOPS → GFLOPS → TFLOPS → PFLOPS
 → EFLOPS

| Rank | System                                                                                                                                                                             | Cores      | Rmax<br>(TFlop/s) | Rpeak<br>(TFlop/s) | Power<br>(kW) |
|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|-------------------|--------------------|---------------|
| 1    | Supercomputer Fugaku - Supercomputer Fugaku,<br>A64FX 48C 2.2GHz, Tofu interconnect D, Fujitsu<br>RIKEN Center for Computational Science<br>Japan                                  | 7,630,848  | 442,010.0         | 537,212.0          | 29,899        |
| 2    | Summit - IBM Power System AC922, IBM POWER9 22C<br>3.07GHz, NVIDIA Volta GV100, Dual-rail Mellanox EDR<br>Infiniband, IBM<br>DOE/SC/Oak Ridge National Laboratory<br>United States | 2,414,592  | 148,600.0         | 200,794.9          | 10,096        |
| 3    | Sierra - IBM Power System AC922, IBM POWER9 22C<br>3.1GHz, NVIDIA Volta GV100, Dual-rail Mellanox EDR<br>Infiniband, IBM / NVIDIA / Mellanox<br>DOE/NNSA/LLNL<br>United States     | 1,572,480  | 94,640.0          | 125,712.0          | 7,438         |
| 4    | Sunway TaihuLight - Sunway MPP, Sunway SW26010<br>260C 1.45GHz, Sunway, NRCPC<br>National Supercomputing Center in Wuxi<br>China                                                   | 10,649,600 | 93,014.6          | 125,435.9          | 15,371        |

https://www.top500.org/lists/top500/2021/11/



