# **Entity: monmult\_module**

• File: monmult\_module.vhd

### **Diagram**



## **Description**

this is the module that contains all the others, and wires them together

#### **Generics**

| Generic name    | Туре    | Value | Description                                     |
|-----------------|---------|-------|-------------------------------------------------|
| WRITE_WIDTH     | integer | 16    | MUST BE SET THE SAME AS NUMBER OF BITS PER WORD |
| READ_WIDTH      | integer | 16    | MUST BE SET THE SAME AS NUMBER OF BITS PER WORD |
| N_BITS_PER_WORD | integer | 16    |                                                 |
| N_WORDS         | integer | 16    | IS THE RESULT OF TOTAL_BITS/N_BITS_PER_WORD     |
| MEMORY_DEPTH    | integer | 16    | IT IS THE SAME OF N_WORDS                       |

| Port name | Direction | Туре      | Description                                                                                        |
|-----------|-----------|-----------|----------------------------------------------------------------------------------------------------|
| clk       | in        | std_logic |                                                                                                    |
| reset     | in        | std_logic |                                                                                                    |
| wr_en_a   | in        | std_logic | will be rised by the<br>testbench when the data<br>are ready to be loaded in<br>the input memories |
| wr_en_b   | in        | std_logic | will be rised by the<br>testbench when the data                                                    |

|             |     |                                                  | are ready to be loaded in the input memories                                                       |
|-------------|-----|--------------------------------------------------|----------------------------------------------------------------------------------------------------|
| wr_en_n_mac | in  | std_logic                                        | will be rised by the<br>testbench when the data<br>are ready to be loaded in<br>the input memories |
| wr_en_n_sub | in  | std_logic                                        | will be rised by the<br>testbench when the data<br>are ready to be loaded in<br>the input memories |
| a           | in  | std_logic_vector(N_BITS_PER_WORD-<br>1 downto 0) | data inputs to be loaded<br>to input memories will<br>be fed one word at a<br>time                 |
| b           | in  | std_logic_vector(N_BITS_PER_WORD-<br>1 downto 0) | data inputs to be loaded<br>to input memories will<br>be fed one word at a<br>time                 |
| n           | in  | std_logic_vector(N_BITS_PER_WORD-<br>1 downto 0) | data inputs to be loaded<br>to input memories will<br>be fed one word at a<br>time                 |
| nn0         | in  | std_logic_vector(N_BITS_PER_WORD-<br>1 downto 0) | data inputs to be loaded<br>to input memories will<br>be fed one word at a<br>time                 |
| EoC         | out | std_logic                                        | End Of Conversion, is<br>high on the last word of<br>the valid result                              |
| valid_out   | out | std_logic                                        | Is high only when the<br>subtractor is giving out<br>the correct result                            |
| result      | out | std_logic_vector(N_BITS_PER_WORD-<br>1 downto 0) |                                                                                                    |

| Name      | Туре                                             | Description |
|-----------|--------------------------------------------------|-------------|
| a_mem     | std_logic_vector(N_BITS_PER_WORD-<br>1 downto 0) |             |
| b_mem     | std_logic_vector(N_BITS_PER_WORD-<br>1 downto 0) |             |
| n_mac_mem | std_logic_vector(N_BITS_PER_WORD-                |             |

|               | 1 downto 0)                                      |                                                                      |
|---------------|--------------------------------------------------|----------------------------------------------------------------------|
| n_sub_mem     | std_logic_vector(N_BITS_PER_WORD-<br>1 downto 0) |                                                                      |
| start_a       | std_logic                                        |                                                                      |
| start_b       | std_logic                                        |                                                                      |
| start_n_mac   | std_logic                                        |                                                                      |
| start_n_sub   | std_logic                                        |                                                                      |
| EoC_sig       | std_logic                                        |                                                                      |
| EoC_reg       | std_logic                                        |                                                                      |
| memory_full   | std_logic                                        |                                                                      |
| start_mem     | std_logic                                        | signals that memories can begin exposing data at their outputs       |
| start_modules | std_logic                                        | signal that modules can start to wait for their respective latencies |

## **Constants**

| Name          | Туре    | Value                               | Description                                                                                                       |
|---------------|---------|-------------------------------------|-------------------------------------------------------------------------------------------------------------------|
| LATENCY_AB    | integer | 1                                   | this constant controls after how many cycles startig from the start signal is mac_ab going to start reading       |
| LATENCY_N_SUB | integer | LATENCY_AB +N_WORDS* (N_WORDS- 1)+4 | this constant controls after how many cycles startig from the start signal is sub going to start reading          |
| LATENCY_N_MAC | integer | LATENCY_AB+2                        | this constant controls after how many cycles<br>startig from the start signal is mac_mn going<br>to start reading |

### **Processes**

• unnamed: ( clk )

### **Instantiations**

• inst\_cios\_1w: cios\_top\_1w

• mem\_a\_inst: input\_mem\_abn

• mem\_b\_inst: input\_mem\_abn

• mem\_n\_mac\_inst: input\_mem\_abn

- mem\_n\_sub\_inst: input\_mem\_abn
- regulator\_inst: start\_regulator

# Entity: input\_mem\_abn

• File: input\_mem\_abn.vhd

### **Diagram**



## **Description**

this module takes care of storing the entire input vector, and exposes the rigth word at the output at each cycle this module will be istantiated three times:

- for the input a, which exposes one word per cycle
- for the input b, which expses one word every N\_WORDS cycles
- for the input n, which exposes one word per cycle but with an initial delay

#### **Generics**

| Generic name   | Туре                          | Value | Description                                                                                |
|----------------|-------------------------------|-------|--------------------------------------------------------------------------------------------|
| WRITE_WIDTH    | integer                       | 8     |                                                                                            |
| READ_WIDTH     | integer                       | 8     | In this implementation, READ_WIDTH=WRITE_WIDTH                                             |
| CYLCES_TO_WAIT | integer                       | 4     | after the first word has been exposed, after how many cycles the next word will be exposed |
| LATENCY        | integer                       | 4     | Initial time to wait after receving start_in before exposing the first word                |
| MEMORY_DEPTH   | integer<br>range 4 to<br>8192 | 16    | in this implementation, is equal to TOT_BITS/WRITE_WIDTH                                   |

| Port name   | Direction | Туре      | Description                   |
|-------------|-----------|-----------|-------------------------------|
| clk         | in        | std_logic |                               |
| reset       | in        | std_logic |                               |
| memory_full | out       | std_logic | unused in this implementation |
|             |           |           |                               |

| wr_en    | in  | std_logic                                    | has to be kept high while writing                                                                                                                 |
|----------|-----|----------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------|
| wr_port  | in  | std_logic_vector(WRITE_WIDTH-<br>1 downto 0) | accepts one word at a time, loaded by the testbench                                                                                               |
| rd_en    | in  | std_logic                                    | has to be kept high while reading                                                                                                                 |
| rd_port  | out | std_logic_vector(READ_WIDTH-<br>1 downto 0)  | exposes one word at a time, at the right cycle                                                                                                    |
| start    | out | std_logic                                    | used to notify start_regulator that reading phase is over                                                                                         |
| start_in | in  | std_logic                                    | this notifies the memory that<br>all memories are full and ready<br>to start providing data                                                       |
| EoC_in   | in  | std_logic                                    | End of Conversion input to<br>notify the memory that the<br>content of the memory can be<br>reset on order to be ready for<br>another computation |

| Name            | Туре                               | Description                                                                               |
|-----------------|------------------------------------|-------------------------------------------------------------------------------------------|
| memory          | memory_type                        |                                                                                           |
| write_counter   | integer range 0 to<br>MEMORY_DEPTH | counts the times a writing in the memory is done, does only one full cycle                |
| read_counter    | integer range 0 to<br>MEMORY_DEPTH | counts the times a reading from the memory is done, does as many full cycles as necessary |
| memory_full_int | std_logic                          | used to tell if reading phase can start                                                   |
| cycle_counter   | integer                            | counts the cycle between one reading and the next(i.e 1 for a, N_WORDS for b)             |
| initial_counter | integer                            | counts the cycle to wait before the beginning of the reading phase                        |
| begin_reading   | std_logic                          | flag, to 1 when writing phase is finished                                                 |
| start_flag      | std_logic                          | used to manage the start signal, which may be high for one or more cycles                 |
| start_int       | std_logic                          |                                                                                           |

# Types

| Name | Туре | Description |
|------|------|-------------|
|------|------|-------------|

| memory_type |  |  |
|-------------|--|--|
|-------------|--|--|

## **Processes**

• unnamed: ( clk,reset, EoC\_in )

# **Entity: start\_regulator**

• File: start\_regulator.vhd

### **Diagram**



## **Description**

takes as input the start output of the memories, and feeds to the modules and the memories a start signal, and it is useful if the memories are not filled at the same time

#### **Ports**

| Port name        | Direction | Туре      | Description                                                                                 |
|------------------|-----------|-----------|---------------------------------------------------------------------------------------------|
| clk              | in        | std_logic |                                                                                             |
| reset            | in        | std_logic |                                                                                             |
| in_1             | in        | std_logic | outputs of the memories, goes high when<br>memory full, can be one cycle or more cycle long |
| in_2             | in        | std_logic | outputs of the memories, goes high when<br>memory full, can be one cycle or more cycle long |
| in_3             | in        | std_logic | outputs of the memories, goes high when<br>memory full, can be one cycle or more cycle long |
| in_4             | in        | std_logic | outputs of the memories, goes high when<br>memory full, can be one cycle or more cycle long |
| EoC              | in        | std_logic | End of Conversion, resets the module when computation is over                               |
| output_start     | out       | std_logic | notifies the memories that the can start exposing on the rd_port                            |
| output_start_reg | out       | std_logic | notifies the computation modules that they can start reading                                |

## **Signals**

| Name                     | Туре      | Description                                                                 |
|--------------------------|-----------|-----------------------------------------------------------------------------|
| flag_1                   | std_logic | flags to hold the value '1' of the input signal                             |
| flag_2                   | std_logic | flags to hold the value '1' of the input signal                             |
| flag_3                   | std_logic | flags to hold the value '1' of the input signal                             |
| flag_4                   | std_logic | flags to hold the value '1' of the input signal                             |
| accept_1                 | std_logic | is '1' when the module has not yes stored a previous value '1'              |
| accept_2                 | std_logic | is '1' when the module has not yes stored a previous value '1'              |
| accept_3                 | std_logic | is '1' when the module has not yes stored a previous value '1'              |
| accept_4                 | std_logic | is '1' when the module has not yes stored a previous value '1'              |
| output_start_int         | std_logic | replica of output_start, needed in order for the output port to be readable |
| output_start_reg_int     | std_logic | replica of output_start delayed by one cylce                                |
| output_start_reg_reg_int | std_logic |                                                                             |

## **Processes**

• unnamed: ( clk, reset )

# Entity: cios\_top\_1w

• File: cios\_top\_1w.vhd

### **Diagram**



## **Description**

This module includes all the computational blocks. It's embedded inside monmult\_module, together with the memories.

#### **Generics**

| Generic name    | Туре    | Value | Description |
|-----------------|---------|-------|-------------|
| N_BITS_PER_WORD | integer | 8     |             |
| N_WORDS         | integer | 4     |             |

| Port<br>name | Direction | Туре                                             | Description                                                                                                 |
|--------------|-----------|--------------------------------------------------|-------------------------------------------------------------------------------------------------------------|
| clk          | in        | std_logic                                        |                                                                                                             |
| reset        | in        | std_logic                                        |                                                                                                             |
| а            | in        | std_logic_vector(N_BITS_PER_WORD-<br>1 downto 0) |                                                                                                             |
| b            | in        | std_logic_vector(N_BITS_PER_WORD-<br>1 downto 0) |                                                                                                             |
| n_mac        | in        | std_logic_vector(N_BITS_PER_WORD-<br>1 downto 0) |                                                                                                             |
| n_sub        | in        | std_logic_vector(N_BITS_PER_WORD-<br>1 downto 0) |                                                                                                             |
| start        | in        | std_logic                                        | indicates that memories are<br>full and computation is going<br>to start, can be one or more<br>cycles long |
| start        | in        | std_logic                                        | full and computation is<br>to start, can be one or                                                          |

| nn0       | in  | std_logic_vector(N_BITS_PER_WORD-<br>1 downto 0) | this is the least significant<br>word of the inverse of N<br>modulo R, which is computed<br>by the PC and fed to the<br>module |
|-----------|-----|--------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------|
| EoC       | out | std_logic                                        | End Of Conversion, is high on<br>the last word of the valid<br>result                                                          |
| valid_out | out | std_logic                                        | Is high only when the subtractor is giving out the correct result                                                              |
| result    | out | std_logic_vector(N_BITS_PER_WORD-<br>1 downto 0) |                                                                                                                                |

| Name         | Туре                                          | Description |
|--------------|-----------------------------------------------|-------------|
| t_out_ab     | std_logic_vector(N_BITS_PER_WORD-1 downto 0)  |             |
| c_out_ab     | std_logic_vector(N_BITS_PER_WORD-1 downto 0)  |             |
| m            | std_logic_vector (N_BITS_PER_WORD-1 downto 0) |             |
| t_mac_out_mn | std_logic_vector (N_BITS_PER_WORD-1 downto 0) |             |
| c_out_mn     | std_logic_vector (N_BITS_PER_WORD-1 downto 0) |             |
| t_out_mn     | std_logic_vector (N_BITS_PER_WORD-1 downto 0) |             |
| c_in_ab      | std_logic_vector (N_BITS_PER_WORD-1 downto 0) |             |
| c_in_mn      | std_logic_vector (N_BITS_PER_WORD-1 downto 0) |             |
| c_out        | std_logic_vector (N_BITS_PER_WORD-1 downto 0) |             |
| t_out        | std_logic_vector (N_BITS_PER_WORD-1 downto 0) |             |
| t_in         | std_logic_vector (N_BITS_PER_WORD-1 downto 0) |             |
| n_in         | std_logic_vector (N_BITS_PER_WORD-1 downto 0) |             |
| t_adder      | std_logic_vector (N_BITS_PER_WORD-1 downto 0) |             |
| t_out_mult   | std_logic_vector (N_BITS_PER_WORD-1 downto 0) |             |

## Instantiations

mac\_ab\_inst: FSM\_mac\_abmac\_mn\_inst: FSM\_mac\_mn

mult\_inst: FSM\_multadd\_inst: FSM\_addsub\_inst: FSM\_sub\_v2

# Entity: FSM\_mac\_ab

• File: FSM\_mac\_ab.vhd

### **Diagram**

```
integer = N_WORDS |
integer = N_BITS_PER_WORD |
STD_LOGIC = STD_LOGIC = Std_logic_vector (N_BITS_PER_WORD-1 downto 0) |
std_logic_vector (N_BITS_PER_WORD-1 downto 0) = std_logic_vector (N_BITS_PER_WORD-1 downto 0) |
std_logic_vector (N_BITS_PER_WORD-1 downto 0) = std_logic_vector (N_BITS_PER_WORD-1 downto 0) |
std_logic_vector (N_BITS_PER_WORD-1 downto 0) = t_mac_in |
std_logic_vector (N_BITS_PER_WORD-1 downto 0) = t_adder_in
```

## **Description**

this FSM uses two counters i and j both going from 0 to N\_WORDS-1 and are used to control what to expose at the output at every cycle

This FSM:

starts at cycle 0,

- reads a every cycle,
- · reads b every N\_WORDS cycles,
- reads t = 0 for i=0,
- reads t = t\_mac\_in for i>=1, j<N\_WORDS,
- reads t = t\_adder\_in for i>=1, j=N\_WORDS,
- if N\_WORDS>4, a shift register is added in order to take into account the delay between the clock mac\_mn exposes its t output and mac\_ab reads it
- Cout is brought to the output everytime, adder has to sample the correct one

#### **Generics**

| Generic name    | Туре    | Value | Description |
|-----------------|---------|-------|-------------|
| N_WORDS         | integer | 4     |             |
| N_BITS_PER_WORD | integer | 8     |             |

| Port name | Direction | Туре                                          | Description |
|-----------|-----------|-----------------------------------------------|-------------|
| clk       | in        | STD_LOGIC                                     |             |
| reset     | in        | STD_LOGIC                                     |             |
| start     | in        | std_logic                                     |             |
| а         | in        | std_logic_vector (N_BITS_PER_WORD-1 downto 0) |             |
| b         | in        | std_logic_vector (N_BITS_PER_WORD-1 downto 0) |             |
|           |           |                                               |             |

| t_mac_in   | in  | std_logic_vector (N_BITS_PER_WORD-1 downto 0) |
|------------|-----|-----------------------------------------------|
| t_adder_in | in  | std_logic_vector (N_BITS_PER_WORD-1 downto 0) |
| t_mac_out  | out | std_logic_vector (N_BITS_PER_WORD-1 downto 0) |
| c_mac_out  | out | std_logic_vector (N_BITS_PER_WORD-1 downto 0) |

| Name          | Туре                               | Description                                           |
|---------------|------------------------------------|-------------------------------------------------------|
| i             | integer                            | coarse counter                                        |
| j             | integer                            | fine counter                                          |
| sr_in         | std_logic_vector(t_adder_in'range) |                                                       |
| a_dut         | std_logic_vector(a'range)          | wrapper signal for the combinatorial mac module       |
| b_dut         | std_logic_vector(a'range)          | wrapper signal for the combinatorial mac module       |
| t_in_dut      | std_logic_vector(a'range)          | wrapper signal for the combinatorial mac module       |
| c_in_dut      | std_logic_vector(a'range)          | wrapper signal for the combinatorial mac module       |
| s_out_dut     | std_logic_vector(a'range)          | wrapper signal for the combinatorial mac module       |
| c_out_dut     | std_logic_vector(a'range)          | wrapper signal for the combinatorial mac module       |
| din_dut       | std_logic_vector(t_mac_in'range)   | wrapper signal for the sr                             |
| dout_dut      | std_logic_vector(t_mac_in'range)   | wrapper signal for the sr                             |
| counter       | integer                            |                                                       |
| start_reg     | std_logic                          |                                                       |
| send_t_mac_in | std_logic                          | controls when the sr needs to store the mac_mn output |
| send_t_adder  | std_logic                          | controls when the sr needs to store the adder output  |
| counter_mac   | integer                            |                                                       |

## **Processes**

• FSM\_process: ( clk,reset )

### **Instantiations**

• mac\_inst: simple\_1w\_mac

# **Entity: FSM\_mult**

• File: FSM\_mult.vhd

### **Diagram**



### **Description**

This block implements an FSM controlling the inputs of a combinatorial 1w-multiplier. It also functions as a register for t\_out\_ab. It starts after 1 clock cycle w.r.t. the start signal, and performs a multiplication every s cycles. The t\_out port copies and syncronizes the t\_out data from mac\_ab.

#### **Generics**

| Generic name    | Туре                     | Value | Description                      |
|-----------------|--------------------------|-------|----------------------------------|
| N_WORDS         | POSITIVE range 4 to 8192 | 4     | Number of words per each operand |
| N_BITS_PER_WORD | POSITIVE range 8 to 512  | 32    | Number of bits per each word     |

#### **Ports**

| Port<br>name | Direction | Туре                                          | Description                           |
|--------------|-----------|-----------------------------------------------|---------------------------------------|
| clk          | in        | std_logic                                     | clock signal                          |
| reset        | in        | std_logic                                     | asyncronous reset signal              |
| start        | in        | std_logic                                     | start signal from outside             |
| t_in         | in        | std_logic_vector (N_BITS_PER_WORD-1 downto 0) | input word from mac_ab                |
| nn0          | in        | std_logic_vector (N_BITS_PER_WORD-1 downto 0) | input n'(0)                           |
| t_out        | out       | std_logic_vector (N_BITS_PER_WORD-1 downto 0) | output t (input t delayed by 1 cycle) |
| m_out        | out       | std_logic_vector (N_BITS_PER_WORD-1 downto 0) | output product                        |

## **Signals**

| Name      | Туре                                          | Description                         |
|-----------|-----------------------------------------------|-------------------------------------|
| i_counter | natural range 0 to N_WORDS                    | signal to count i cycle             |
| j_counter | natural range 0 to N_WORDS                    | signal to count words of an i_cycle |
| a_sig     | std_logic_vector (N_BITS_PER_WORD-1 downto 0) | signals to sample input data        |
| start_reg | std_logic                                     |                                     |

## **Processes**

- Mult\_FSM: ( clk,reset )
  - **Description** This FSM controls the inputs of the combinatorial multiplier

## **Instantiations**

• mult\_1w: simple\_1w\_mult

# **Entity: FSM\_mac\_mn**

• File: FSM\_mac\_mn.vhd

### **Diagram**



## **Description**

This FSM uses two counters i and j both going from 0 to N\_WORDS-1 and are used to control what to expose at the output at every cycle.N\_BITS\_PER\_WORD

#### this FSM:

- starts at cycle 0
- reads n every cycle (n is equivalent to a in mac\_ab)
- reads m every cycle with j=0 (m is equivalent to b in mac\_ab)
- reads t from multiplier. the multiplier has registered the t value of mac\_ab, to give a 1 cycle delay
- · Cout is brought to the output everytime, adder has to sample it at the correct clock cycle

#### **Generics**

| Generic name    | Туре    | Value | Description |
|-----------------|---------|-------|-------------|
| N_WORDS         | integer | 4     |             |
| N_BITS_PER_WORD | integer | 8     |             |

| Port<br>name | Direction | Туре                                                 | Description                                                                                              |
|--------------|-----------|------------------------------------------------------|----------------------------------------------------------------------------------------------------------|
| clk          | in        | STD_LOGIC                                            |                                                                                                          |
| reset        | in        | STD_LOGIC                                            |                                                                                                          |
| start        | in        | std_logic                                            | indicates that memories are full and<br>computation is going to start, can be one or<br>more cycles long |
| n            | in        | std_logic_vector<br>(N_BITS_PER_WORD-<br>1 downto 0) |                                                                                                          |
| m            | in        | std_logic_vector                                     |                                                                                                          |

|           |     | (N_BITS_PER_WORD-<br>1 downto 0)                     |  |
|-----------|-----|------------------------------------------------------|--|
| t_in      | in  | std_logic_vector<br>(N_BITS_PER_WORD-<br>1 downto 0) |  |
| t_mac_out | out | std_logic_vector<br>(N_BITS_PER_WORD-<br>1 downto 0) |  |
| c_mac_out | out | std_logic_vector<br>(N_BITS_PER_WORD-<br>1 downto 0) |  |

| Name          | Туре                      | Description                                                       |
|---------------|---------------------------|-------------------------------------------------------------------|
| i             | integer                   | counter, cfr mac_ab                                               |
| j             | integer                   | counter, cfr mac_ab                                               |
| n_dut         | std_logic_vector(n'range) | wrapper signal for the combinatorial mac module                   |
| m_dut         | std_logic_vector(n'range) | wrapper signal for the combinatorial mac module                   |
| t_in_dut      | std_logic_vector(n'range) | wrapper signal for the combinatorial mac module                   |
| c_in_dut      | std_logic_vector(n'range) | wrapper signal for the combinatorial mac module                   |
| s_out_dut     | std_logic_vector(n'range) | wrapper signal for the combinatorial mac module                   |
| c_out_dut     | std_logic_vector(n'range) | wrapper signal for the combinatorial mac module                   |
| start_reg     | std_logic                 |                                                                   |
| finished      | std_logic                 | unused in this implementation                                     |
| start_counter | integer                   | counts up to LATENCY, and measures time before computation begins |
| start_comp    | std_logic                 |                                                                   |

## **Constants**

| Name    | Туре    | Value | Description                                      |
|---------|---------|-------|--------------------------------------------------|
| LATENCY | integer | 1     | clock cycles to wait after having received start |

## **Processes**

• FSM\_process: ( clk,reset )

### **Instantiations**

• mac\_inst: simple\_1w\_mac

# Entity: FSM\_add

• File: FSM\_add.vhd

### **Diagram**



### **Description**

This FSM module controls the inputs of the 1W\_ADDER combinatorial block. The adder should start s clock cycles after the "start" signal arrives. After starting, it has to compute 3 sums:

- Sum1: 'Carry from fsm\_mac\_ab' + 'Previous computation of the adder'
- Sum2: 'Result of sum1 ' + 'Carry from fsm\_mac\_mn'
- Sum3: 'Carry of sum1' + 'Carry of sum2'

After finishing it has to wait for (s-4) clocks (SUM\_3\_1) before accepting a new value from mac\_ab. When all the computations for the current multiplication are done, it returns in the IDLE state, waiting for a new 'start' signal.

#### **Generics**

| Generic name    | Туре                     | Value | Description                      |
|-----------------|--------------------------|-------|----------------------------------|
| N_WORDS         | POSITIVE range 4 to 8192 | 4     | Number of words per each operand |
| N_BITS_PER_WORD | POSITIVE range 8 to 512  | 32    | Number of bits per each word     |

| Port<br>name | Direction | Туре                                                | Description                                               |
|--------------|-----------|-----------------------------------------------------|-----------------------------------------------------------|
| clk          | in        | std_logic                                           | clock signal                                              |
| reset        | in        | std_logic                                           | asyncronous reset signal                                  |
| start        | in        | std_logic                                           | start signal, tells the fsm when a<br>new mult is started |
| c_in_ab      | in        | std_logic_vector<br>(N_BITS_PER_WORD-1 downto<br>0) | carry in from mac_ab                                      |
| c_in_mn      | in        | std_logic_vector<br>(N_BITS_PER_WORD-1 downto       | carry in from mac_mn                                      |

|       |     | 0)                                                  |                                    |
|-------|-----|-----------------------------------------------------|------------------------------------|
| c_out | out | std_logic_vector<br>(N_BITS_PER_WORD-1 downto<br>0) | carry out from combinatorial adder |
| t_out | out | std_logic_vector<br>(N_BITS_PER_WORD-1 downto<br>0) | result of combinatorial adder      |

| Name          | Туре                                             | Description                                                                            |
|---------------|--------------------------------------------------|----------------------------------------------------------------------------------------|
| state         | state_type                                       | FSM state signal                                                                       |
| a_sig         | std_logic_vector<br>(N_BITS_PER_WORD-1 downto 0) | mainly used to load carry from outside                                                 |
| b_sig         | std_logic_vector<br>(N_BITS_PER_WORD-1 downto 0) | mainly used to load internal values                                                    |
| start_reg     | std_logic                                        | start signal flipflop '1' -> a conversion is in progress.                              |
| c_out_reg     | std_logic_vector(N_BITS_PER_WORD-<br>1 downto 0) | signal to store c_out for Sum3                                                         |
| t_out_sig     | std_logic_vector(t_out'range)                    | signal linked to combinatorial adder<br>t_out                                          |
| c_out_sig     | std_logic_vector(c_out'range)                    | signal linked to combinatorial adder<br>c_out                                          |
| delay_counter | unsigned (9 downto 0)                            | counter to track cycles to wait before starting a new sum                              |
| i_counter     | unsigned (9 downto 0)                            | counter to keep track of current i_loop<br>cycle (and return to idle when<br>finished) |

## **Constants**

| Name          | Туре                  | Value                             | Description |
|---------------|-----------------------|-----------------------------------|-------------|
| DELAY_SUM_3_1 | UNSIGNED (9 downto 0) | to_unsigned((N_WORDS - 4),<br>10) |             |

# Types

| Name       | Туре             | Description    |
|------------|------------------|----------------|
| state_type | (IDLE,<br>SUM_1, | FSM state type |

| SUM_1B, |  |
|---------|--|
| SUM_2,  |  |
| SUM_3)  |  |
|         |  |

#### **Processes**

• FSM: ( clk,reset )

### **Instantiations**

• add\_1w: simple\_1w\_adder

### **State machines**



## Entity: FSM\_sub\_v2

• File: FSM\_sub\_v2.vhd

### **Diagram**



## **Description**

This module describes an FSM controlling the inputs of a combinatorial 1word subtractor. It takes t and n respectively from the mac\_mn/adder and from the n\_memory, and it subtract the two word by word. It also stores both t and the result of the difference (t-n). At the end of the difference:

- If t > n (b\_out = 0) => mult\_result = t-n
- If t <= n (b\_out = 1) => mult\_result = t

In total, the block has to perform s+1 subtractions:

- First s subtractions: t[i] n[i] -> out\_borrows are brought to input\_borrow port again
- Last subtraction: adder third sum result (t[s]) prev\_b\_out At the end of the conversion an EoC signal is asserted for 1 clock cycle. When the output port is outputting valid data, the valid out port is '1'

#### **Generics**

| Generic name    | Туре                     | Value | Description                 |
|-----------------|--------------------------|-------|-----------------------------|
| N_BITS_PER_WORD | POSITIVE range 8 to 512  | 32    | Number of bits per word     |
| N_WORDS         | POSITIVE range 4 to 8192 | 4     | Number of words per operand |

| Port<br>name | Direction | Туре      | Description                                                    |
|--------------|-----------|-----------|----------------------------------------------------------------|
| clk          | in        | std_logic | clock signal                                                   |
| reset        | in        | std_logic | asyncronous reset signal                                       |
| start        | in        | std_logic | start signal (when '1', a<br>new mult has started)             |
| EoC          | out       | std_logic | End of Conversion signal.  High for 1 clock when mult finished |
| valid_out    | out       | std_logic | high when rersult is being                                     |

|             |     |                                                  | written on output port       |
|-------------|-----|--------------------------------------------------|------------------------------|
| t_in_mac    | in  | std_logic_vector<br>(N_BITS_PER_WORD-1 downto 0) | t data coming from<br>mac_mn |
| t_in_add    | in  | std_logic_vector<br>(N_BITS_PER_WORD-1 downto 0) | t data coming from adder     |
| n_in        | in  | std_logic_vector<br>(N_BITS_PER_WORD-1 downto 0) | n coming from n memory       |
| mult_result | out | std_logic_vector(N_BITS_PER_WORD-<br>1 downto 0) | final result of monmult      |

| Name          | Туре                                             | Description                                               |
|---------------|--------------------------------------------------|-----------------------------------------------------------|
| state         | state_type                                       | FSM state signal                                          |
| diff_out_temp | out_temp_type                                    | memory to store difference before comparison              |
| t_out_temp    | out_temp_type                                    | memory to store t_in_mac before comparison                |
| start_reg     | std_logic                                        | flag signal: '1' means a multiplication is in progress    |
| read_counter  | natural range 0 to N_WORDS                       | counter for reads from mac, adder and n memory            |
| write_counter | natural range 0 to N_WORDS-1                     | counter for output writes                                 |
| wait_counter  | natural range 0 to CLK_TO_WAIT-1                 | counter for waiting before starting subtraction           |
| t_in_sig      | std_logic_vector<br>(N_BITS_PER_WORD-1 downto 0) | signal linked to first input of combinatorial subtractor  |
| n_in_sig      | std_logic_vector<br>(N_BITS_PER_WORD-1 downto 0) | signal linked to second input of combinatorial subtractor |
| b_in_sig      | std_logic_vector (0 downto 0)                    | signal linked to input borrow of combinatorial subtractor |
| diff_out_sig  | std_logic_vector<br>(N_BITS_PER_WORD-1 downto 0) | signal linked to out result of combinatorial subtractor   |
| b_out_sig     | std_logic_vector (0 downto 0)                    | signal linked to out borrow of combinatorial subtractor   |
| b_out_reg     | std_logic_vector (0 downto 0)                    |                                                           |

## Constants

| Name        | Туре     | Value                         | Description                                     |
|-------------|----------|-------------------------------|-------------------------------------------------|
| CLK_TO_WAIT | positive | N_WORDS * (N_WORDS-<br>1) + 3 | clock cycles to wait before starting comparison |

## **Types**

| Name          | Туре                                   | Description                                  |
|---------------|----------------------------------------|----------------------------------------------|
| state_type    | (IDLE,<br>SUB_STATE,<br>COMPARE_STATE) | FSM state type                               |
| out_temp_type |                                        | memory type to store words before comparison |

#### **Processes**

- FSM: ( clk,reset )
  - **Description** FSM process

#### **Instantiations**

• sub\_1w\_inst: simple\_1w\_sub

## **State machines**

• FSM process

