\$50 ELSEVIER

Contents lists available at ScienceDirect

# Solid-State Electronics

journal homepage: www.elsevier.com/locate/sse



# Determination of electron effective mass and electron affinity in HfO<sub>2</sub> using MOS and MOSFET structures

S. Monaghan a,\*, P.K. Hurley A, K. Cherkaoui A, M.A. Negara A, A. Schenk b

#### ARTICLE INFO

# Article history: Received 6 June 2008 Received in revised form 31 July 2008 Accepted 4 September 2008 Available online 7 February 2009

The review of this paper was arranged by Prof. P. Palestri

*PACS:* 72.20.–i 77.55.+f

Keywords:
High-k gate stacks
HfO<sub>2</sub>
Reverse modeling
Direct tunneling
Electron effective mass
Electron affinity
Bulk properties
32 nm and 22 nm technology nodes

#### ABSTRACT

We present a combined electrical and modeling study to determine the tunneling electron effective mass and electron affinity for  $HfO_2$ . Experimental capacitance–voltage (C-V) and current–voltage (J-V) characteristics are presented for  $HfO_2$  films deposited on Si(100) substrates by atomic layer deposition (ALD) and by electron beam evaporation (e-beam), with equivalent oxide thicknesses in the range 10-12.5 Å. We extend on previous studies by applying a self-consistent 1D-Schrödinger–Poisson solver to the entire gate stack, including the inter-layer  $SiO_x$  region – and to the adjacent substrate for non-local barrier tunnelling – self-consistently linked to the quantum-drift-diffusion transport model. Reverse modeling is applied to the correlated gate and drain currents in long-channel MOSFET structures. Values of  $(0.11 \pm 0.03)m_0$  and  $(2.0 \pm 0.25)$  eV are determined for the  $HfO_2$  electron effective mass and the  $HfO_2$  electron affinity, respectively. We apply our extracted electron effective mass and electron affinity to predict leakage current densities in future 32 nm and 22 nm technology node MOSFETs with  $SiO_x$  thicknesses of 7-8 Å and  $HfO_2$  thicknesses of 23-24 Å.

© 2008 Elsevier Ltd. All rights reserved.

# 1. Introduction

On the back of over ten years of research and development, the investigations of high dielectric constant materials (such as HfO<sub>2</sub>) have reached the stage where they are now incorporated into the gate stack of silicon based MOSFETs. The HfO<sub>2</sub> insulator is used in conjunction with metal gate electrodes and a thin ( $\sim$ 10 Å) interfacial silicon oxide layer (SiO<sub> $\chi$ </sub>).

Modeling the leakage currents in metal-gate/HfO<sub>2</sub>/SiO<sub>x</sub>/Si(100) structures requires knowledge of the dominant conduction mechanism and physical parameters of the HfO<sub>2</sub> thin film, such as the effective mass of electrons in the HfO<sub>2</sub> energy gap  $(m_{\text{HfO}_2})$  and the electron affinity in HfO<sub>2</sub>  $(\chi_{\text{HfO}_2})$ . This is of technological importance to allow accurate simulations of the gate leakage current for existing and future technology nodes based on HfO<sub>2</sub> gate stacks over a typical bias range of 0–1 V.

A range of publications have examined tunneling in heavily doped polysilicon and metal gate/HfO<sub>2</sub>/SiO<sub>x</sub>/Si structures, including determination of  $m_{\rm HfO_2}$  and  $\chi_{\rm HfO_2}$  [1–4]. A range of values for  $m_{\rm HfO_2}$  are reported varying from 0.08 $m_0$  to 0.4 $m_0$ . The reported values of  $\chi_{\rm HfO_2}$  range from 1.75 eV to 2.82 eV. Based on the spread of results there is still scope for further analysis to establish if the reported ranges of  $m_{\rm HfO_2}$  and  $\chi_{\rm HfO_2}$  can be reduced and subsequently applied to future technology node modeling. In addition, it would also be instructive to know if  $m_{\rm HfO_2}$  and  $\chi_{\rm HfO_2}$  vary with deposition method or gate material.

We extend on previous reports by examining metal-gate/HfO $_2$ /SiO $_x$ /Si(100) structures formed by electron beam evaporation (ebeam) and atomic layer deposition (ALD). The HfO $_2$  and silicon oxide interface layer thicknesses are determined by high resolution cross-sectional transmission electron microscopy (HR-TEM). In the case of the e-beam deposited HfO $_2$  gate stack, a MOSCAP device is formed, and for the ALD deposited HfO $_2$  gate stacks, full MOSFETs are produced.

The availability of the full MOSFET devices allows the simulations to be applied to the condition of tunneling of electrons from

<sup>&</sup>lt;sup>a</sup> Tyndall National Institute, University College Cork, Lee Maltings, Prospect Row, Cork, Ireland

<sup>&</sup>lt;sup>b</sup> Integrated Systems Laboratory, ETH Zürich, Gloriastrasse 35, CH-8092 Zürich, Switzerland

<sup>\*</sup> Corresponding author. Tel.: +353 21 420 5682; fax: +353 21 420 5703. E-mail address: scott.monaghan@tyndall.ie (S. Monaghan).

the channel inversion region. Moreover, the simultaneous modeling of the gate tunneling current and the drain current (which exhibits sign changes as a function of the gate voltage) provides additional experimental data for narrowing the uncertainty of  $m_{\rm HfO_2}$  and  $\chi_{\rm HfO_2}$ , as there is a strong correlation between drain and gate currents in long-channel MOSFETs.

In contrast to previous modeling work, we apply a self-consistent 1D-Schrödinger–Poisson solver to the entire gate stack, including the inter-layer  $\mathrm{SiO}_x$  region, and to the adjacent substrate, which goes beyond the WKB approximation and automatically includes quantization effects in the channel. The direct tunneling current in the gate stack is self-consistently coupled to the drift-diffusion current which results from solving the continuity equations including all relevant physical effects, like mobility degradation, fixed oxide charges, and interface traps [5].

### 2. Sample and measurement details

#### 2.1. MOSCAP device

In the case of the e-beam deposited film in the metal-oxide-semiconductor capacitor (MOSCAP), the HfO $_2$  layer is formed on n-type silicon (100) with a resistivity of 2–4  $\Omega$  cm. The Si wafer undergoes a standard chemical clean and HF (10:1 DI water/HF for 10 s), to result in a H-terminated silicon surface. The HfO $_2$  film ( $\sim$ 37 Å) is deposited at 150 °C from 3 to 5 mm monoclinic HfO $_2$  pellets of 99.99% purity. MOSCAPs with an area of  $3.025 \times 10^{-5}$  cm $^2$  are formed using photolithography and a resist lift-off process. The metal gate consists of 300 nm of Ni deposited ex situ by e-beam, followed by a final forming gas anneal (5% H $_2$ /95% N $_2$ ) at 400 °C for 30 min. This will be referred to subsequently as the MOSCAP device. Fig. 1 shows a HR-TEM micrograph of the dielectric layers for this device.

#### 2.2. MOSFET devices

For the ALD deposited films in the metal-oxide-semiconductor field effect transistors (MOSFETs), the HfO<sub>2</sub> layers with nominal



**Fig. 1.** High resolution cross-sectional transmission electron microscopy (HR-TEM) micrograph of the MOSCAP device dielectric layers, showing an interfacial  $SiO_x$  thickness of 6 Å and an HfO<sub>2</sub> thickness of 37 Å. The equivalent oxide thickness is estimated to be  $(10.9 \pm 0.1)$  Å.

thicknesses of 16, 20, 24 and 30 Å are formed on p-type silicon (100) with a  $\sim$ 10 Å interfacial SiO $_x$  layer. The gate electrode is 100 Å TiN. Isolated gate n channel MOSFETs with an area of  $1\times10^{-4}\,\mathrm{cm}^2$  are measured. Fig. 2a–d shows HR-TEM micrographs of the gate structures, with only device C showing a negligible 2 Å deviation in the nominal HfO $_2$  thickness of 24 Å. Physical and extracted parameters are presented in Table 1. Further details of these devices can be found in [6], and they will be referred to subsequently in this paper as MOSFET devices A–D.

# 2.3. Measurement setup

Current density versus voltage (J-V) measurements were performed with a HP4156A precision semiconductor parameter analyzer. Capacitance density versus voltage (C-V) measurements were performed with a HP4284A precision LCR meter.

All measurements took place on-wafer in a microchamber probe station (Cascade Microtech, model Summit 12971B) and in a dry air environment (dew point  $\sim\!\!-70\,^{\circ}\text{C}$ ). Measurements were recorded at room temperature.

# 3. Models for C-V and J-V responses

The simulated quasi-static capacitance-voltage (QS C-V) responses of the e-beam device are obtained from charge-voltage curves that result from solving the Schrödinger-Poisson system and finally differentiating them. Acceptor-like interface traps between the substrate and interfacial layer can be included.

In obtaining the J–V responses, 1D–Schrödinger equations are solved along straight lines connecting the channel to the gate contact [7]. The results are self-consistently incorporated into a 2D drift-diffusion simulator [5]. A special-purpose grid has to be generated for the solution of the 1D–Schrödinger–Poisson system. It consists of straight lines that are attached to a semiconductor vertex and connect this vertex to the closest grid point on the gate contact. In addition, points not directly situated under the gate can be connected to the gate corners by defining a maximum angle measured to the normal of the gate contact line. Two length parameters serve to include regions below and above the stack. Hence, the transmission probability can be computed not only for the stack barrier alone, but also for a possible potential barrier in the substrate.

Based on interpolation schemes, all data (as well as the refinement of the initial mesh) are transferred to the special-purpose grid. The 1D-Schrödinger equation is solved in the (one-band) effective mass approximation (EMA) using the scattering matrix approach (SMA) [8]. Denoting coordinates on the lines of the special-purpose grid by u (origin at the metal contact), the electron current density due to direct tunneling from the Si (by conduction band electrons only) is given by Eq. (1) [5,9].

$$\begin{split} J_{n} &= \frac{g_{n}A_{0}T}{k_{B}} \int_{0^{-}}^{\infty} du T_{n}[u, 0^{-}, E_{c}(u)] \left| \frac{dE_{c}}{du}(u) \right| \\ &\times \Theta \left[ \frac{dE_{c}}{du}(u) \right] In \left\{ \frac{exp \left[ \frac{E_{F_{1}h}(u) - E_{c}(u)}{k_{B}T} \right] + 1}{exp \left[ \frac{E_{F_{1}h}(0^{-}) - E_{c}(u)}{k_{B}T} \right] + 1} \right\} \end{split} \tag{1}$$

The terms in Eq. (1) are defined as follows:  $A_0 = 4\pi m_0 k_B^2 q/h^3$  is the Richardson constant for free electrons, T denotes the temperature (drift-diffusion model, no carrier heating),  $k_B$  the Boltzmann constant,  $E_c(u)$  the position-dependent conduction band edge (which is a function of electron affinity),  $E_{F,n}(u)$  the quasi-Fermi energy, and  $T_n$  the tunneling probability resulting from the SMA solution of the 1D-Schrödinger equation. The parameters  $T_n$  and  $g_n$  are functions of electron effective masses. For tunneling across a (100)-oriented interface, reasonable choices are  $g_n = 2m_t/m_0$  for



Fig. 2. Gate stack high resolution cross-sectional transmission electron microscopy (HR-TEM) micrographs of MOSFET devices: (a) device A, (b) device B, (c) device C, and (d) device D. Dielectric thicknesses are in very good agreement with those of Table 1.

 $\begin{tabular}{ll} \textbf{Table 1} \\ \textbf{Summary of Physical and Extracted Parameters for the ALD HfO}_2/\text{TiN MOSFETs in this study.} \\ \end{tabular}$ 

| Water                                   | A                   | В                   | С                   | D                     |
|-----------------------------------------|---------------------|---------------------|---------------------|-----------------------|
| t-HfO <sub>2</sub> (Å)                  | 16                  | 20                  | 24                  | 30                    |
| t-SiO <sub><math>x</math></sub> (Å)     | 10                  | 10                  | 10                  | 10                    |
| $C_{\rm OX~eff}$ (F/cm <sup>2</sup> )   | $2.43\times10^{-6}$ | $2.35\times10^{-6}$ | $2.25\times10^{-6}$ | $2.16 \times 10^{-6}$ |
| $V_{\mathrm{FB}}\left(V\right)$         | -0.49               | -0.51               | -0.58               | -0.6                  |
| E <sub>OT</sub> (Å)                     | 10.6                | 11.4                | 12.1                | 12.5                  |
| Na $(\times 10^{17} \text{ cm}^{-3})$   | 3                   | 3                   | 3                   | 3                     |
| $\mu_{\rm peak}$ (CM <sup>2</sup> /V s) | 225                 | 212                 | 195                 | 178                   |

the valley pair perpendicular to the interface, and  $g_n = 4(m_t \cdot m_1)^{\frac{1}{2}}/m_0$ ) for the two valley pairs parallel to the interface, where  $m_t$  is the transverse electron effective mass,  $m_1$  is the longitudinal electron effective mass, and  $m_0$  is the free electron mass. Separate simulations of the current are performed to account for changes in the effective mass of Si that enter the transmission probability  $T_{\rm p}$ .

We note that the above formula for the direct tunneling current results from an assumption of 3D states in the channel and in the gate. In the MOSCAP device characteristics, and in the relevant branches of the MOSFET devices' characteristics, tunneling occurs from quasi 2D states in the inverted channels. However, the influence of confinement on the gate currents is weak, mainly due to a cancellation effect between increased tunneling probability and decreased occupation probability for the lowest sub-band states, as described in [10]. Given this fact, the underlying physical model is compatible with the well-established simulation models used in the technology computer-aided design community.

# 4. Experimental results and simulations

## 4.1. MOSCAP device

Fig. 3 shows the measured and simulated *C–V* responses for the MOSCAP device at a measurement frequency of 1 kHz. The device



**Fig. 3.** The measured (circles) and simulated (line) *C–V* response for the e-beam MOSCAP device. The measured data was recorded at an ac signal frequency of 1 kHz.

exhibits a low frequency response in inversion as a result of peripheral inversion around the capacitors area defined by the Ni gate. This allows a fit of the simulated QS *C*–*V* to the measured data across the full range, from strong accumulation to strong inversion.

The simulated C-V is in very good agreement with the experimental data over the full bias range from strong accumulation (1.25 V) to strong inversion (-1.0 V), using the physical thicknesses available from the HR-TEM of Fig. 1. The interface trap density ( $D_{\rm it}$ ) post forming gas anneal is in the range  $2-3\times10^{11}$  cm $^{-2}$  eV $^{-1}$  near the mid gap energy.  $D_{\rm it}$  does not have a significant influence on the C-V response and is not considered further. In Fig. 3, the fit of a full quantum mechanical C-V to the measured C-V yields an EOT of ( $10.9\pm0.1$ ) Å, and dielectric constant estimates of 6.3 and 21.5 for SiO<sub>x</sub> and HfO<sub>2</sub>, respectively, as reported in [11]. The effective Ni gate work function, which includes the effect of any fixed oxide charges, is 4.71 eV.

The experimental (circles) and simulated (solid and dashed lines) J-V responses are shown in Fig. 4. The simulations are for



**Fig. 4.** Measured (shapes) and simulated J-V characteristics for the e-beam MOSCAP device. The measured current is for various sites across the wafer. The Ni gate area is  $3.025 \times 10^{-5}$  cm<sup>2</sup>. Simulation parameters for SiO<sub>x</sub> are inset. Solid curve:  $m_{\text{HiO}_2} = 0.11 m_0$ ,  $\chi_{\text{HiO}_2} = 1.75$  eV, dashed curve:  $m_{\text{HiO}_2} = 0.135 m_0$ ,  $\chi_{\text{HiO}_2} = 2.0$  eV

direct tunneling by conduction band electrons only from the silicon substrate. Excellent fits to the magnitude and gradient of the measured data are obtained for a gate voltage  $(V_g) > 0.7 \text{ V}$ . The parameters used for the solid (dashed) line fits are:  $m_{\text{HfO}_2} = 0.11 m_0$  (0.135 $m_0$ ),  $\chi_{\text{HfO}_2} = 1.75 \text{ eV}$  (2.0 eV), with  $m_{\text{SiO}_x} = 0.5 m_0$ , and  $\chi_{\text{SiO}_x} = 1.4 \text{ eV}$ . The SiO<sub>x</sub> electron affinity  $\chi_{\text{SiO}_x}$  is different from the typical SiO<sub>2</sub> value of 0.9 eV because the SiO<sub>x</sub> is sub-stoichiometric. While direct conduction band tunneling is consistent with the measured data at  $V_g > 0.7 \text{ V}$ , it is evident from Fig. 4 that for lower absolute values of  $V_g$  an additional defect-assisted tunneling mechanism is present. We concentrate only on the direct tunneling regions. The equivalent leakage current density from the leakage current of Fig. 4 at  $V_{fb} + 1 \text{ V}$  into accumulation ( $V_g \sim 1.3 \text{ V}$ ) is  $\sim 1 \times 10^{-3} \text{ A/cm}^2$ , with a MOSCAP device area of  $3.025 \times 10^{-5} \text{ cm}^2$ .

#### 4.2. MOSFET devices

In the case of MOSFET devices A–D (Table 1), the availability of MOSFET structures allows the simultaneous fitting of the coupled gate  $(J_{\rm g})$  and drain  $(J_{\rm d})$  current densities over a range of HfO<sub>2</sub> film thicknesses. Excellent agreement is found between the measured and simulated gate and drain current densities presented in Fig. 5a–d for MOSFET devices A–D. However, accurate simulation below a gate voltage of  $\sim$ 0.6 V is not possible because the experimental  $J_{\rm g}$ – $V_{\rm g}$  curves in this region are dominated by tunneling in the vicinity of the drain-side gate corner, where no predictive modeling is possible since the local geometry and doping details (within a few nanometers) are not known. At higher  $V_{\rm g}$  the current flows more homogeneously through the oxide and local tunneling effects no longer dominate. Therefore, these voltages ( $V_{\rm g}$  < 0.6 V) are not used in the parameter extraction method.

The drain current is the current measured at the drain terminal without gate current partition correction. As a consequence, the measured drain current is influenced by the gate leakage current density, which is evident from the changes in the sign of the drain current density with increasing gate voltage.

Relatively large device areas  $(1 \times 10^{-4} \text{ cm}^2)$  were selected so that  $J_g$  exceeds  $J_d$  at some gate bias within the range 0–2 V. The gate voltage corresponding to the drain current density sign changes provides additional experimental data for the reverse modeling process.

Based on a series of systematic simulations, we determine the best fits to the experimental data, where (i) the  $\mathrm{SiO}_x$  interlayer thickness,  $m_{\mathrm{HfO}_2}$ , and  $\chi_{\mathrm{HfO}_2}$  are fixed and the  $\mathrm{HfO}_2$  thickness is varied; (ii) the  $\mathrm{HfO}_2$  thickness,  $m_{\mathrm{HfO}_2}$ , and  $\chi_{\mathrm{HfO}_2}$  are fixed and the  $\mathrm{SiO}_x$  interlayer thickness is varied; and (iii) both the  $\mathrm{HfO}_2$  thickness and the  $\mathrm{SiO}_x$  thickness are fixed and  $m_{\mathrm{HfO}_2}$  and  $\chi_{\mathrm{HfO}_2}$  are varied. The best possible fits to the experimental data by this exhaustive process are achieved by using the following parameter sets:  $m_{\mathrm{HfO}_2} = (0.08-0.14)m_0$ ,  $\chi_{\mathrm{HfO}_2} = (1.75-2.25)$  eV,  $m_{\mathrm{SiO}_x} = 0.5m_0$ , and  $\chi_{\mathrm{SiO}_x} = 1.4$  eV.

To obtain the best fits in Fig. 5a–d, it was necessary to modify the  $SiO_x$  interlayer thickness from 10 Å for MOSFET device A to 9.2 Å for MOSFET devices B and C, and to 7.7 Å for MOSFET device D. This is a possible indication that the  $SiO_x$  interlayer properties are modified with increasing  $HfO_2$  film thickness.

# 4.3. Extracted $m_{HfO_2}$ and $\chi_{HfO_2}$ values

Considering both results from the e-beam deposited MOSCAP device and the ALD-deposited MOSFET devices A–D, the possible range of values for  $m_{\rm HfO_2}$  and  $\chi_{\rm HfO_2}$  are  $(0.11\pm0.03)m_0$  and  $(2.0\pm0.25)\,\rm eV$ , respectively. The  $\chi_{\rm HfO_2}$  range corresponds to a conduction band offset  $(\Delta E_c)$  from the silicon conduction band to the HfO<sub>2</sub> conduction band of  $\Delta E_c$  =  $(2.05\pm0.25)\,\rm eV$  from the relation  $\chi_{\rm Si}=4.05\,\rm eV=\chi_{\rm HfO_2}+\Delta E_c$ .



**Fig. 5.** Measured (circles) and simulated (solid) gate and drain currents with  $V_{\rm DS}$  = 10 mV, for the Table 1 MOSFET device: (a) device A, (b) device B, (c) device C, and (d) device D. All fits to the measured data are obtained for the following parameters:  $m_{\rm HfO_2}$  =  $(0.08-0.14)m_0$ ,  $\chi_{\rm HfO_2}$  = (1.75-2.25) eV,  $m_{\rm SiO_x}$  =  $0.5m_0$ , and  $\chi_{\rm SiO_x}$  = 1.4 eV. The simulations use SiO<sub>x</sub> interlayer thicknesses of (a) 10 Å, (b) 9.2 Å, and (d) 7.7 Å. The TiN work function is in the range of 4.58–4.63 eV, and gate areas are  $1 \times 10^{-4}$  cm<sup>2</sup>. The vertical dotted lines indicate the gate voltage after which  $J_{\rm g} > J_{\rm d}$ .

# 5. Future technology nodes

We can use our estimates of electron effective mass and electron affinity to predict the gate leakage current densities in future  $Si(100)/SiO_x/HfO_2/metal$ -gate n channel template MOSFETs. These template devices are constructed with proper consideration of the 32 nm and 22 nm technology node specifications in the ITRS [12]. The device structures are shown in Fig. 6: (a) is the 32 nm device, and (b) is the 22 nm device.

The 32 nm (gate length) template device employed is a single-gate silicon-on-insulator n channel MOSFET with p-type substrate Si. The polysilicon and TiN gate electrode thicknesses are 50 nm and 10 nm, respectively. Source (S) and drain (D) are elevated by 10 nm. The channel is unstrained with  $\langle 100 \rangle$  orientation and it has calibrated doping concentrations to meet the ITRS off-current requirements [12]. S/D contacts are 36 nm from the centre of the channel and are placed on top of the elevated S/D. Other device parameters are:  $t_{\rm SiO_x}$  = 8 Å,  $t_{\rm HfO_2}$  = 23 Å,  $t_{\rm Si}$  = 70 Å,  $t_{\rm box}$  = 200 Å, and the metal gate work function = 4.6 eV. The 70 Å Si channel has a doping concentration of  $N_{\rm A}$  = 1.2 × 10<sup>15</sup> cm<sup>-3</sup> in the central region of the channel (between the dashed lines in Fig. 6a), and  $N_{\rm D}$  = 5.8 × 10<sup>19</sup> cm<sup>-3</sup> away from the central channel region (outside the solid lines of Fig. 6a). Between these two channel regions there is a doping concentration of  $N_{\rm D}$  = 1.5 × 10<sup>17</sup> cm<sup>-3</sup> to

 $N_{\rm D}$  = 3.8  $\times$  10<sup>14</sup> cm<sup>-3</sup> graded towards the acceptor-doped central channel region (from solid to dashed lines in Fig. 6a).

The 22 nm n channel MOSFET template device has a double-gate architecture with p-type substrate Si. The structure is symmetric with respect to the centre of the channel. The channel is unstrained with  $\langle 100 \rangle$  orientation and, similar to the 32 nm template, it also has calibrated doping concentrations to meet ITRS requirements [12]. Other device parameters are:  $t_{\rm SiO_x}=7$  Å,  $t_{\rm HfO_2}=24$  Å,  $t_{\rm Si}=100$  Å, and the metal gate work function = 4.8 eV. The doping concentration of the central Si channel region is  $N_{\rm A}=1.2\times10^{15}$  cm<sup>-3</sup> (between the dashed lines in Fig. 6b). The rest of the Si channel has a doping profile similar in concentration and distribution to that already described for the Si channel of the 32 nm template device.

Fig. 7a–b gives estimated leakage current densities (J or  $J_{\rm g}$ ) at  $V_{\rm DS}$  = 0 V (a), and  $V_{\rm DS}$  = 1 V (b). At zero drain bias ( $V_{\rm DS}$  = 0 V), there is almost no difference in J at negative gate voltages and at zero gate voltage for the 22 nm and 32 nm technology node devices. In the positive voltage range of 0–0.7 V, the J of the 32 nm technology node device is slightly larger than that of the 22 nm technology node device, but then becomes less than that of the 22 nm technology node device at  $V_{\rm g}$  > 0.7 V, with an eventual improvement over the 22 nm technology node device by a factor of  $\sim$ 2.7 at  $V_{\rm g}$  = 1 V ( $J \sim$  1  $\pm$  1.5  $\times$  10<sup>-1</sup> A/cm<sup>2</sup>).



**Fig. 6.** (a) The single-gate SOI device (sectional view) is the 32 nm technology node simulated template, and (b) the body region of the double-gate device (plan view, 60 nm S/D extensions not shown) is the 22 nm technology node simulated template. Both device gates have a width of 1 µm. The purple (b&w: dark grey) hatched regions either side of the 32 nm device gate are Si<sub>3</sub>N<sub>4</sub> spacers (k = 7.5). The source/drain contacts for the 22 nm device are placed vertically at the extension ends.



**Fig. 7.** Simulated gate current densities for 32 nm (black) and 22 nm (red, b&w: light gray) technology node MOSFETs with (a)  $V_{\rm DS} = 0$  V, and (b)  $V_{\rm DS} = 1$  V. Note: the total current from the 22 nm template device  $J_{\rm g}$ – $V_{\rm g}$  will be determined by the area of both gates. (For interpretation of the references to color in this figure legend, the reader is referred to the web version of this article.)

It can also be seen that, at a drain bias of 1 V ( $V_{DS} = 1$  V), the J of the 22 nm technology node device is  $\sim$ 3 times larger than that of the 32 nm technology node device at the off-state gate voltage ( $V_g = 0$  V,  $J \sim 1 \pm 1.5 \times 10^{-3}$  A/cm<sup>2</sup>), whereas the 22 nm device has a lower J than that of the 32 nm device by a factor of  $\sim$ 1.6 at the on-state gate voltage ( $V_g = 1$  V,  $J \sim 6 \pm 1 \times 10^{-3}$  A/cm<sup>2</sup>).

The simulated 32 nm and 22 nm technology node n channel MOSFETs predict off-state and on-state leakage current densities that can be compared to data from the ITRS [12]. In the low standby power (LSTP) logic case, the 22 nm extended planar bulk data targets  $J_{\rm g} = 8.11 \times 10^{-2} \, {\rm A/cm^2}$  at  $V_{\rm g} \, (V_{\rm dd}) = 1.1 \, {\rm V}$ . Fig. 7b shows that predicted  $J_{\rm g}$  values at  $V_{\rm g} = 1 \, {\rm V}$  and  $V_{\rm DS} = 1 \, {\rm V}$  are  $6 \pm 1 \times 10^{-3} \, {\rm A/cm^2}$ , with extrapolated values to  $V_{\rm g} = 1.1 \, {\rm V}$  yielding  $J_{\rm g} < 1 \times 10^{-2} \, {\rm A/cm^2}$ . Hence, these simulations indicate that scaling of the Si(100)/SiO $_x$ / HfO $_2$ /metal-gate stacks to the 22 nm node can be achieved within gate leakage current density targets, using a double gate SOI structure with  $t_{\rm SiO}_x = 7 \, {\rm Å}$ ,  $t_{\rm HfO}_z = 24 \, {\rm Å}$ , and  $t_{\rm Si} = 100 \, {\rm Å}$ .

#### 6. Conclusions

Experimental and physically-based modeling results of the tunneling gate leakage currents have been presented for e-beam and ALD deposited metal-gate/HfO<sub>2</sub>/SiO<sub>x</sub>/Si(100) gate stack structures of MOSCAP and MOSFET devices, respectively. We have extended on previous studies by applying a self-consistent 1D-Schröding-er–Poisson solver to the entire gate stack, including the interlayer SiO<sub>x</sub> region, and to the adjacent substrate. The modeling also fits the gate current to the correlated drain current in the MOSFET devices. The electron effective mass  $m_{\rm HfO_2}$  and electron affinity  $\chi_{\rm HfO_2}$  of HfO<sub>2</sub> are determined to be within the ranges (0.11 ± 0.03) $m_0$  and (2.0 ± 0.25) eV, respectively for the e-beam and ALD-deposited HfO<sub>2</sub> films, which reduces these parameter ranges found in the literature.

We use our estimates of electron effective mass and electron affinity to predict the on and off state gate leakage current densities in future  $\mathrm{Si}(100)/\mathrm{SiO}_x/\mathrm{HfO}_2/\mathrm{metal}$ -gate n channel MOSFETs. The simulations were based on a single gate SOI structure for the 32 nm technology node and a double gate device at the 22 nm technology node. It is predicted that scaled  $\mathrm{Si}(100)/\mathrm{SiO}_x/\mathrm{HfO}_2/\mathrm{metal}$ -gate stacks can achieve the gate leakage current density specifications of the ITRS for the 32 nm and the 22 nm technology nodes.

#### Acknowledgements

The authors would like to acknowledge the Sixth European Framework programme through the PULLNANO Project (IST–026828), Science Foundation Ireland (05/IN/1751), and the Swiss National Science Foundation (Project NEQUATTRO SNF 200020-117613/1). We additionally acknowledge IUNET (Italy) and IMEC through the PULLNANO Project for the provision of the 32 nm and 22 nm template devices. One of the authors (A. Schenk) wishes to

thank Dr. Andreas Wettstein (Synopsys LLC., Switzerland) for many valuable discussions. The authors also acknowledge Wilman Tsai (INTEL) and Prashant Majhi (INTEL/Sematech) for the provision of the Si(100)/SiO<sub>x</sub>/HfO<sub>2</sub>/TiN MOSFETs used in this study; and S. Cosgrove, R. Dunne, M. Brennan, A. Hooper, and J. Roche of INTEL for the provision of the MOSCAP and MOSFET HR-TEM micrographs.

#### References

- [1] Zhu WJ, Ma TP, Tamagawa T, Kim J, Di Y. Current transport in metal/hafnium oxide/silicon structure. IEEE Electron Dev Lett 2002;23(2):97–9.
- [2] Hou YT, Li MF, Yu HY, Kwong DL. Modeling of the tunneling currents through  $HfO_2$  and  $(HfO_2)_x$   $(Al_2O_3)_{1-x}$  gate stacks. IEEE Electron Dev Lett 2003;24(2):96-8.
- [3] Chiu FC. Interface characterisation and carrier transport in metal/HfO<sub>2</sub>/silicon structure. J Appl Phys 2006;100:114102.
- [4] Campera A, Iannaccone G, Crupi F. Modelling of tunneling currents in Hf-based gate stacks as a function of temperature and extraction of material parameters. IEEE Trans Electron Dev 2007;54(1):83–5.

- [5] Synopsys Inc., Sentaurus device user guide, version Z-2007.03. Mountain View, California; 2007.
- [6] Negara MA, Cherkaoui K, Majhi P, Young CD, Tsai W, Bauza D, et al. The influence of HfO<sub>2</sub> film thickness on the interface state density and low field mobility of n channel HfO<sub>2</sub>/TiN gate MOSFETs. Microelectron Eng 2007:84:1874-7.
- [7] Wettstein A, Schenk A, Fichtner W. Simulation of direct tunneling through stacked gate dielectrics by a fully-integrated 1D-Schrödinger-Poisson solver. IEICE Trans Electron 2000;E83-C:1189.
- [8] Marsh AC, Inkson JC. Scattering matrix theory of transport in heterostructures. Semicond Sci Technol 1986;1:285.
- [9] Schenk A, Heiser G. Modeling and simulation of tunneling through ultra-thin gate dielectrics. J Appl Phys 1997;81:7900.
- [10] Wettstein A, Schenk A, Scholze A, Fichtner W. The Influence of localized states on gate tunnel currents – modeling and simulation. In: IEEE proceedings of SISPAD'97, Boston, USA, September 8–10; 1997. p. 101–4.
- [11] Cherkaoui K, Monaghan S, Negara MA, Modreanu M, Hurley PK, O'Connell D, et al. Electrical, structural, and chemical properties of HfO<sub>2</sub> films formed by electron beam evaporation. J Appl Phys 2008;104:064113.
- [12] The International Technology Roadmap for Semiconductors. Process integration, devices, and structures; 2009. p. 17–35.