| What is a hierarchy?                                     | $Define\ digital.$                                                       |
|----------------------------------------------------------|--------------------------------------------------------------------------|
| Define analogue.                                         | How many values can be represented by a binary number containing n bits? |
| Arrange AND, OR and NOT in order of operator precedence. | What is the symbol for AND?                                              |
| What is the symbol for $\mathtt{OR}$ ?                   | What is the symbol for $\mathtt{NOT}$                                    |



A hierarchy is a group of objects arranged in tiers of descending magnitude, importance or complexity.

2

1

 $2^n$ 

 $\begin{tabular}{ll} An \ entity \ that \ can \ reside \ in \ an \ infinite \ number \ of \ possible \\ states. \end{tabular}$ 

4

3

E.g.  $A \cdot B$ 

NOT, AND, OR

6

5

E.g.  $\overline{A}$ 

 $\begin{array}{c} + \\ E.g. \ A+B \end{array}$ 

| What is the symbol for XOR                     | What is De Morgan's theorem commonly used for when designing digital circuits? |
|------------------------------------------------|--------------------------------------------------------------------------------|
| What is the symbol for an AND gate? $\cite{1}$ | What is the symbol for an OR gate?                                             |
| What is the symbol for an XOR gate?            | What is the symbol for an NOT gate?                                            |
| What is the symbol for an NAND gate?           | What is the symbol for an NOR gate?                                            |

 $Converting \ gates \ such \ as \ {\tt AND}, \ {\tt OR}, \ {\tt XOR} \ etc \ into \ {\tt NAND} \ and \ {\tt NOR} \\ since \ they \ are \ cheap \ and \ fast.$ 





12 11





| What's the symbol for a n:1 multiplexer?               | What is the truth table for binary addition? |
|--------------------------------------------------------|----------------------------------------------|
| How do you negate a binary number?                     | Convert binary 6 to -6                       |
| Which bit is the signed bit when using 2's complement? | How do you subtract two binary numbers?      |
| What is the sum-of-products?                           | What is the product-of-sums?                 |

What is the truth table for binary addition?

| UIUC | or wore | wore,    |   | o in ar y |
|------|---------|----------|---|-----------|
| A    | B       | $c_{in}$ | S | $c_{out}$ |
| 0    | 0       | 0        | 0 | 0         |
| 0    | 0       | 1        | 1 | 0         |
| 0    | 1       | 0        | 1 | 0         |
| 0    | 1       | 1        | 0 | 1         |
| 1    | 0       | 0        | 1 | 0         |
| 1    | 0       | 1        | 0 | 1         |
| 1    | 1       | 0        | 0 | 1         |
| 1    | 1       | 1        | 1 | 1         |



18

1. Start with 0110
2. Invert the bits - 1001
3. Add 1 - 1010

1. Invert the bits 2. Add 1

20 19

1. Invert the number you're subtracting
2. Add 1 to the inverted number

3. Add the number you're subtracting from with the inverted number.

Basically, add the original number to the 2's complement negative of what you're taking away.

 $The \ left \ most \ bit.$ 

22

When a number of  $\mathtt{OR}$  gates are  $\mathtt{AND}$  'ed together.

When a number of AND gates are OR'ed together.

| What is the structure of a half adder (in terms of gates)? | What is the truth table for the half adder? $ \begin{array}{ c c c c c c c c c c c c c c c c c c c$ |
|------------------------------------------------------------|-----------------------------------------------------------------------------------------------------|
| Define propagation delay.                                  | Fill in the table:                                                                                  |
| What does active high and active low mean?                 | What are the advantages of a hierarchy:                                                             |
| What is a combinatorial circuit?                           | What is a sequential circuit?                                                                       |



| <u> </u> |   |   |           |  |
|----------|---|---|-----------|--|
| A        | B | S | $c_{out}$ |  |
| 0        | 0 | 0 | 0         |  |
| 0        | 1 | 1 | 0         |  |
| 1        | 0 | 1 | 0         |  |
| 1        | 1 | 0 | 1         |  |





26 25

Fill in the table:

| State    | Symbol |
|----------|--------|
| Low      | 0      |
| High     | 1      |
| Tristate | Z      |
| Unknown  | X      |

Propagation delay is the time taken for the output of a gate to change after it's inputs have changed.

28 27

1. Encapsulation

2. Reuse of logic

3. Only have to define and test things once

If a signal is active high, then it is interpreted as True when the signal is high (e.g. a light is on, or the voltage is positive etc).

If a signal is active low, then it is interpreted as True when the signal is low (e.g. a light is off, or the voltage is negative etc).

30 29

A circuit where the value of the output depends on the values of the input and the past history of it's inputs. A sequential circuit requires a clock and memory.

A circuit where the value of the output depends only on the values of the input.

| What is a synchronous clock?                  | $What \ is \ a \ clock \ edge?$                |
|-----------------------------------------------|------------------------------------------------|
| Define bistable.                              | What is a flip flop?                           |
| What is a register made of?                   | What is a finite state machine?                |
| What do S and R stand for on a S-R flip flop? | What is the circuit symbol for a D-type latch? |



A synchronous clock is one that is effective system wide; all components in the system adhere to this clock.

34

A bistable device that latches onto a state.

An entity that can be in one of two stable states.

36 35

A digital system that holds the current state of itself and progresses to a new state based on the value of the current state.

 $A\ series\ of\ flip\ flops,\ each\ containing\ one\ bit.$ 

38



| What is the structure of a D-type flip flop?       | Is a D-type latch level sensitive or edge sensitive? What does that mean?                                           |
|----------------------------------------------------|---------------------------------------------------------------------------------------------------------------------|
| What is the circuit symbol for a D-type flip flop? | What does a D-type flip flop implement to make it synchronous?                                                      |
| What are the three delays in the D-type flip flop? | In order to ensure that a D-type flip flop will change state successfully, when does the input have to be constant? |
| What is the propagation delay?                     | What is edge speed?                                                                                                 |

The D-type latch is level sensitive, meaning that it will change state whenever the input changes, this means it's asynchronous.



42

41

It has an enable switch that can be linked to the clock so that it will only change state when the device is clocked.



44

43

From the beginning of the set-up time to the end of the hold time.

The set-up time  $(T_{SU})$ , the hold time  $(T_H)$  and the propagation delay  $(T_{PD})$ .

46

45

The time taken for a signal to change state.

The time taken for the flip flop to output a change of state.

| What does RTL mean?                                         | Order the following in terms of their level of abstraction from lowest to highest:        |
|-------------------------------------------------------------|-------------------------------------------------------------------------------------------|
| What does the CE pin do on a register?                      | What are registers made up of?                                                            |
| Define the datapath.                                        | What does the control block do at the Register Transfer Level?                            |
| What data flows between the datapath and the control block? | For a finite state machine with n states, how many flip flops are needed in the register? |

1 Transistor Level 2 Logic Gate Level 3 Register Transfer Level

## Register Transfer Layer

50 49

CE stands for clock enable, and when it is low, the register Lots of flip flops. will ignore clock cycles.

> 52 51

The control block controls the operation of the datapath. It sends control signals to the datapath so that the data does indeed, take the right path.

The datapath is the path of registers and logical functions that the data flows through.

54 53

The control block gives the datapath control inputs.  $At\ least \log_2 n$ The datapath gives control outputs to the control block.

| What is this an example of:  2 4                                                                                                   | $What \ is \ the \ synchronous \ paradigm?$                      |
|------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------|
| What is the formula to subtract A from B using 2's complement?                                                                     | Name the advantages and disadvantages of a FPGA chip.  60        |
| How do you cause a delay of 300ns in a Verilog stimulus file?  Can you use the same command in Verilog files describing  hardware? | How do you stop a simulation running in a Verilog stimulus file? |
| Give some advantages and disadvantages of using a Hardware Description Language (HDL).                                             | How do you define a module in Verilog?                           |

When all state changes in a system happen at once (usually at the same time as a clock transition).

A state transition diagram.

58

57

## Advantages

- $\cdot$  Don't have to create an actual silicon chip to test hardware designs.
- · Far faster than a software hosted simulation.

## Disadvantages

- · Slower operation than a custom chip.
- · Requires more power than a custom chip.
- $\cdot$  It has a lower capacity than a custom chip (fewer gates can be fit on to it).

 $A - B = A + \overline{B} + 1$ 

60

59

#300

\$stop

You can't use that command in normal Verilog files since there is no way for the synthesiser to reliably create a delay of 300ns in hardware.

62

61

//content endmodule

## Advantages

- · Is able to express some functions very easily in little code (e.g. addition or comparison)
- · Will synthesise the gates for you, so you don't have to code the logic at the gate level. · The code will be easy to read if it's well structured. **Disadvantages**
- $\cdot$  An inefficient circuit could be synthesised.

| Is Verilog case sensitive?                                          | How are numbers formatted in Verilog?                                           |
|---------------------------------------------------------------------|---------------------------------------------------------------------------------|
| 65                                                                  | 66                                                                              |
| How do you find the complement of a variable in Verilog?            | What is required if you want to put more than one statement in a Verilog block? |
|                                                                     |                                                                                 |
| What are the three forms of assignment in Verilog?                  | What will Verilog blocks containing continuous assignments synthesise into?     |
| What is the syntax for an in-line conditional statement in Verilog? | What types of assignment can go in a always block?                              |
| 11                                                                  | 12                                                                              |

 $\quad \text{end} \quad$ 

Yes

66

 $\begin \\ statement_1 \\ \dots \\ statement_n \\ \end{variable} = \sim variable$ 

68

 $Combinatorial \ logic. \begin{tabular}{ll} Name & Example \\ Continuous & assign \ varname = value \\ Blocking & varname = value \\ Non-blocking & varname <= value \\ \end{tabular}$ 

70 69

Either blocking or non-blocking assignments (but not both!). (cond) ? if\_true : if\_false

| What is the syntax for an always block?          | Ensure all inputs on the of statements in an always block are in                                                                                              |
|--------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|
| What is the syntax for a Verilog case statement? | How do you define what edge of a signal an always block should be triggered on?                                                                               |
| Non-blocking assignments happen                  | In order to produce a FSM in Verilog, what do you write?                                                                                                      |
| What does a diagram of a general FSM look like?  | What differentiates between an always block that will be synthesised into a sequential circuit and one that will be synthesised into a combinatorial circuit? |

Ensure all inputs on the Right hand side of statements in an always block are in the sensitivity list.

```
always @ (sensitivity_list)
begin
  . . .
end
```

74

```
always @ (posedge clock)
always @ (negedge clock)
```

```
always @ (sel, w, x)
begin
  case(sel)
  0: q = w;
  1: q = x;
  default: q = 0;
  endcase
\quad \text{end} \quad
```

76 75

```
always @ (posedge clock)
begin
if (reset == 1) state <= 0;
else
  case(state)
 0: state = 1;
  1: state = 2;
     state = 0;
 default: state = 0;
  endcase
end
```

78

Non-blocking assignments happen simultaneously.

If the always block has a clock as an input, then it will be sequential.



80 79

73