### Contents

| Fixed Virtual Platform                             | 2  |
|----------------------------------------------------|----|
| 1.1 About the FVP                                  |    |
| 1.2 Memory Map Overview                            |    |
| 1.3 FVP Peripherals                                |    |
| 1.3.1 Memory Map                                   |    |
| 1.3.2 Interrupt Map                                | 8  |
| 1.4 Peripheral Protection Controller Expansion Map |    |
| 1.5 Memory Components                              | 10 |
| 1.6 Other documents                                | 10 |

# **Fixed Virtual Platform**

To develop ahead of hardware availability and to explore the design from a software perspective, the Fixed Virtual Platform (FVP) models many of the Arm IP in the Corstone SSE-300 design.

#### 1.1 About the FVP

The Corstone SSE-300 FVP models a r0p0 version of Corstone SSE-300 Subsystem.

The FVP models the following IP components:

- Single Arm Cortex-M55 processor with MVE extension
- Single Arm Ethos-U55 NPU
- Memory Protection Controller (MPC)
- Peripheral Protection Controller (PPC)
- Implementation Defined Attribution Unit (IDAU)



The FVP does not model every component that Corstone SSE-300 describes. For example, it does not model the CoreSight technology components.

The full description of components that are internal to the SSE-300 Subsystem can be found in the SSE-300 Example Subsystem TRM. The Corstone SSE-300 FVP drives system architecture and software standardization. The model provides software and binaries of proprietary firmware that reduce the amount of work that is required for SoC development.

### 1.2 Memory Map Overview

This memory map includes information regarding IDAU security information for memory regions. This table outlines the main FVP memories and their positions within the memory map.

**Table 1-1** Memory Map overview

| DOW | Address     |             |       | Alias                        | IDAU              | Region Va | lues   |      |
|-----|-------------|-------------|-------|------------------------------|-------------------|-----------|--------|------|
| ROW | From        | То          | Size  | Description                  | with<br>Row<br>ID | Security  | IDAUID | NSC  |
| 1   | 0x0000_0000 | 0x000F_FFFF | 1MB   | ITCM <sup>3</sup>            | 5                 |           |        |      |
| 2   | 0x0010_0000 | 0x00FF_FFFF | 15MB  | Reserved                     |                   | NS        | 0      | 0    |
| 3   | 0x0100_0000 | 0x011F_FFFF | 2MB   | SRAM (only 2MB) <sup>1</sup> | 7                 | IN5       | U      | 0    |
| 4   | 0x0030_0000 | 0x0FFF_FFFF | 238MB | Reserved                     |                   |           |        |      |
| 5   | 0x1000_0000 | 0x100F_FFFF | 1MB   | ITCM <sup>3</sup>            | 1                 |           |        | CODE |
| 6   | 0x1010_0000 | 0x10FF_FFFF | 15MB  | Reserved                     |                   | S         | 1      | NSC  |
| 7   | 0x1100_0000 | 0x111F_FFFF | 2MB   | SRAM (only 2MB) <sup>1</sup> | 3                 |           |        |      |

| 8  | 0x1120_0000 | 0x1FFF_FFFF | 238MB   | Reserved                                                         |    |    |        |            |
|----|-------------|-------------|---------|------------------------------------------------------------------|----|----|--------|------------|
| 9  | 0x2000_0000 | 0x203F_FFFF | 4MB     | DTCM (4 x banks of 1MB) <sup>3</sup>                             | 15 | NS | 2      | 0          |
| 10 | 0x2040_0000 | 0x20FF_FFFF | 12MB    | Reserved                                                         |    |    |        |            |
| 11 | 0x2100_0000 | 0x2107_FFFF | 0.5MB   | Internal SRAM Area (SSE-<br>300 implements 2x256KB) <sup>3</sup> | 17 |    |        |            |
| 12 | 0x2108_0000 | 0x27FF_FFFF | 111.5MB | Reserved                                                         |    |    |        |            |
| 13 | 0x2800_0000 | 0x287F_FFFF | 8MB     | QSPI (only 8MB) <sup>1</sup> 19                                  |    |    |        |            |
| 14 | 0x2880_0000 | 0x2FFF_FFFF | 120MB   | Reserved                                                         |    |    |        |            |
| 15 | 0x3000_0000 | 0x303F_FFFF | 4MB     | DTCM (4 x banks of 1MB) <sup>3</sup>                             | 9  | S  | 3      | RAM<br>NSC |
| 16 | 0x3040_0000 | 0x30FF_FFFF | 12MB    | Reserved                                                         |    |    |        |            |
| 17 | 0x3100_0000 | 0x3107_FFFF | 0.5MB   | Internal SRAM Area (SSE-<br>300 implements 2x256KB) <sup>3</sup> | 11 |    |        |            |
| 18 | 0x3108_0000 | 0x37FF_FFFF | 111.5MB | Reserved                                                         |    |    |        |            |
| 19 | 0x3800_0000 | 0x387F_FFFF | 8MB     | QSPI (only 8MB) <sup>1</sup>                                     | 13 |    |        |            |
| 20 | 0x3880_0000 | 0x3FFF_FFFF | 120MB   | Reserved                                                         |    |    |        |            |
| 21 | 0x4000_0000 | 0x47FF_FFFF | 128MB   | Non-Secure Low Latency<br>Peripheral Region.                     | 23 | NS | 4      | 0          |
| 22 | 0x4800_0000 | 0x4FFF_FFFF | 128MB   | Non-Secure High Latency<br>Peripheral Region.                    | 24 | NS | 4      | 0          |
| 23 | 0x5000_0000 | 0x57FF_FFFF | 128MB   | Secure Low Latency<br>Peripheral Region.                         | 21 | S  | 5      | 0          |
| 24 | 0x5800_0000 | 0x5FFF_FFFF | 128MB   | Secure High Latency<br>Peripheral Region.                        | 22 | S  | 5      | 0          |
| 25 | 0x6000_0000 | 0x6FFF_FFFF | 256MB   | DDR4 <sup>1</sup>                                                |    | NS | 6      | 0          |
| 26 | 0x7000_0000 | 0x7FFF_FFFF | 256MB   | DDR4 <sup>1</sup>                                                |    | S  | 7      | 0          |
| 27 | 0x8000_0000 | 0x8FFF_FFFF | 256MB   | DDR4 <sup>1</sup>                                                |    | NS | 8      | 0          |
| 28 | 0x9000_0000 | 0x9FFF_FFFF | 256MB   | DDR4 <sup>1</sup>                                                |    | S  | 9      | 0          |
| 29 | 0xA000_0000 | 0xAFFF_FFFF | 256MB   | DDR4 <sup>1</sup>                                                |    | NS | А      | 0          |
| 30 | 0xB000_0000 | OxBFFF_FFFF | 256MB   | DDR4 <sup>1</sup>                                                |    | S  | В      | 0          |
| 31 | 0xC000_0000 | 0xCFFF_FFFF | 256MB   | DDR4 <sup>1</sup>                                                |    | NS | С      | 0          |
| 32 | 0xD000_0000 | 0xDFFF_FFFF | 256MB   | DDR4 <sup>1</sup>                                                |    | S  | D      | 0          |
| 33 | 0xE000_0000 | 0xE00F_FFFF | 1MB     | External Private Peripheral<br>Bus                               |    |    | Exempt |            |
| 34 | 0xE010_0000 | 0xE01F_FFFF | 1MB     | Reserved                                                         |    | NS | E      | 0          |
| 35 | 0xE020_0000 | 0xEFFF_FFFF | 254MB   | Maps to HMSTEXPPILL<br>Expansion Interface <sup>2</sup>          |    | NS | Е      | 0          |
| 36 | 0xF000_0000 | 0xF00F_FFFF | 1MB     | Reserved                                                         |    |    | Exempt |            |
| 37 | 0xF010_0000 | 0xF01F_FFFF | 1MB     | Reserved                                                         |    | S  | F      | 0          |
| 38 | 0xF020_0000 | 0xFFFF_FFFF | 254MB   | Maps to HMSTEXPPILL<br>Expansion Interface <sup>2</sup>          |    | S  | F      | 0          |

Note<sup>1</sup>: Security Access is controlled by MPC.

Note<sup>2</sup>: Accesses to these addresses results in an AHB5 error response.

Note<sup>3</sup>: For security settings, control and features please refer to the Arm® Corstone™ SSE-300 Documentation.

### 1.3 FVP Peripherals

The Corstone SSE-300 includes peripherals that the software payload requires to run.

These peripherals are organized in following layer:

o Board - The board peripherals represent peripherals that may be present on the board onto which the SoC is mounted. The Corstone SSE-300 board model is based on the ARM MPS3 Board.

All peripherals that are extensions to the Corstone SSE-300 Subsystem are mapped into two key areas of the memory map:

- 0x4000\_0000 to 0x47FF\_FFFF and 0x4800\_0000 to 0x4FFF\_FFFF Non-Secure region which maps to AHB Master Expansion 1 interface.
- 0x5000\_0000 to 0x57FF\_FFFF and 0x5800\_0000 to 0x5FFF\_FFFF Secure region which maps to AHB Master Expansion 1 interface.

#### 1.3.1 Expansion Peripheral Memory Map

**Table 1-2** Board peripherals – Nonsecure

| ROW | Add         | lress       | Size     | Description | Modelled in FVP                    |  |
|-----|-------------|-------------|----------|-------------|------------------------------------|--|
| ID  | From        | То          | Size     | Description | Modelled III FVP                   |  |
|     |             |             | Non-Secu | re Region   |                                    |  |
| 1   | 0x4110_0000 | 0x4110_0FFF | 4KB      | GPIO 0      | CMSDK GPIO                         |  |
| 2   | 0x4110_1000 | 0x4110_1FFF | 4KB      | GPIO 1      | CMSDK GPIO                         |  |
| 3   | 0x4110_2000 | 0x4110_2FFF | 4KB      | GPIO 2      | CMSDK GPIO                         |  |
| 4   | 0x4110_3000 | 0x4110_3FFF | 4KB      | GPIO 3      | CMSDK GPIO                         |  |
| 5   | 0x4110_4000 | 0x4110_4FFF | 4KB      | AHB USER 0  | Not Modelled                       |  |
| 6   | 0x4110_5000 | 0x4110_5FFF | 4KB      | AHB USER 1  | Not Modelled                       |  |
| 7   | 0x4110_6000 | 0x4110_6FFF | 4KB      | AHB USER 2  | Not Modelled                       |  |
| 8   | 0x4110_7000 | 0x4110_7FFF | 4KB      | AHB USER 3  | Not Modelled                       |  |
|     | 0x4110_8000 | 0x411F_FFFF |          | Reserved    |                                    |  |
| 9   | 0x4120_0000 | 0x4120_0FFF | 4KB      | DMA 0       | PL080 DMAC                         |  |
| 10  | 0x4120_1000 | 0x4120_1FFF | 4KB      | DMA 1       | PL080 DMAC                         |  |
| 11  | 0x4120_2000 | 0x4120_2FFF | 4KB      | DMA 2       | PL080 DMAC                         |  |
| 12  | 0x4120_3000 | 0x4120_3FFF | 4KB      | DMA 3       | PL080 DMAC                         |  |
|     | 0x4120_4000 | 0x413F_FFFF |          | Reserved    |                                    |  |
| 13  | 0x4140_0000 | 0x414F_FFFF | 1MB      | Ethernet    | SMSC 91C111<br>Ethernet controller |  |
| 14  | 0x4150_0000 | 0x415F_FFFF | 1MB      | USB         | Dummy Stub                         |  |
|     | 0x4160_0000 | 0x416F_FFFF |          | Reserved    |                                    |  |
| 15  | 0x4170_0000 | 0x4170_0FFF | 4KB      | User APB0   | Not Modelled                       |  |
| 16  | 0x4170_1000 | 0x4170_1FFF | 4KB      | User APB1   | Not Modelled                       |  |

| 17 | 0x4170_2000 | 0x4170_2FFF | 4KB | User APB2                         | Not Modelled     |
|----|-------------|-------------|-----|-----------------------------------|------------------|
| 18 | 0x4170_3000 | 0x4170_3FFF | 4KB | User APB3                         | Not Modelled     |
|    | 0x4170_4000 | 0x417F_FFFF |     | Reserved                          |                  |
| 19 | 0x4180_0000 | 0x4180_0FFF | 4KB | QSPI Config                       | Not Modelled     |
| 20 | 0x4180_1000 | 0x4180_1FFF | 4KB | QSPI Write                        | Not Modelled     |
|    | 0x4180_2000 | 0x47FF_FFFF |     | Reserved                          |                  |
|    | 0x4800_0000 | 0x480F_FFFF |     | Subsystem peripherals             |                  |
| 21 | 0x4810_2000 | 0x4810_2FFF | 4KB | Ethos-U55 APB                     | Modelled         |
| 22 | 0x4810_3000 | 0x4810_3FFF | 4KB | Timing Adapter registers          | Modelled         |
|    | 0x4810_4000 | 0x491F_FFFF |     | Reserved                          |                  |
| 23 | 0x4920_0000 | 0x4920_0FFF | 4KB | FPGA - SBCon I2C<br>(Touch)       | Partial modelled |
| 24 | 0x4920_1000 | 0x4920_1FFF | 4KB | FPGA - SBCon I2C (Audio Conf)     | Dummy Stub       |
| 25 | 0x4920_2000 | 0x4920_2FFF | 4KB | FPGA - PL022 (SPI ADC)            | Dummy Stub       |
| 26 | 0x4920_3000 | 0x4920_3FFF | 4KB | FPGA - PL022 (SPI<br>Shield0)     | Dummy Stub       |
| 27 | 0x4920_4000 | 0x4920_4FFF | 4KB | FPGA - PL022 (SPI<br>Shield1)     | Dummy Stub       |
| 28 | 0x4920_5000 | 0x4920_5FFF | 4KB | SBCon (I2C - Shield0)             | Dummy Stub       |
| 29 | 0x4920_6000 | 0x4920_6FFF | 4KB | SBCon (I2C - Shield1)             | Dummy Stub       |
| 30 | 0x4920_7000 | 0x4920_7FFF | 4KB | USER APB                          | Dummy Stub       |
| 31 | 0x4920_8000 | 0x4920_8FFF | 4KB | FPGA - SBCon I2C<br>(DDR4 EEPROM) | Dummy Stub       |
|    | 0x4920_9000 | 0x492F_FFFF |     | Reserved                          |                  |
| 32 | 0x4930_0000 | 0x4930_0FFF | 4KB | FPGA - SCC registers              | Modelled         |
| 33 | 0x4930_1000 | 0x4930_1FFF | 4KB | FPGA - I2S (Audio)                | Partial modelled |
| 34 | 0x4930_2000 | 0x4930_2FFF | 4KB | FPGA - IO (System Ctrl + I/O)     | Modelled         |
| 35 | 0x4930_3000 | 0x4930_3FFF | 4KB | UARTO - UART_F [0]                | CMSDK UART       |
| 36 | 0x4930_4000 | 0x4930_4FFF | 4KB | UART1 - UART_F [1]                | CMSDK UART       |
| 37 | 0x4930_5000 | 0x4930_5FFF | 4KB | UART2 - UART_F [2]                | CMSDK UART       |
| 38 | 0x4930_6000 | 0x4930_6FFF | 4KB | UART3 - UART Shield 0             | Dummy Stub       |
| 39 | 0x4930_7000 | 0x4930_7FFF | 4KB | UART4 - UART Shield 1             | Dummy Stub       |
| 40 | 0x4930_8000 | 0x4930_8FFF | 4KB | UART5 - UART_F [3]                | CMSDK UART       |
| 41 | 0x4930_9000 | 0x4930_9FFF | 4KB | Reserved                          |                  |
| 42 | 0x4930_A000 | 0x4930_AFFF | 4KB | CLCD Config Reg                   | Partial modelled |
| 43 | 0x4930_B000 | 0x4930_BFFF | 4KB | RTC                               | PL031_RTC        |

**Table 1-3** Board peripherals - Secure

| ROW | Address     |             | Size | Description                                | Modelled in FVP                    |
|-----|-------------|-------------|------|--------------------------------------------|------------------------------------|
| D   | From        | То          | 0120 | Bescription                                | T Todollod IIIT VI                 |
|     |             |             | Sec  | ure Region                                 |                                    |
| 1   | 0x5110_0000 | 0x5110_0FFF | 4KB  | GPIO 0                                     | CMSDK GPIO                         |
| 2   | 0x5110_1000 | 0x5110_1FFF | 4KB  | GPIO 1                                     | CMSDK GPIO                         |
| 3   | 0x5110_2000 | 0x5110_2FFF | 4KB  | GPIO 2                                     | CMSDK GPIO                         |
| 4   | 0x5110_3000 | 0x5110_3FFF | 4KB  | GPIO 3                                     | CMSDK GPIO                         |
| 5   | 0x5110_4000 | 0x5110_4FFF | 4KB  | AHB USER 0                                 | Not Modelled                       |
| 6   | 0x5110_5000 | 0x5110_5FFF | 4KB  | AHB USER 1                                 | Not Modelled                       |
| 7   | 0x5110_6000 | 0x5110_6FFF | 4KB  | AHB USER 2                                 | Not Modelled                       |
| 8   | 0x5110_7000 | 0x5110_7FFF | 4KB  | AHB USER 3                                 | Not Modelled                       |
|     | 0x5110_8000 | 0x511F_FFFF |      | Reserved                                   |                                    |
| 9   | 0x5120_0000 | 0x5120_0FFF | 4KB  | DMA 0                                      | PL080 DMAC                         |
| 10  | 0x5120_1000 | 0x5120_1FFF | 4KB  | DMA 1                                      | PL080 DMAC                         |
| 11  | 0x5120_2000 | 0x5120_2FFF | 4KB  | DMA 2                                      | PL080 DMAC                         |
| 12  | 0x5120_3000 | 0x5120_3FFF | 4KB  | DMA3                                       | PL080 DMAC                         |
|     | 0x5120_4000 | 0x513F_FFFF |      | Reserved                                   |                                    |
| 13  | 0x5140_0000 | 0x514F_FFFF | 1M   | Ethernet                                   | SMSC 91C111<br>Ethernet controller |
| 14  | 0x5150_0000 | 0x515F_FFFF | 1M   | USB                                        | Dummy Stub                         |
|     | 0x5160_0000 | 0x516F_FFFF |      | Reserved                                   |                                    |
| 15  | 0x5170_0000 | 0x5170_0FFF | 4KB  | User APB0                                  | Not Modelled                       |
| 16  | 0x5170_1000 | 0x5170_1FFF | 4KB  | User APB1                                  | Not Modelled                       |
| 17  | 0x5170_2000 | 0x5170_2FFF | 4KB  | User APB2                                  | Not Modelled                       |
| 18  | 0x5170_3000 | 0x5170_3FFF | 4KB  | User APB3                                  | Not Modelled                       |
|     | 0x5170_4000 | 0x517F_FFFF |      | Reserved                                   |                                    |
| 19  | 0x5180_0000 | 0x5180_0FFF | 4KB  | QSPI Config                                | Not Modelled                       |
| 20  | 0x5180_1000 | 0x5180_1FFF | 4KB  | QSPI Write                                 | Not Modelled                       |
|     | 0x5180_2000 | 0x56FF_FFFF |      | Reserved                                   |                                    |
| 21  | 0x5700_000  | 0x5700_0FFF | 4KB  | SRAM Memory Protection<br>Controller (MPC) | Modelled                           |
| 22  | 0x5700_1000 | 0x5700_1FFF | 4KB  | QSPI Memory Protection<br>Controller (MPC) | Modelled                           |
| 23  | 0x5700_2000 | 0x5700_2FFF | 4KB  | DDR4 Memory Protection<br>Controller (MPC) | Modelled                           |
|     | 0x5700_3000 | 0x57FF_FFFF |      | Reserved                                   |                                    |
|     | 0x5800_0000 | 0x580F_FFFF |      | Subsystem peripherals                      |                                    |
| 24  | 0x5810_2000 | 0x5810_2FFF | 4KB  | Ethos-U55 APB                              | Modelled                           |
| 25  | 0x5810_3000 | 0x5810_3FFF | 4KB  | Timing Adapter registers                   | Modelled                           |
|     | 0x5810_4000 | 0x591F_FFFF |      | Reserved                                   |                                    |
| 26  | 0x5920_4000 | 0x5920_4FFF | 4KB  | FPGA - PL022 (SPI Shield1)                 | Dummy Stub                         |

| 27 | 0x5920_5000 | 0x5920_5FFF | 4KB | SBCon (I2C - Shield0)         | Dummy Stub       |
|----|-------------|-------------|-----|-------------------------------|------------------|
| 28 | 0x5920_6000 | 0x5920_6FFF | 4KB | SBCon (I2C - Shield1)         | Dummy Stub       |
| 29 | 0x5920_7000 | 0x5920_7FFF | 4KB | USER APB                      | Dummy Stub       |
| 30 | 0x5920_8000 | 0x5920_8FFF | 4KB | DDR4 EEPROM                   | Dummy Stub       |
|    | 0x5920_9000 | 0x592F_FFFF |     | Reserved                      |                  |
| 31 | 0x5930_0000 | 0x5930_0FFF | 4KB | FPGA - SCC registers          | Modelled         |
| 32 | 0x5930_1000 | 0x5930_1FFF | 4KB | FPGA - I2S (Audio)            | Partial modelled |
| 33 | 0x5930_2000 | 0x5930_2FFF | 4KB | FPGA - IO (System Ctrl + I/O) | Modelled         |
| 34 | 0x5930_3000 | 0x5930_3FFF | 4KB | UARTO - UART_F [0]            | CMSDK UART       |
| 35 | 0x5930_4000 | 0x5930_4FFF | 4KB | UART1 - UART_F [1]            | CMSDK UART       |
| 36 | 0x5930_5000 | 0x5930_5FFF | 4KB | UART2 - UART_F [2]            | CMSDK UART       |
| 37 | 0x5930_6000 | 0x5930_6FFF | 4KB | UART3 - UART Shield 0         | Dummy Stub       |
| 38 | 0x5930_7000 | 0x5930_7FFF | 4KB | UART4 - UART Shield 1         | Dummy Stub       |
| 39 | 0x5930_8000 | 0x5930_8FFF | 4KB | UART5 - UART_F [3]            | CMSDK UART       |
|    | 0x5930_9000 | 0x5930_9FFF | 4KB | Reserved                      |                  |
| 40 | 0x5930_A000 | 0x5930_AFFF | 4KB | CLCD Config Reg               | Partial modelled |
| 41 | 0x5930_B000 | 0x5930_BFFF | 4KB | RTC                           | PL031_RTC        |

# 1.3.2 Expansion Peripheral Interrupt Map

**Table 1-4** Interrupt map at the board layer

| Interrupt Input | Interrupt Source                  | Description |
|-----------------|-----------------------------------|-------------|
| IRQ [33]        | UART O Receive Interrupt          |             |
| IRQ [34]        | UART 0 Transmit Interrupt         |             |
| IRQ [35]        | UART 1 Receive Interrupt          |             |
| IRQ [36]        | UART 1 Transmit Interrupt         |             |
| IRQ[37]         | UART 2 Receive Interrupt          |             |
| IRQ [38]        | UART 2 Transmit Interrupt         |             |
| IRQ [39]        | UART 3 Receive Interrupt          |             |
| IRQ [40]        | UART 3 Transmit Interrupt         |             |
| IRQ [41]        | UART 4 Receive Interrupt          |             |
| IRQ [42]        | UART 4 Transmit Interrupt         |             |
| IRQ [43]        | UART 0 Combined Interrupt         |             |
| IRQ [44]        | UART 1 Combined Interrupt         |             |
| IRQ [45]        | UART 2 Combined Interrupt         |             |
| IRQ [46]        | UART 3 Combined Interrupt         |             |
| IRQ [47]        | UART 4 Combined Interrupt         |             |
| IRQ [48]        | UART Overflow (0, 1, 2, 3, 4 & 5) |             |
| IRQ [49]        | Ethernet                          |             |
| IRQ [50]        | Audio I2S                         |             |
| IRQ[51]         | Touch Screen                      |             |
| IRQ [52]        | USB                               |             |
| IRQ [53]        | SPIADC                            |             |
| IRQ [54]        | SPI (Shield 0)                    |             |
| IRQ [55]        | SPI (Shield 1)                    |             |
| IRQ [56]        | Ethos-U55 Interrupt               |             |
| IRQ [68:57]     | Reserved                          |             |
| IRQ [69]        | GPIO 0 Combined Interrupt         |             |
| IRQ [70]        | GPIO 1 Combined Interrupt         |             |
| IRQ [71]        | GPIO 2 Combined Interrupt         |             |
| IRQ [72]        | GPIO 3 Combined Interrupt         |             |
| IRQ [88:73]     | GPIO 0 individual interrupts      |             |
| IRQ [104:89]    | GPIO 1 individual interrupts      |             |
| IRQ [120:105]   | GPIO 2 individual interrupts      |             |
| IRQ [124:121]   | GPIO 3 individual interrupts      |             |
| IRQ [125]       | UART 5 Receive Interrupt          |             |
| IRQ [126]       | UART 5 Transmit Interrupt         |             |
| IRQ [127]       | UART 5 Combined Interrupt         |             |
| IRQ [130:128]   | Reserved                          |             |

# 1.4 Peripheral Protection Controller Expansion Map

The Corstone SSE-300 FVP implements Secure Access configuration registers which controls security and privileged accesses to peripherals connected to PPC.

**Table 1-5** Secure Access configuration registers- PPC bits

| Bit               | MAIN_PPCEXPO<br>(AHB0)  | MAIN_PPCEXP1<br>(AHB1) | PERIPH_PPCEXPO<br>(APBO) | PERIPH_PPCEXP1<br>(APB1)         | PERIPH_PPCEXP2<br>(APB2)           |
|-------------------|-------------------------|------------------------|--------------------------|----------------------------------|------------------------------------|
| 0                 | GPIO-0                  | DMA0                   | SRAM MPC                 | SBCon I2C<br>(Touch Screen)      | FPGA - SCC<br>registers            |
| 1                 | GPIO-1                  | DMA1                   | QSPI MPC                 | SBCon I2C<br>(Audio Conf)        | FPGA - I2S<br>(Audio)              |
| 2                 | GPIO-2                  | DMA2                   | DDR MPC                  | FPGA PL022<br>(SPI2 for ADC)     | FPGA – GPIO<br>(System Ctrl + I/O) |
| 3                 | GPIO-3                  | DMA3                   |                          | FPGA PL022<br>(SPI Shield0)      | UARTO                              |
| 4                 | USB and<br>Ethernet     |                        |                          | FPGA PL022<br>(SPI Shield1)      | UART1                              |
| 5                 | User AHB<br>interface 0 |                        |                          | FPGA SBCon<br>(I2C - Shield0)    | UART2                              |
| 6                 | User AHB<br>interface 1 |                        |                          | FPGA SBCon<br>(I2C – Shield1)    | UART3 STUB                         |
| 7                 | User AHB<br>interface 2 |                        |                          | Reserved                         | UART4 STUB                         |
| 8                 |                         |                        |                          | FPGA – SBCon I2C<br>(DDR4 EPROM) | UART5                              |
| 9                 |                         |                        |                          |                                  | Reserved                           |
| 10                |                         |                        |                          |                                  | CLCD Config Reg                    |
| 11                |                         |                        |                          |                                  | RTC                                |
| PPC<br>IRQ<br>No. | 5                       | 6                      | 2                        | 3                                | 4                                  |



Some of the MPS3 Fast Models have minimal implementations, for more information refer readme file in FVP package.

### 1.5 Memory Components

The Corstone SSE-300 FVP also includes following memory components and their Security Access is controlled by MPC.

**Table 1-6** Memory Components

| Name      | Non-secure                | Secure alias              | Size  |
|-----------|---------------------------|---------------------------|-------|
| SRAM      | 0x0100_0000 - 0x011F_FFFF | 0x1100_0000 - 0x111F_FFFF | 2MB   |
| QSPI SRAM | 0x2800_0000 - 0x287F_FFFF | 0x3800_0000 - 0x387F_FFFF | 8MB   |
| DDR0      | 0x6000_0000 - 0x6FFF_FFF  | 0x7000_0000 - 0x7FFF_FFF  | 256MB |
| DDR1      | 0x8000_0000 - 0x8FFF_FFF  | 0x9000_0000 - 0x9FFF_FFF  | 256MB |
| DDR2      | 0xA000_0000 - 0xAFFF_FFFF | 0xB000_0000 - 0xBFFF_FFFF | 256MB |
| DDR3      | 0xC000_0000 - 0xCFFF_FFF  | 0xD000_0000 - 0xDFFF_FFFF | 256MB |



The FVP is used with the Corstone SEE-300 software package. See the Corstone SEE-300 Software Bundle Readme for instructions on how to set up and run the FVP.

#### 1.6 Other documents

See the following documents for other relevant information:

- Arm® Corstone™ SSE-300 Example Subsystem Technical Reference Manual
- Arm® MPS3 FPGA Prototyping Board Technical Reference Manual