# micro T-Kernel Implementation Specification

H8S/2212

Version 1.01.02 April, 2013

#### **Preface**

This document gives the specifications for implementing micro T-Kernel on a specific target board.

The applicable micro T-Kernel version is 1.01.01. The T-Kernel is compliant with the "micro T-Kernel Specification version 1.01.01".

The specifications given in this document correspond to the hardware-dependent implementation-specific parts of the micro T-Kernel specification.

See also the micro T-Kernel specifications, as well as the separate hardware specifications, for the target board and the CPU, etc.

Refer to the micro T-Kernel specification in regard to the specification of micro T-Kernel.

In addition, refer to the relevant specifications as for the specifications of hardware such as board and CPU.

# Contents

| PU                                           | 4                       |
|----------------------------------------------|-------------------------|
| Hardware Specifications4                     |                         |
| Protection Levels and Operating Modes4       |                         |
| 1emory                                       | 5                       |
| Overall Memory Map5                          |                         |
| ROM Memory Map5                              |                         |
| RAM Memory Map6                              |                         |
| Stacks6                                      |                         |
| nterrupts and Exceptions                     | 7                       |
| Interrupt Definition Numbers                 |                         |
| TRAPA exception assignments                  |                         |
| Interrupt handler10                          |                         |
| nitialization and Startup Processing         | 11                      |
| micro T-Kernel Startup Procedure             |                         |
| User initialization program11                |                         |
| nicro T-Kernel Implementation Definitions    | 12                      |
| System State Detection                       |                         |
| Exceptions/Interrupts Used by micro T-Kernel |                         |
| System Call/Extended SVC Interface           |                         |
| The stack when system call is invoked        |                         |
| Stack when the extended SVC is invoked       |                         |
| Stack when an interrupt is raised            |                         |
| Task implementation-dependent definitions    |                         |
| Task registers                               |                         |
| ystem Configuration Data                     | 21                      |
| Setting value of utk_config_depend.h21       |                         |
| makerules                                    |                         |
| 1                                            | Hardware Specifications |

# 1. CPU

# 1.1. Hardware Specifications

CPU : H8S/2212 (HD64F2212)

Renesas Technology Corp.
ROM : 128 KB (On-chip FlashROM)
RAM : 12 KB (On-chip SRAM)

# 1.2. Protection Levels and Operating Modes

Since this system operates in single CPU operating mode, there is no switch-over of the protection level. Even if any of the protection levels is specified, it shall be treated as protection level 0.

# 2. Memory

# 2.1. Overall Memory Map

An overall system memory map is shown below.

| 0x00000000 + |                 |           | +                                               |
|--------------|-----------------|-----------|-------------------------------------------------|
|              | On-chip ROM     | (128KB)   | 0x0000000-0x0001ffff                            |
| 0x00020000 + |                 |           | <del> </del>                                    |
|              | (unused)        |           |                                                 |
| 0x00c00000 + |                 |           | <del> </del>                                    |
|              | USB registers   |           | 0x00c00000-0x00dfffff                           |
| 0x00e00000 + |                 |           | +                                               |
|              | (unused)        |           |                                                 |
| 0x00fee800 + |                 |           | <del>l</del>                                    |
|              | Reserved        |           | 0x00fee800-0x00ffbfff                           |
| 0x00ffc000 + |                 |           | +                                               |
|              | On-chip RAM (1  | .2KB-64B) | 0x00ffc000-0x00ffefbf                           |
| 0x00ffefc0 + | +               |           | <del> </del>                                    |
|              | (unused)        |           |                                                 |
| 0x00fff800 + |                 |           | <del> </del>                                    |
|              | Internal I/O re | egisters  | $0 \times 00 $ fff $800 - 0 \times 00 $ fff fbf |
| 0x00ffffc0 + |                 | (64-)     | +<br>                                           |
| 0 5555555    | On-chip RAM     | (64B)     | 0x00ffffc0-0xffffffff                           |
| 0xffffffff + |                 |           | <del> </del>                                    |

#### 2.2. ROM Memory Map

Space of 128KB is implemented in on-chip ROM. The ROM memory map is shown below.



Vector table and micro T-Kernel code shall be located in the on-chip ROM.

#### 2.3. RAM Memory Map

Space of 12 KB is implemented in on-chip RAM. The RAM memory map is shown below.



NoInit: BSS Section is not cleared to zero in initialization.

Data section and BSS section are located in ascending order from the lower byte of the on-chip RAM.

The micro T-Kernel management area is memory space dynamically managed by the micro T-Kernel memory management function.

Normally, all unused memory spaces are allocated to the micro T-Kernel management area, but this can be changed in system configuration. micro T-Kernel management area is allocated to the designated area between "SYSTEMAREA\_TOP" and "SYSTEMAREA\_END" in configuration file.

#### 2.4. Stacks

micro T-Kernel has the following two kinds of stacks.

#### (1) System stack

This stack is used in non-interrupt handler, and one system stack exists per each task.

Since there is no concept of protection level in micro T-Kernel, unlike T-Kernel, user stack and system stack are not separated.

#### (2) Interrupt stack

This is the stack used in an interrupt handler, and the stack area independent of system stack shall be allocated to it.

Since an interrupt stack is commonly used in system, task switching shall not happen during use.

# 3. Interrupts and Exceptions

# 3.1. Interrupt Definition Numbers

The immediate values (0-127) of vector number shall be used by dintno, the interrupt definition numbers defined with  $tk_def_int()$ .

Following is the Interrupt Exception Handling Vector Table.

|           |                  | ++                                      |
|-----------|------------------|-----------------------------------------|
| Vector No | Vector Address   | Interrupt Sources                       |
| +         | +                | ++                                      |
| 0         | 0x0000           | Power-on reset                          |
| 1         | 0x0004           | Manual reset                            |
| 2         | 0x0001           | Reserved for system use                 |
| 3         | 0x000C           | Reserved for system use                 |
| 4         | 0x0000           | Reserved for system use                 |
| 5         | 0x0010           | Trace                                   |
| 6         | 0x0018           | Direct transitions                      |
| 7         | 0x001C           | External interrupt NMI                  |
| 8         | 0x0020           | Trap instruction (#0)                   |
| 9         | 0x0024           | Trap instruction (#1)                   |
| 10        | 0x0021           | Trap instruction (#2)                   |
| 11        | 0x002C           | Trap instruction (#3)                   |
| 12        | 0x0030           | Reserved for system use                 |
| 13        | 0x0034           | Reserved for system use                 |
| 14        | 0x0038           | Reserved for system use                 |
| 15        | 0x003C           | Reserved for system use                 |
|           |                  |                                         |
| 16        | 0x0040           | External interrupt IRQ0                 |
| 17        | $0 \times 0044$  | External interrupt IRQ1                 |
| 18        | $0 \times 0048$  | External interrupt IRQ2                 |
| 19        | 0x004C           | External interrupt IRQ3                 |
| 20        | $0 \times 0050$  | External interrupt IRQ4                 |
| 21        | $0 \times 0054$  | RTC interrupt IRQ5                      |
| 22        | $0 \times 0058$  | USB interrupt IRQ6                      |
| 23        | $0 \times 005 C$ | External interrupt IRQ7                 |
| 24        | $0 \times 0060$  | -                                       |
| 25        | $0 \times 0064$  | Watchdog Timer                          |
| 26        | $0 \times 0068$  | -                                       |
| 27        | 0x006C           | -                                       |
| 28        | $0 \times 0070$  | A/D ADI                                 |
| 29        | $0 \times 0074$  | -                                       |
| 30        | $0 \times 0078$  | -                                       |
| 31        | 0x007C           | -                                       |
| 20        | 0x0080           | TPU channel 0 TGIOA                     |
| 32<br>33  | 0x0080<br>0x0084 | TPU channel 0 TG10A TPU channel 0 TG10B |
| 33<br>34  | 0x0084           | TPU channel 0 TGIOS TPU channel 0 TGIOC |
| 35        | 0x008C           | TPU channel 0 TGIOC                     |
| 36        | 0x0000           | TPU channel 0 TCIOV                     |
| 36<br>37  | 0x0090<br>0x0094 | TPO CHAIMEL O ICIOV                     |
| 38        | 0x0094<br>0x0098 |                                         |
| 38<br>39  | 0x0098<br>0x009C | _                                       |
| 40        | 0x009C<br>0x00A0 | -<br>TPU channel 1 TGI1A                |
| 41        | 0x00A0<br>0x00A4 | TPU channel 1 TGI1A TPU channel 1 TGI1B |
| 42        | 0x00A4           | TPU channel 1 TCI1V                     |
| 74        | UAUUAU           | TEO CHAIMET I ICIIV                     |

| 43<br>44<br>45<br>46<br>47                                                                   | 0x00AC<br>0x00B0<br>0x00B4<br>0x00B8<br>0x00BC                                                                                                               | TPU channel 1 TCI1U TPU channel 2 TGI2A TPU channel 2 TGI2B TPU channel 2 TCI2V TPU channel 2 TCI2U |
|----------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------|
| 48<br>49<br>50<br>51<br>52<br>53<br>54<br>55<br>56<br>57<br>58<br>59<br>60<br>61<br>62<br>63 | 0x00C0<br>0x00C4<br>0x00C8<br>0x00CC<br>0x00D0<br>0x00D4<br>0x00D8<br>0x00DC<br>0x00E0<br>0x00E0<br>0x00E4<br>0x00E8<br>0x00EC<br>0x00F0<br>0x00F4<br>0x00F8 |                                                                                                     |
| 64<br>65<br>66<br>67<br>68<br>69<br>70<br>71<br>72<br>73<br>74<br>75<br>76<br>77             | 0x0100<br>0x0104<br>0x0108<br>0x010C<br>0x0110<br>0x0114<br>0x0118<br>0x011C<br>0x0120<br>0x0124<br>0x0128<br>0x012C<br>0x0130<br>0x0134<br>0x0138<br>0x013C | DMAC DENDOA DMAC DENDOB DMAC DEND1A DMAC DEND1B                                                     |
| 80<br>81<br>82<br>83<br>84<br>85<br>86<br>87                                                 | 0x0140<br>0x0144<br>0x0148<br>0x014C<br>0x0150<br>0x0154<br>0x0158<br>0x015C                                                                                 | SCI channel 0 ERIO SCI channel 0 RXIO SCI channel 0 TXIO SCI channel 0 TEIO                         |
| 88<br>89<br>90<br>91<br>92<br>93<br>94<br>95                                                 | 0x0160<br>0x0164<br>0x0168<br>0x016C<br>0x0170<br>0x0174<br>0x0178<br>0x017C                                                                                 | SCI channel 2 ERI2 SCI channel 2 RXI2 SCI channel 2 TXI2 SCI channel 2 TEI2                         |
| 97                                                                                           | 0x0184                                                                                                                                                       | -                                                                                                   |

| 98  | $0 \times 0188$ | -          |
|-----|-----------------|------------|
| 99  | 0x018C          | -          |
| 100 | $0 \times 0190$ | -          |
| 101 | 0x0194          | -          |
| 102 | 0x0198          | -          |
| 103 | 0x019C          | -          |
| 104 | 0x01A0          | USB EXIRQ0 |
| 105 | 0x01A4          | USB EXIRQ1 |
| 106 | 0x01A8          | -          |
| 107 | 0x01AC          | -          |
| 108 | 0x01B0          | -          |
| 109 | 0x01B4          | _          |
| 110 | 0x01B8          | -          |
| 111 | 0x01BC          | -          |
|     |                 |            |
| 112 | 0x01C0          | -          |
| 113 | 0x01C4          | _          |
| 114 | 0x01C8          | _          |
| 115 | 0x01CC          | _          |
| 116 | 0x01D0          | -          |
| 117 | 0x01D4          | -          |
| 118 | 0x01D8          | -          |
| 119 | 0x01DC          | -          |
| 120 | 0x01E0          | -          |
| 121 | 0x01E4          | -          |
| 122 | 0x01E8          | -          |
| 123 | 0x01EC          | -          |
| 124 | 0x01F0          | _          |
| 125 | 0x01F4          | _          |
| 126 | 0x01F8          | _          |
| 127 | 0x01FC          | -          |
|     |                 |            |

+-----

#### 3.2. TRAPA exception assignments

The TRAPA instruction uses trapa 0 to trapa 3, and is assigned to the definition numbers 8 to 11. Each TRAPA instruction is used as follows.

```
trapa 0     micro T-Kernel system call/extended SVC
trapa 1     "tk_ret_int()" system call
trapa 2     Task dispatcher call
trapa 3     Debugger support function
```

#### 3.3. Interrupt handler

If an interrupt handler is defined, in the vector.S, the address of the handler shall be defined to the corresponding vector number. The vector number defined to vector.S can be used with tk def int.

If an interrupt occurs, it directly jumps to the set address of an interrupt handler. Therefore, the context shall be saved in the processing of the interrupt handler.

An entry routine is defined by using INT\_ENTRY macro. When "INT\_ENTRY vecno" is written in an assembler file, the entry routine of the interrupt handler named knl\_inthdr\_entryN(N is an interrupt vector number) is generated. And if knl\_inthdr\_entryN is defined to vector.S, the vector number can be used.

This entry routine executes the following processing.

- ·Save er0 and er1 to the stack.
- ·Save an interrupt vector number in er0.
- ·Jump to the handler set in tk\_def\_int.

Since tk\_ret\_int is premised on this processing, er0 and er1 need to be saved in stack if handler is defined without using INT\_ENTRY macro.

In order to realize the delayed dispatching with tk\_ret\_int, interrupt nesting count (knl\_int\_nest) is incremented within a high-level language support routine. If a high-level language support routine is not used, knl int nest needs to be incremented.

If 1 is set to USE\_FULL\_VECTOR of utk\_config\_depend.h, INT\_ENTRY macro is automatically used to all vectors and all interrupts can be treated with tk\_def\_int.

By default setting, 1 shall be set to USE\_FULL\_VECTOR.

# 4. Initialization and Startup Processing

# 4.1. micro T-Kernel Startup Procedure

When system is reset, micro T-Kernel starts up.

The procedures from the startup of micro T-Kernel to the call of main function are as follows.

icrt0.S

- (1) Set the stack pointer [start:]
- (2) Initialize CCR [flashrom init:]
- (3) Initialize EXR [flashrom\_init:]
- (4) Set the initial value of data section (ROM->RAM) [data\_loop:]
- (5) Clear BSS section to 0 [bss\_loop:]
- (6) Calculate the range of micro T-Kernel management area [bss\_done:]
- (7) Call "main" function (sysinit\_main.c) [kernel\_start:]

#### 4.2. User initialization program

A user initialization program is the routine to initialize/terminate the system defined by user. The user initialization program is called in the following format from the initial task.

This program is called with flag=0 at a system initialization, and called with flag=1 at a system termination. Return code is ignored in calling at a system termination. Following is a processing flow.

```
fin = userinit(0);
if ( fin > 0 ){
          usermain();
}
userinit(-1);
```

The user initialization program is executed in the context of initial task. The task priority is (CFN\_MAX\_PRI-2).

# 5. micro T-Kernel Implementation Definitions

#### 5.1. System State Detection

(1) Task-independent portion (interrupt handler or time event handler)

Detection is made based on a software flag set in micro T-Kernel.

```
knl_taskindp = 0 Task portion
knl_taskindp > 0 Task-independent portion
```

(2) Quasi-task portion (extended SVC handler)

Detection is made based on a software flag set in micro T-Kernel.

```
sysmode of TCB = 0 Task portion
sysmode of TCB > 0 Quasi-task portion
```

#### 5.2. Exceptions/Interrupts Used by micro T-Kernel

```
trapa 0 micro T-Kernel system calls/extended SVC trapa 1 "tk_ret_int()" system call trapa 2 Task dispatcher call trapa 3 Debugger support functions

dintno 32 Programmable timer A(TGIOA)
```

#### 5.3. System Call/Extended SVC Interface

The caller side can select either the method of calling interface library in C language function call format or calling directly in C language function call format. (Selectable by configuration file when building Kernel)

Ordinarily the same functional format using interface libraries as above is applied to calling from an assembler. It is also possible to directly call using a TRAPA instruction by the processing equivalent to that of an interface library. Even in this case, the register-saving rules must conform to the C language rules.

The basic processing of interface library is as follows.

- The function code is set in the R0 register and the system call is invoked by TRAPA #1. A function code in negative value indicates a system call while the one at 0 or in a positive value indicates an extended SVC. However, note that TRAPA #3 is used for Debugger Support Functions service calls.
- Registers are saved as follows in accordance with the C language register-saving rules.

```
R0 to R2 Temporary registers
R3 to R6 Permanent registers
R7 = sp Stack pointer
EXR Unused
```

Arguments: R0 to R3 Return code: R0

Temporary registers are destroyed when a function call is invoked. Other registers are saved.

#### (1) System call interface

Parameters of up to third are set to registers, and the ones of fourth or more are saved onto the stack. A system call is invoked by TRAPA #1(TRAPA #TRAP\_SVC).

An example of system call interface implementation is shown as follows.

```
ER tk_xxx_yyy(p1, p2, p3, p4, p5)
11
                   stack state
//
    High Address +----+
//
                  p5
//
                  | p4
                  SPC(24bit) | saved by I/F call
//
//
           SP => | SCCR(8bit)
     Low Address +----+
//
//
                    er0 = p1
11
//
                    er1 = p2
//
                    er2 = p3
Csym(tk_xxx_yyy):
     mov.w r0, @-er7
     mov.w function code, r0
#if USE TRAP
     trapa #TRAP_SVC
#else
     jsr Csym(knl_call_entry)
#endif
     inc.1 #2, er7
     rts
#endif
```

#### (2) Extended SVC interface library

Regarding an extended SVC, arguments are wrapped in a packet by the caller, and the start address of packet is set in er1 register. An extended SVC call is invoked by TRAPA#1(TRAPA#TRAP\_SVC).

Normally, the packet is created in a stack area, but can be used in other areas as well. There are no restrictions on the number or types of arguments since argument is wrapped into packet.

An example of extended SVC interface implementation is shown below.

#### (3) Debugger Support Functions system call interface

Debugger Support Functions system calls are essentially like other micro T-Kernel service calls, but are called using TRAPA #4(TRAPA TRAP\_DEBUG).

#### 5.4. The stack when system call is invoked

## (1) C language I/F( func(arg1, arg2, ...))



# (2) knl\_call\_entry top(Immediately after trapa #TRAP\_SVC is executed)



# (3) Immediately after bpl I\_esvc\_function is executed

```
High Address +----+
              . . .
              5th arg
             4th arg
              SPC(24bit) | saved by I/F call
             SCCR(8bit)
             r0(16bit)
             SPC(24bit) | saved by trapa
             SCCR(8bit)
             er4
             er5
 er5, SP => | er6
Low Address +----+
  r0 = fncd
  e0 = High byte of 1st arg
 r0 which was saved to stack = Low byte of 1st arg
 er1 = 2nd arg
 er2 = 3rd arg
  r4 = fncd
```

#### (4) Immediately before system call is invoked

```
High Address +----+
            5th arg
            4th arg
            SPC(24bit) saved by I/F call
            SCCR(8bit)
            r0(16bit)
            SPC(24bit) | saved by trapa
            SCCR(8bit)
            er4
            er5
     er5 => | er6
            (5th arg)
            (4th arg)
Low Address +----+
 er0 = 1st arg
 er1 = 2nd arg
 er2 = 3rd arg
```

#### 5.5. Stack when the extended SVC is invoked

(1) C language I/F( func(arg1, and arg2, ...))

(2) knl\_call\_entry top(immediately after trapa #TRAP\_SVC is executed)

# (3) l\_esvc\_function top



# (4) knl\_svc\_ientry top

```
High Address +----+
              5th arg
              4th arg
              3rd arg
             2nd arg
     er0 => | 1st arg
             3rd arg
             SPC(24bit) | saved by trapa
              SCCR(8bit)
              er4
              er5
 er5, SP =>
           er6
Low Address +----
 er0 = pk_para
 r1 = fncd
 er4 = ret - addr (saved by I/F call)
```

# 5.6. Stack when an interrupt is raised

• Stack when hardware interrupt is raised

• Stack of the interrupt handler entry when tk\_def\_int is used. (called from knl\_inthdr\_entryN(N is an interrupt vector number ))

er0 = interrupt vector number

#### 5.7. Task implementation-dependent definitions

The definitions of task hardware-dependent implementation are given below.

#### (1) Task creation information T\_CTSK

There is no independently added information

#### (2) Task attributes

There is no implementation-dependent information

#### (3) Task format

The format of task is as follows, and makes no difference even if either TA\_HLNG or TA\_ASM is specified.

```
void task( INT stacd, VP exinf )
```

The register states when a task is started are as follows.

The other register values are indeterminate.

tk\_ext\_tsk() or tk\_exd\_tsk() shall be used to exit task. Task doesn't exit by a simple return. The behavior if return is executed is not guaranteed.

#### 5.8. Task registers

```
ER tk_set_reg( ID tskid, T_REGS *pk_regs, T_EIT *pk_eit, T_CREGS *pk_cregs )
ER tk_get_reg( ID tskid, T_REGS *pk_regs, T_EIT *pk_eit, T_CREGS *pk_cregs )
```

The registers targeted for getting and setting task registers (tk\_get\_reg() /tk\_set\_reg()) are defined as follows.

## (1) General-purpose registers T\_REGS

When setting registers to a task in DORMANT state, the task start parameters and the extended information are set in er0 and er1 by "tk\_sta\_tsk()", and values set by "tk\_set\_reg()" are therefore discarded.

# (2) Registers saved when an exception is raised T\_EIT

#### (3) Control registers

# 6. System Configuration Data

utk\_config\_depend.h defines the setting such as micro T-Kernel System Configuration, the number of resources in micro T-Kernel, and the number of limitation values in micro T-Kernel.

Note that the maximum value of the setting range for each item is a logical maximum value, and that in reality there are limits imposed by the memory usage.

# 6.1. Setting value of utk\_config\_depend.h

```
/*
      utk_config_depend.h (h8s2212)
      System Configuration Definition
/* ROMINFO */
#define SYSTEMAREA_TOP
                               0x00ffc000
#define SYSTEMAREA_END
                               0x00ffef00
    Area dynamically managed by micro T-Kernel memory management function
    Specify the top address and end address in RAM.
/* User definition */
#define RI USERAREA TOP
                               0x00ffefc0
    This setting is not used.
#define RI_USERINIT
                               NULL
     User definition initialization/termination program
/* Stacks */
#define RI INTSTACK
                               0x00ffefc0
```

Initial position of an interrupt stack

```
/* SYSCONF */
#define CFN_TIMER_PERIOD 10
```

Designate the system timer interrupt cycle (in millisecond).

This is the smallest resolution (accuracy)

```
#define CFN_MAX_TSKID
                              32
                              16
#define CFN_MAX_SEMID
#define CFN_MAX_FLGID
                              16
#define CFN_MAX_MBXID
                              8
                              2
#define CFN_MAX_MTXID
#define CFN_MAX_MBFID
                              8
#define CFN_MAX_PORID
                              4
#define CFN_MAX_MPLID
                              2
#define CFN_MAX_MPFID
                              8
                              4
#define CFN_MAX_CYCID
#define CFN_MAX_ALMID
                              8
#define CFN_MAX_SSYID
                              4
```

Designate the maximum number for each micro T-Kernel object. Also in the designation of an upper limit, the number of objects actually used by the system must be taken into account.

```
#define CFN_MAX_REGDEV 8
```

Designate the number of the maximum devices that can be registered with "tk\_def\_dev()". This sets the limit for the maximum number of physical devices.

```
#define CFN_MAX_OPNDEV 16
```

Designate the maximum number of times "tk\_opn\_dev()" can be called to open a device. This sets the limit for the maximum number of device opens.

```
#define CFN MAX REODEV 16
```

Designate the maximum number of requests by "tk\_rea\_dev()","tk\_wri\_dev()", "tk\_srea\_dev()", and "tk\_swri\_dev()".

This sets the maximum number of request IDs.

```
#define CFN_VER_MAKER 0
#define CFN_VER_PRID 0
#define CFN_VER_SPVER 0x6101
#define CFN_VER_PRVER 0x0101
#define CFN_VER_PRNO1 0
#define CFN_VER_PRNO2 0
#define CFN_VER_PRNO3 0
#define CFN_VER_PRNO4 0
```

Version information(tk\_ref\_ver)

```
#define CFN_REALMEMEND ((VP)0x00ffefc0)
```

Most significant address of RAM used in micro T-Kernel management area

```
/*
 * Use non-clear section
 */
#define USE_NOINIT (1)
```

- 1 : Among the static variables (BSS alignment), the variables that require no initialization are not cleared to zero in Kernel initialization processing. Since the processing for zero-clear execution is reduced, Kernel start-up time is shortened.
- 0: All static variables without initialization value (BSS alignment) shall be cleared to zero.

```
/*
 * Use dynamic memory allocation
 */
#define USE_IMALLOC (1)
```

- 1: The dynamic memory allocation function in Kernel is used.
- 0: The dynamic memory allocation function in Kernel is not used. When creating the objects for Task, Message buffer, Fixed-size Memory Pool, and Variable-size Memory Pool, buffer shall be specified by application with TA\_USERBUF attribute.

```
/*
    * Use program trace function (in debugger support)
    */
```

```
(0)
#define USE HOOK TRACE
     1: The hook function of debugger support function is used.
        However, the hook function can not be used if USE_DBGSPT is 0.
     0: The hook function of debugger support function is not used.
 * Use clean-up sequence
#define USE_CLEANUP
                                   (1)
     1: Clean up processing of Kernel shall be executed after the termination of application.
     0: Clean up processing of Kernel shall not be executed after the termination of application. As
        for the system that doesn't return from usermain function, the consumption of ROM
        decreases by turning off this flag.
 * Use full interrupt vector
 * /
#define USE_FULL_VECTOR
                                   (1)
     1: Prepare the interrupt initialization processing(save of partial register or setting of an
        interrupt number) for the all interrupt vectors.
     0: Prepare the initial processing only for the defined interrupts, the consumption of ROM
        decreases.
 * Use high level programming language support routine
#define USE_HLL_INTHDR
                                   (1)
     1: High level language support routine is used at interruption
     0: High level language support routine is not used at interruption.
        Jump table, and so on is not used, and the consumption of ROM/RAM decreases.
 * Use dynamic interrupt handler definition
#define USE_DYNAMIC_INTHDR
                                   (1)
     1: Change an interrupt handler with tk_def_int.
     0 : Do not change an interrupt handler with tk_def_int.
        Jump table is not used, and the consumption of ROM is decreased.
```

#### 6.2. makerules

The following modes are selected by executing "make" command with these arguments.

• mode (compile mode)

(empty) : release version
debug : debug version

• trap (trap mode)

(empty) : not use trap

ex. \$ make mode=debug

on : use trap for system calls, dispatch, etc.

ex. \$ make mode=debug trap=on