# High Density 65nm/90nm Low Power Memory Compiler Application Note

Confidential



August 2009
Copyright 2005 - 2009 ARM. All Rights Reserved.
ARM PAN 0031A

Copyright © 2005 - 2009 ARM. All rights reserved.

Part Number: ARM PAN 0031A

### **Proprietary Notice**

Words and logos marked with ® or TM are registered trademarks or trademarks of ARM Limited in the EU and other countries, except as otherwise stated below in this proprietary notice. Other brands and names mentioned herein may be the trademarks of their respective owners.

Neither the whole nor any part of the information contained in, or the product described in, this document may be adapted or reproduced in any material form except with the prior written permission of the copyright holder.

The product described in this document is subject to continuous developments and improvements. All particulars of the product and its use contained in this document are given by ARM in good faith. However, all warranties implied or expressed, including but not limited to implied warranties of merchantability, or fitness for purpose, are excluded.

This document is intended only to assist the reader in the use of the product. ARM Limited shall not be liable for any loss or damage arising from the use of any information in this document, or any error or omission in such information, or any incorrect use of the product.

Where the term ARM is used it means "ARM or any of its subsidiaries as appropriate".

## **Confidentiality Status**

This document is Confidential. This document may only be used and distributed in accordance with the terms of the agreement entered into by ARM and the party that ARM delivered this document to.

# **Revision History**

| Part Number           | Comments                                                                                                                  |
|-----------------------|---------------------------------------------------------------------------------------------------------------------------|
| app_metro_lp_2005q3v1 | Initial release                                                                                                           |
| app_metro_lp_2005q3v2 | Update delay parameters and descriptions                                                                                  |
| app-metro-lp-2006q1v1 | Add confidentiality material and format upgrade                                                                           |
| app-metro-lp-2006q2v1 | Update Table 1 heading                                                                                                    |
| app-metro-lp-2006q3v1 | Updated power configurations and operational modes                                                                        |
| app-metro-lp-2007q2v1 | Update copyright and preface                                                                                              |
| app-metro-lp-2007q3v1 | Update retention description                                                                                              |
| app-metro-lp-2008q2v1 | Update Table 3                                                                                                            |
| app-metro-lp-2008q4v1 | Add a comprehensive description of low power operating modes, add $t_{retn\_cenh}$ and $t_{pgen\_cenh}$ delay parameters. |
| ARM PAN 0031A         | Replaced Metro product name with high density, updated copyright information and added revision appendix page.            |

# **Customer Support**

Customers with active Support contracts can obtain support for ARM Physical IP products by going to <a href="access.arm.com">access.arm.com</a> and clicking on the "Products & Services > New Technical Request." link on the left side of the webpage. ARM recommends using this method for customers with valid support contracts, in order to obtain prompt attention to issues and questions.

Information about available Support contract options can be seen at <a href="www.arm.com/products/physicalip/support.html">www.arm.com/products/physicalip/support.html</a>.

If you cannot reach us via the web support channel you can contact ARM Physical IP support via email at <a href="mailto:support-pipd@arm.com">support-pipd@arm.com</a> for technical issues.

# **Typographic Conventions**

The following typographic conventions are used to assist you in distinguishing special notations, values, and elements described in this manual.

| Visual Cue                                  | Meaning                                                                                                                                                                         |
|---------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| (Bullet) •                                  | Bulleted list of important items.                                                                                                                                               |
| Courier Type                                | Commands typed on the keyboard, either examples or instructions.                                                                                                                |
| Dash (-) Courier Type                       | Text set in Courier type and preceded by a dash represents a command name (for example, -libname).                                                                              |
| <italic type=""> italic type</italic>       | Variable names you select, such as file and directory names are enclosed within angle brackets ( < > ). Italic type is used to show variable values, file, and directory names. |
| (Ellipsis)                                  | Indicates commands or options that may be added.                                                                                                                                |
| Italic Type with<br>Initial Capital Letters | Document, chapter, section and reference manual names.                                                                                                                          |

This document provides details about the high density memory compiler power down modes - standby, data retention, and power down. Various configurations provide different results to help you achieve extremely low power while still meeting your system performance requirements.

The following terms are used in this section:

- Power Gating a technique that uses HV<sub>T</sub> transistors to isolate local power from the global power supply.
- Power terminals –

VDD is the common power supplied to the memory instance

VSS is the common ground supplied to the memory instance

For 90nm compilers and 65nm ROM compilers all VDDC is the VDD supplied to the core array

For VDDP is the VDD supplied to the peripheral circuitry

When pwr\_gnd\_rename renames powers into the same VDD, two rings are generated. When this happens, RETN needs to be tied high.

- PGEN Power gating enable, active low
- RETN –

Retention mode enable, active low

Tie RETN to high when powers are renamed to the same name.

high density v1.0: on, off, default off; retention is defaulted to on when power gating is on and can be on or off when power gating is off

high density v1.2: retention is always on

• Output pin clamping - when in retention mode, the output pins are clamped to ground

Power gating is a technique that uses header, footer, or a combination of both to isolate local power from the global power. Internal power gating (header, footer and combo) is an option provided in the ARM compiler. You can opt for either internal or external power gating. With the internal power gating option, ARM pre-determines power, performance, and other key features. With the external power gating option, you determine key feature settings.

Power gating has three (3) available operating modes. Selection of a mode is controlled by the PGEN and RETN pins.

- Standby mode: As shown in Table 1, this is the standby mode where VDD and VSS are the power pins. The core and the power terminals are not split.
- Data retention mode: When power gating is external to the memory, only RETN pins are needed and the power gating PGEN pin is not required. Therefore, the PGEN pin is not available.
- Power gating mode: This mode is when power gating is internal to the memory. This mode requires both PGEN and RETN pins to go into power down transition mode prior to going into data retention mode. The RETN transistor should be enabled first. Then disable the PGEN transistor to retain data.

Power gating can be external to the memory or integrated into the memory instance. For integrated power gating, the power gating is part of the memory instance as opposed to outside of the memory instance (as in external power gating). Tables 1 and 2 show power configurations and operational modes for all high density memory compilers.

For 65nm SRAM and Register file compilers, VDDCE is the VDD supplied to the core array and VDDPE is the VDD supplied to the peripheral circuitry.

In 65nm integrated power, the core and periphery power terminals are split and the pins are external. See Table 1.

**Table 1: Power Configurations and Operational Modes 65nm** 

| compiler | Configuration           | Standby<br>Mode |   | Power Down<br>Mode | Power Supply          |
|----------|-------------------------|-----------------|---|--------------------|-----------------------|
| SRAM-SP  | Standard                | Х               |   |                    | VDD, VSS              |
|          | External Power Gating   | X               | х |                    | VDDCE, VDDPE,<br>VSSE |
|          | Integrated Power Gating | х               | х | Х                  | VDDCE, VDDPE,<br>VSSE |
|          | Τ_                      |                 | T | T                  |                       |
| SRAM-DP  | Standard                | Х               |   |                    | VDD, VSS              |
|          | External Power Gating   | Х               | X |                    | VDDCE, VDDPE,<br>VSSE |
|          | Integrated Power Gating | x               | х | X                  | VDDCE, VDDPE,<br>VSSE |
|          |                         |                 |   |                    |                       |
| RF-SP    | Standard                | Х               |   |                    | VDD, VSS              |
|          | External Power Gating   | х               | х |                    | VDDCE, VDDPE,<br>VSSE |
|          | Integrated Power Gating | х               | х | Х                  | VDDCE, VDDPE,<br>VSSE |
|          |                         |                 | • |                    |                       |
| RF-2P    | Standard                | х               |   |                    | VDD, VSS              |
|          | External Power Gating   | Х               | Х |                    | VDDCE, VDDPE,         |
|          |                         |                 |   |                    | VSSE                  |
|          | Integrated Power Gating | х               | х | Х                  | VDDCE, VDDPE,<br>VSSE |
|          |                         |                 |   |                    |                       |
| ROM      | Standard                | Х               |   |                    | VDD, VSS              |
|          | Integrated Power Gating | Х               |   | Х                  | VDD, VSS              |

The memory is in the Standard configuration when the core and power terminals are not split. In the External Power Gating configuration, the core and power terminals are split but power gating switches are external to the memory. The PGEN and RETN signals enable the different modes in this configuration.

**Table 2: Power Configurations and Operational Modes 90nm** 

| compiler | Configuration           | Standby | Data      | Power Down | Power Supply  |
|----------|-------------------------|---------|-----------|------------|---------------|
|          |                         | Mode    | Retention | Mode       |               |
|          |                         |         | Mode      |            |               |
| SRAM-SP  | Standard                | X       |           |            | VDD,VSS       |
|          | External Power Gating   | Х       | Х         |            | VDDC,VDDP,VSS |
|          | Integrated Power Gating | Х       | Х         | x          | VDD,VSS       |
|          |                         |         |           |            |               |
| SRAM-DP  | Standard                | X       |           |            | VDD, VSS      |
|          | External Power Gating   | Х       | Х         |            | VDDC,VDDP,VSS |
|          | Integrated Power Gating | Х       | Х         | X          | VDD,VSS       |
|          |                         |         |           |            |               |
| RF-SP    | Standard                | X       |           |            | VDD, VSS      |
|          | External Power Gating   | Х       | Х         |            | VDDC,VDDP,VSS |
|          | Integrated Power Gating | Х       | х         | х          | VDD,VSS       |
|          |                         |         |           |            |               |
| RF-SP    | Standard                | X       |           |            | VDD, VSS      |
|          | External Power Gating   | Х       | х         |            | VDDC,VDDP,VSS |
|          | Integrated Power Gating | Х       | Х         | х          | VDD,VSS       |
|          |                         |         |           |            |               |
| ROM      | Standard                | Х       |           |            | VDD,VSS       |
|          | Integrated Power Gating | Х       |           | Х          | VDD, VSS      |

The memory is in the Standard configuration when the core and power terminals are not split. In the External Power Gating configuration, the core and power terminals are split but power gating switches are external to the memory. The Integrated Power Gating configuration internally splits the core and periphery power terminals but the external interface shows only one common VDD and VSS. The PGEN and RETN signals enable the different modes in this configuration.

Table 3 shows how to reach the different power management modes for SRAM-SP, SRAM-DP, RF-SP, and RF-2P when power gating is integrated into the memory instance. The memory instance has to go into Power Down Transition mode prior to going into the Data Retention mode.

**Table 3: Power Management Mode Access - Memory Instance Internal** 

| Power Management Mode | CEN | PGEN | RETN |
|-----------------------|-----|------|------|
| Standby               | Н   | L    | Н    |
| Data Retention        | Н   | Н    | L    |
| Power Down            | Н   | Н    | Н    |
| Power Down Transition | Н   | L    | L    |

Table 4 shows to reach the different power management modes for SRAM-SP, SRAM-DP, RF-SP, and RF-2P when power gating is external to the memory instance. Please note that in this configuration there is no PGEN pin available.

**Table 4: Power Management Mode Access - Memory Instance External** 

| Power Management Mode | CEN | RETN |
|-----------------------|-----|------|
| Standby               | Н   | Н    |
| Data Retention        | Н   | L    |
| Power Down            | Н   | Н    |

There are no Data Retention or Transition modes for the ROM.

Block diagram of the Memory instance with PGEN, RETN, and power rings. We can choose the diagram from the product specs PDF document where the Program managers normally keep in the project directory.

The timing relationship between the PGEN and RETN pins in the SRAM and Register File compilers is shown in the Tables 5 and 6, and Figures 1 and 2. Refer to the postscript datasheet or ASCII datatable for your compiler for instance-specific timing values.

Table 5: Data Retention Mode - Integrated Power Gating: SRAM-SP, SRAM-DP, RF-SP, RF-2P

| Mode       | Delay Parameter         | Description                               |
|------------|-------------------------|-------------------------------------------|
|            | t <sub>pgen_retnh</sub> | RETN active to PGEN active, hold time     |
|            | t <sub>retnq</sub>      | RETN active to Output clamped to zeros    |
| Integrated | t <sub>retn_pgenh</sub> | PGEN inactive to RETN inactive, hold time |
| Power      | t <sub>cen_retnh</sub>  | RETN inactive to chip enabled, hold time  |
| Gating     | t <sub>cen_pgenh</sub>  | PGEN inactive to chip enabled, hold time  |
|            | t <sub>retn_cenh</sub>  | CEN disable to RETN active, hold time     |
|            | t <sub>pgen_cenh</sub>  | CEN disable to PGEN active, hold time     |



Figure 1: Integrated Power Gating Timing: SRAM-SP, SRAM-DP, RF-SP, RF-2P

### Regarding the waveform timing window legend in Figure 1:

- (1) tpgen\_retnh: This maintains the data in the core. You first switch on a weak supply to the core (RETN). This retains the data. Then, the PGEN is switched off.
- (2) tretnq: When RETN is active, output is clamped to zeros.
- (3) tretn\_pgenh: This ensures that the data is retained during this transition mode when PGEN goes low as RETN goes high. Memory enters an active cycle. Turn ON the PGEN first, then turn OFF the RETN.
- (4) tcen\_retnh: RETN to CEN hold time.
- (5) tcen\_pgenh: This is required to build a stable internal power before the memory actually switches to the standard mode.
- (6) tretn\_cenh: This ensures that memory is inactive before the clamping of internal signals.
- (7) tpgen cenh: This is the minimum time needed to start the power down.

Table 6: Data Retention Mode - External Power Gating: SRAM-SP, SRAM-DP, RF-SP, RF-2P

| Mode            | Delay Parameter        | Description                              |
|-----------------|------------------------|------------------------------------------|
| External        | t <sub>retnq</sub>     | RETN active to output clamped to zeros   |
| Power<br>Gating | t <sub>cen_retnh</sub> | RETN inactive to chip enabled, hold time |
| 3               | t <sub>retn_cenh</sub> | CEN disable to RETN active, hold time    |

Figure 2: External Power Gating Timing: SRAM-SP, SRAM-DP, RF-SP, RF-2P



The timing relationship between the PGEN and CEN pins in the ROM compiler is shown in Table 7 and Figure 3. Refer to the postscript datasheet or ASCII datatable for your compiler for instance-specific timing values.

ROM does not need the RETN pin. ROM requires only deep power down mode.

**Table 7: Power Down Mode: ROM** 

| Mode            | Delay Parameter        | Description                              |
|-----------------|------------------------|------------------------------------------|
| Power<br>Gating | t <sub>cen_pgenh</sub> | PGEN inactive to chip enabled, hold time |

Figure 3: PGEN - CEN Timing: ROM



= CEN and PGEN have S/H window with respect to CLK



This appendix describes the technical changes between released issues of this book.

Table A-1. Issue A

| Change                                        | Location    |
|-----------------------------------------------|-------------|
| Replaced Metro product name with High Density | Entire book |