# High Density Memory Compiler Power Gating Application Note

Confidential



May 2010
Copyright © 2010 ARM. All Rights Reserved.
ARM PAN 0038A

Copyright © 2010 ARM. All rights reserved.

Part Number: ARM PAN 0038A

#### **Proprietary Notice**

Words and logos marked with ® or TM are registered trademarks or trademarks of ARM Limited in the EU and other countries, except as otherwise stated below in this proprietary notice. Other brands and names mentioned herein may be the trademarks of their respective owners.

Neither the whole nor any part of the information contained in, or the product described in, this document may be adapted or reproduced in any material form except with the prior written permission of the copyright holder.

The product described in this document is subject to continuous developments and improvements. All particulars of the product and its use contained in this document are given by ARM in good faith. However, all warranties implied or expressed, including but not limited to implied warranties of merchantability, or fitness for purpose, are excluded.

This document is intended only to assist the reader in the use of the product. ARM Limited shall not be liable for any loss or damage arising from the use of any information in this document, or any error or omission in such information, or any incorrect use of the product.

Where the term ARM is used it means "ARM or any of its subsidiaries as appropriate".

#### **Confidentiality Status**

This document is Confidential. This document may only be used and distributed in accordance with the terms of the agreement entered into by ARM and the party that ARM delivered this document to.

## **Revision History**.

| Part Number   | Date       | Comments      |
|---------------|------------|---------------|
| ARM PAN 0038A | 6 May 2010 | First release |

# **Customer Support**

Customers with active Support contracts can obtain support for ARM Physical IP products by going to access.arm.com and clicking on the "Products & Services > New Technical Request." link on the left side of the webpage. ARM recommends using this method for customers with valid support contracts, in order to obtain prompt attention to issues and questions.

Information about available Support contract options can be seen at <a href="www.arm.com/products/">www.arm.com/products/</a> <a href="physicalip/support.html">physicalip/support.html</a>.

If you cannot reach us via the web support channel you can contact ARM Physical IP support via email at <a href="mailto:support-pipd@arm.com">support-pipd@arm.com</a> for technical issues.

### 1 Overview

This document provides details about the memory compiler power gating modes - standby, data retention, and power down. Various configurations provide different results to help you achieve extremely low power while still meeting your system performance requirements.

The following terms are used in this section:

- Power Gating a technique that uses HV<sub>T</sub> transistors to isolate local power from the global power supply.
- Power terminals
  - VDD is the common power supplied to the memory instance
  - VSS is the common ground supplied to the memory instance
  - VDDC/VDDCE are the VDD supplied to the core array
  - VDDP/VDDPE are the VDD supplied to the peripheral circuitry
- PGEN Power mode enable, active low
- RETN Retention mode enable, active low
- Output pin clamping when in retention mode, the output pins are clamped to ground

## 1.1 General Configuration

Power gating can be external to the memory or integrated into the memory instance. For integrated power gating, the power gating is part of the memory instance as opposed to outside of the memory instance (as in external power gating).

Integrated power gating is accomplished by selecting the GUI Power Gating option to "on" as part of the overall GUI setup. See Figure 1 for the relative position of the Power Gating option on the GUI.



Figure 1. Sample Compiler GUI

The power gating feature is only supported with the power ring structure.

For 65nm SRAM and Register file compilerss, VDDCE is the VDD supplied to the core array and VDDPE is the VDD supplied to the peripheral circuitry.

## 2 Rings Based Power Gating

Figure 2 shows the basic arrangement for standard option ring power routing. A standard option is considered to have no features (BIST mux, pipeline, redundancy, etc.) selected.

Figure 2. Ring Based Power Routing; power\_gate = off



Figure 3 shows the basic arrangement for power gating option ring power routing.

Figure 3. Ring Based Power Routing; power\_gate = on



# **3 Power Configuration**

**Table 1: Power Configurations and Operational Modes 65nm** 

| Compilers | GUI                | Standby<br>Mode | Data<br>Retention<br>Mode | Power Down<br>Mode | Power Supply       | Configuration           |
|-----------|--------------------|-----------------|---------------------------|--------------------|--------------------|-------------------------|
| SRAM-SP   | Power-gating = off | Х               | Х                         |                    | VDDCE, VDDPE, VSSE | External Power Gating   |
|           | Power-gating = on  | х               | Х                         | х                  | VDDCE, VDDPE, VSSE | Integrated Power Gating |
| SRAM-DP   | Power-gating = off | х               | Х                         |                    | VDDCE, VDDPE, VSSE | External Power Gating   |
| •         | Power-gating = on  | х               | Х                         | х                  | VDDCE, VDDPE, VSSE | Integrated Power Gating |
| RF-SP     | Power-gating = off | х               | Х                         |                    | VDDCE, VDDPE, VSSE | External Power Gating   |
| •         | Power-gating = on  | х               | Х                         | х                  | VDDCE, VDDPE, VSSE | Integrated Power Gating |
| RF-2P     | Power-gating = off | х               | Х                         |                    | VDDCE, VDDPE, VSSE | External Power Gating   |
|           | Power-gating = on  | х               | Х                         | х                  | VDDCE, VDDPE, VSSE | Integrated Power Gating |
| ROM       | Power-gating = off | Х               |                           |                    | VDD, VSS           | Standard                |
| ·         | Power-gating = on  | х               |                           | х                  | VDD, VSS           | Integrated Power Gating |

In the External Power Gating configuration, the core and peripheral power terminals are split but power gating switches are external to the memory. The PGEN and RETN signals enable the different modes in this configuration.

**Table 2: Power Configurations and Operational Modes 90nm** 

| Compilers | GUI                                    | Standby<br>Mode | Data<br>Retention<br>Mode | Power Down<br>Mode | Power Supply  | Configuration           |
|-----------|----------------------------------------|-----------------|---------------------------|--------------------|---------------|-------------------------|
| SRAM-SP   | Power-gating = off;<br>retention = off | х               |                           |                    | VDD,VSS       | Standard                |
|           | Power-gating = off;<br>retention = on  | х               | х                         |                    | VDDC,VDDP,VSS | External Power Gating   |
|           | Power-gating = on;<br>retention = on   | х               | х                         | х                  | VDD,VSS       | Integrated Power Gating |
| SRAM-DP   | Power-gating = off;<br>retention = off | х               |                           |                    | VDD, VSS      | Standard                |
|           | Power-gating = off;<br>retention = on  | х               | х                         |                    | VDDC,VDDP,VSS | External Power Gating   |
|           | Power-gating = on;<br>retention = on   | х               | х                         | х                  | VDD,VSS       | Integrated Power Gating |
| RF-SP     | Power-gating = off;<br>retention = off | х               |                           |                    | VDD, VSS      | Standard                |
|           | Power-gating = off;<br>retention = on  | х               | х                         |                    | VDDC,VDDP,VSS | External Power Gating   |
|           | Power-gating = on;<br>retention = on   | х               | х                         | х                  | VDD,VSS       | Integrated Power Gating |
| RF-2P     | Power-gating = off;<br>retention = off | х               |                           |                    | VDD, VSS      | Standard                |
|           | Power-gating = off;<br>retention = on  | х               | х                         |                    | VDDC,VDDP,VSS | External Power Gating   |
|           | Power-gating = on;<br>retention = on   | х               | х                         | х                  | VDD,VSS       | Integrated Power Gating |
| ROM       | Power-gating = off                     | х               |                           |                    | VDD,VSS       | Standard                |
|           | Power-gating = on                      | х               |                           | х                  | VDD, VSS      | Integrated Power Gating |

The memory is in the Standard configuration when the core and power terminals are not split. In the External Power Gating configuration, the core and peripheral power terminals are split but power gating switches are external to the memory. The Integrated Power Gating configuration internally splits the core and peripheral power terminals but the external interface shows only one common VDD and VSS. The PGEN and RETN signals enable the different modes in this configuration.

## **4 Pin Description**

Table 3 shows how to reach the different power management modes for SRAM-SP, SRAM-DP, RF-SP, and RF-2P when power gating is "on." The memory instance has to go into Power Down Transition mode prior to going into the Data Retention mode.

Table 3: Power Management Mode Access - Power Gating = ON

| Power Management Mode | CEN | PGEN | RETN | Power to Core | Power to Periphery |
|-----------------------|-----|------|------|---------------|--------------------|
| Standby               | Н   | L    | Н    | Yes           | Yes                |
| Power Down Transition | Н   | L    | L    | Yes           | Yes                |
| Data Retention        | Н   | Н    | L    | Yes           | No                 |
| Power Down            | Н   | Н    | Н    | No            | No                 |
| Normal Operation      | L   | L    | Н    | Yes           | Yes                |
|                       | L   | Н    | L    | Illegal       | Illegal            |

Table 4 shows how to reach the different power management modes for SRAM-SP, SRAM-DP, RF-SP, and RF-2P when power gating is "off." Please note that in this configuration there is no PGEN pin available.

Table 4: Power Management Mode Access - Power Gating = OFF

| Power Management Mode | CEN | RETN | Power to Core       | Power to Periphery |
|-----------------------|-----|------|---------------------|--------------------|
| Standby               | Η   | Η    | Y (EXT)             | Y (EXT)            |
| Data Retention        | Н   | L    | Output = 0; Y (EXT) | N (EXT)            |
| Power Down            | I   | Н    | N (EXT)             | N (EXT)            |
| Normal Operation      | L   | Н    | Y                   | Υ                  |
|                       | L   | L    | Illegal             | Illegal            |

There are no Data Retention or Transition modes for the ROM. See page 12.

**Table 5: ROM Power Management Mode Access** 

| Power Management Mode | CEN | PGEN | Power to Periphery |
|-----------------------|-----|------|--------------------|
| Standby               | Н   | L    | Υ                  |
| Power Down            | Н   | Н    | N                  |
| Normal                | L   | L    | Υ                  |

**Table 6: Power Gating Support Pins** 

| Name | Туре  | Description                                          | Note |
|------|-------|------------------------------------------------------|------|
| RETN | Input | Retention mode enable (Active low)                   | 1    |
| PGEN | Input | Power down mode enable<br>1 = power down, 0 = normal |      |

When PGEN = 0, RETN active starts clamping the output to ground. RETN active with PGEN = 1; memory is in retention mode

## **5 Timing**

The timing relationship between the PGEN and RETN pins in the SRAM and Register File compilers is shown in Tables 7 and 8 as well as Figures 4 and 5. Refer to the postscript datasheet or ASCII datatable for your compiler for instance-specific timing values. The chip enable CEN must be set to "high" (inactive) before going into retention mode or power down mode. The CEN must remain in "high" during retention and power down.

There is a power sequence when the memory is put from active to retention and back to active. Before going into retention, the memory needs to be in standby mode by setting CEN = 1 (PGEN = 0, RETN = 1). Once this is accomplished, set the RETN = 0 (CEN = 1, PGEN = 0). The power still supplied to memory core and periphery. At this moment, the memory is in transition mode.

When PGEN = 1 (CEN = 1, RETN = 0), the power to the periphery is cut off but there is power to the core. This puts the memory in retention mode. Before going into active mode, the memory needs to be in transition mode and then standby mode.

Table 7: Data Retention Mode - Integrated Power Gating: SRAM-SP, SRAM-DP, RF-SP, RF-2P

| Mode                | Delay Parameter           | Description                             |
|---------------------|---------------------------|-----------------------------------------|
| Integrated<br>Power | t <sub>pgen_retnh</sub>   | RETN falling to PGEN rising, hold time  |
| Gating              | t <sub>retn_pgenh</sub>   | PGEN falling to RETN rising, hold time  |
|                     | t <sub>retnq</sub>        | RETN falling to Output clamped to zeros |
|                     | t <sub>cen_retnh</sub>    | RETN falling to chip enabled, hold time |
|                     | t <sub>cen_pgenh</sub>    | PGEN falling to chip enabled, hold time |
|                     | t <sub>cen_retsetup</sub> | CEN rising to RETN falling              |



Figure 4. Integrated Power Gating Timing: SRAM-SP, SRAM-DP, RF-SP, RF-2P

= CEN, PGEN, and RETN have setup and hold (S/H) window with respect to CLK

- 1: t<sub>pgen\_retnh</sub>
- 2: t<sub>retnq</sub>
- 3: t<sub>retn pgenh</sub>
- 4: t<sub>cen\_retnh</sub>
- 5: t<sub>cen\_pgenh</sub>

Table 8: Data Retention Mode - External Power Gating: SRAM-SP, SRAM-DP, RF-SP, RF-2P

| Mode            | Delay Parameter        | Description                             |
|-----------------|------------------------|-----------------------------------------|
| External        | t <sub>retnq</sub>     | RETN falling to output clamped to zeros |
| Power<br>Gating | t <sub>cen_retnh</sub> | RETN rising to chip enabled, hold time  |

Figure 5. External Power Gating Timing: SRAM-SP, SRAM-DP, RF-SP, RF-2P



= CEN and RETN have setup and hold (S/H) window with respect to CLK

1: t<sub>retnq</sub>

2: t<sub>cen\_retnh</sub>

The timing relationship between the PGEN and CEN pins in the ROM compiler is shown in Table 9 and Figure 6. Refer to the postscript datasheet or ASCII datatable for your compiler for instance-specific timing values.

Table 9: Power Down Mode: ROM - Power Gating = ON

| Mode         | Delay Parameter        | Description                              |
|--------------|------------------------|------------------------------------------|
| Power Gating | t <sub>cen_pgenh</sub> | PGEN inactive to chip enabled, hold time |

Figure 6. PGEN - CEN Timing: ROM



= CEN and PGEN have setup and hold (S/H) window with respect to CLK  $t_{cen\_pgenh}$ 



This appendix describes the technical changes between released issues of this bookIssue A

Table A-1. Issue A

| Change                   | Location | Affects |
|--------------------------|----------|---------|
| No change, first release | -        | -       |