# **Processor Lab**

#### Overview of this lab

In this lab, you are going to build your own RISC-V processor and simulate programs. We are going to dive into the implementation of Ripes and implement our own processor model.

Before starting this lab, you are supposed to be equipped with the following:

- The same environment as Lab 1 (the assembly lab)
- Basic C++ programming language
- Basic RISC-V assembly

After this lab, you will learn the following:

- Understanding the 5-stage pipelined processor model
- Understanding the implementations of pipeline hazards and branch prediction
- Better understanding about simulating, especially Ripes, a RISC-V simulator

During this lab, you are suggested to refer to the following materials:

RISC-V ISA

Quick reference card

Specification, Volume 1

Linux cheat sheet

https://www.linuxtrainingacademy.com/linux-commands-cheat-sheet/

### **Provided Infrastructure**

Inside this repository, we provide the following files in the tree:

# **Tutorial of Designing Processors in Ripes**

This is a basic tutorial of how processors are implemented in Ripes. In addition to this article, **reading the code directly** is always a great way to learn exactly what happens. We highly recommend you to read the code in ~/yao-archlab-s22/Ripes/src/processors/RISC-V/rv5s\_hz, especially rv5s\_hz.h. There are other processor models in ~/yao-archlab-s21/Ripes/src/processors/RISC-V/. Reading the code of those models may also help you finish the lab.

The following content can also be found in the comments in the code, especially rv5s hz.h.

# **Ports in Ripes**

Just like the real hardware, processors in Ripes are composed of many components. Components communicate with each other through ports and the links that connect the ports. For a component, data and controls flow into its input ports and the results flow out through the output ports.

#### **Input Ports**

Input ports are the ports that data flow into a component. For example, in the hazard unit, we need the index of the register as input. Then we can define an input port in the following way: (as in ~/yao-archlab-s22/Ripes/src/processors/RISC-V/rv5s\_hz/rv\_hz\_hzunit.h)

```
INPUTPORT(id_reg1_idx, RV_REGS_BITS);
```

id\_reg1\_idx is the name of the port. To get the value of it, use id\_reg1\_idx.uValue(). RV\_REGS\_BITS is the width of the port.

#### **Output Ports**

Output ports are the ports that data flow out of a component. In the branch unit, for example, we need to output the result of the branch. Then we can define an output port in the following way: (as in ~/yao-archlab-s22/Ripes/src/processors/RISC-V/rv5s\_hz/rv\_branch\_id.h)

```
OUTPUTPORT(taken, 1);
```

taken is the name of the port. To output the value to the port, add the following code to the constructor of the component:

```
taken << [=] {
   return branchTaken();
};</pre>
```

The expression after taken is a lambda expression in C++ 11. You do not need to know more about lambda expression. Just return the value that you want to output to the port. All the member variables and functions can be used inside the lambda expression.

#### **Connect Between Ports**

A pair of connected ports means data are transferred from the first port (e.g., an output port of a component) to the second (e.g., an input port of another component). Ripes overloads the >> operator to represent there is a link between the two ports linked by >>.

You do not need to know what is operation overloading in C++. You only need to know how to use >>.

For example Component1->PortA >> Component2->PortB means there is a link from A to B, and data can be transferred from A to B through this link. The port on the left of >> must be an output port, and the port on the right must be an input port. Notice that there should be one and only one link for each input port, while an output port can link to many links. For example:

```
Correct: PortA >> PortB; PortA >> PortC;
Errorl: PortX >> PortZ; PortY >> PortZ;
```

### **Useful Components in Ripes**

#### Multiplexer

A multiplexer (or MUX; sometimes spelled as multiplexer), also known as a data selector, is a device that selects between several input signals and forwards the selected input to a single output. The multiplexer you will use in Ripes is <code>EnumMultiplexer</code>.

An EnumMultiplexer is a multiplexer that chooses from two values of two ports using the specified Enum type to select the port. For example,

```
(1) Enum(ValueSrc, Src0, Src1);
(2) SUBCOMPONENT(mp, TYPE(EnumMultiplexer<Value, ValueWidth>));
(3) src0->out >> mp->get(ValueSrc::Src0);
(4) src1->out >> mp->get(ValueSrc::Src1);
(5) ValueSrc srcSelect() { return ValueSrc::Src0; }
(6) srcSelect() >> mp->select;
```

As we can see in the example, line 1 defines an Enum type. Line 2 declare an EnumMultiplexer. Line 3 and line 4 inputs the values that the multiplexer chosen from. Line 6 inputs the choosing standard to the multiplexer. In this code snippet, mp will always choose the src0 as defined in line 5.

Then the value of mp->out will be src0->out.

#### **Gates**

A logic gate is an idealized model of computation or physical electronic device implementing a Boolean function, a logical operation performed on one or more binary inputs that produces a single binary output.

In Ripes, there are four kinds of gates that can be used (or, xor, And, Not). They implement the corresponding functions just as their names suggest.

```
SUBCOMPONENT(x_y_or, TYPE(Or<1, 2>))

x >> *x_y_or->in[0]

y >> *x_y_or->in[1]
```

Then  $x_y_{or->out}$  should be the value of  $x_y_v$ . Note that  $x_y_{or->in[0]}$  and  $x_y_{or->in[1]}$  need to be dereferenced here because they are C++ pointers to ports.

#### **Registers**

For a pipelined processor model, we need registerd storage between two stages. For example, in ~/yao-archlab-s22/Ripes/src/processors/RISC-V/rv5s\_hz/rv5s\_hz\_ifid.h, we use the macro

REGISTERED\_CLEN\_INPUT(NAME, WIDTH) to define registers, then we use two ports called NAME\_in and

NAME\_out which are to set the register and to get the value from the register. For connecting them, we use

CONNECT REGISTERED CLEN INPUT(NAME, CLEAR PORT, ENABLE PORT) as the file shows.

Also you can directly define registers as sub-componenets, use SUBCOMPONENT(NAME, Register<WIDTH>); or SUBCOMPONENT(NAME, RegisterClen<WIDTH>) to define registers, and use NAME->in/out to connect.

#### More

If you want to learn more about the hardware components used in Ripes, you may refer to the document and code of VSRTL (~/yao-archlab-s22/Ripes/external/VSRTL), which is the core dependency of Ripes.

# Basic Architecture of the Processor in rv5s\_hz.h

We are going to implement a processor with hazard detection and branch prediction in rv5s\_hz.h. The components in each stage are as follows:

| IF                                                                                       | ID                                                                                                                   | EX  | MEM            | WB |
|------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------|-----|----------------|----|
| PC, Instruction Memory, Branch Predictor (Prediction), Branch Target Buffer (Prediction) | Branch, Control, Decode, Register File,<br>Immediate, Branch Predictor<br>(Update), Branch Target Buffer<br>(Update) | ALU | Data<br>Memory |    |

And there are one set of pipeline registers between every two adjacent stages, just as the processor model in the lecture. They are ifid\_reg, idex\_reg, exmem\_reg, and memwb\_reg. There is also a Hazard Unit across stages that handle hazard.

### **Tasks**

In Lab 2, you are asked to implement a 5-stage pipelined RISC-V processor architecture with hazard handling and branch prediction.

- Implement data hazard detection.
- Run experiments to see how much programs can benefit from forwarding.
- Implement branch prediction.
- Write a design document.

You are supposed to implement your own processor in ~/yao-archlab-s22/Ripes/src/processors/RISC-V/rv5s\_hz. You can modify any file in this folder. The files out of this folder should remain unchanged.

There are other models in Ripes that are different from the processor you are going to implement. Feel free to borrow code from those processors. But you need to make sure you know what you are doing and implement your processor correctly. Copying the code of other processors directly may cause errors that are hard to debug. Notice that there is no forwarding mechanism in Lab 2. This is different from the processor you used to simulate your Gaussian filter implementation in Lab 1.

Don't be scared by so many files. Modular design is always a good habit for understandability. You will find that most of the files are short and simple after you finish the lab.

# 1. Setup Environment

First make sure you have the identical directory structure as in the section **Provided Infrastructure**.

```
$ cd ~/yao-archlab-s22/Ripes/
$ git pull
$ git checkout lab2-v1.1
$ mkdir -p build && cd build
$ cmake ../
$ make -j4
```

Username: yao-archlab-s22

Password: 6SpnNbsy\_ueYzsDqkPcc

Note: You must checkout the lab2-v1.1 branch and finish your lab on it; If you have some changes to Ripes in lab-1 stage, stash/commit/reset before git pull.

When running with the processor you implement, **select the processor named "5-stage RISC-V processor with hazard detection"**. (The link seems chaotic but this is fine.)

#### 2. Implement Data Hazard Detection

In this 5-stage pipelined processor, register operands are read at the ID stage but are written at the WB stage. This raises an issue when two nearby instructions access the same register with a read-after-write (RAW) dependency. In Lab 2 we use pipeline stalls to deal with such read-after-write hazards. That means, the latter instruction is not allowed to read the register until the first instruction gets commit (the result gets written back to the register).

In this part, you are required to implement **data hazard detection**. Because our processor is in-order, the only data hazard that you need to consider is the RAW hazard. Review the lecture notes if you forget anything about data hazards.

You will need to finish the following **TODOs**:

#### rv5s hz/rv5s hz hazardunit.h

- Implement the hasDataHazard() function. It should return 1 if a RAW hazard is detected and 0 otherwise. Feel free to modify other files in rv5s hz if needed.
  - Hint: you may need to add more input ports to the hazard unit. The current ports is not enough for detecting all hazards. Remember to connect the added inupt ports to their corresponding output ports in rv5s\_hz.h to get valid values.
  - The simplest implementation is to stall the pipeline no matter if there is a RAW hazard or not. This design will get the correct result of the input program. But it hurts the performance a lot. And this is not considered as a correct data hazard detection implementation. We gave a cycle count to every testcase in <a href="hazard\_testcases">hazard\_testcases</a>. If your implementation fails to reach the expected cycle counts, 50% of points of Part 2 will be deducted.

**Checkpoint 1**: After you finish this part, you will be able to pass all the testcases in hazard\_testcases. And other testcases can also run without errors, because branch prediction does not affect the correctness of the processor.

# 3. Profile Benefits of Data Forwarding

**Forwarding**, also called bypassing or short-circuiting, is an optimization in pipelined processors to alleviate performance loss due to pipeline stalls. See the lecture notes for more information about forwarding.

In this part, you do not need to write any code. You will need to run some testcases to learn the benefits of forwarding mechanism in processors. You need to compare the performance of the processor model you just implemented, i.e., the 5-stage pipelined processor with hazard detection but without forwarding (labeled as **5-Stage Processor with hazard detection**), and the processor you used in Lab 1, i.e., the 5-stage pipelined processor with hazard detection and forwarding (labeled as **5-Stage Processor**).

Run all the testcases in performance\_testcases to compare the results. We change the stall cycle number of memory access from 150 cycles to 2 cycles. And change the stall cycle number of MUL from 19 cycles to 2 cycles, DIV from 36 cycles to 2 cycles.

When you run the C codes in performance\_testcases, you need to delete all the compiler arguments and linker arguments (by default, no optimization is involved). **This is different from what we did in Lab 1.** The setting window should look like this:



### 4. Implement Branch Prediction

**Branch prediction** is a technique used in processor design that attempts to guess which way a branch will go before this is known definitively. See the lecture notes for more information about branch prediction.

In this part, you are required to implement branch prediction policy and control the branch prediction module.

To simplify the implementation, we do NOT separately handle jump (JAL, JALR) and branch instructions (BEQ, BNE, BGE, BLT, BGEU, BLTU). They are all uniformly handled by branch, branch\_predictor and branch\_target\_buffer in rv5s\_hz.h. And we do not have return address stack (RAS) design. The function return are handled just as normal jumps.

We have provided you a basic implementation framework to implement branch prediction. The branch prediction modules (branch\_predictor and branch\_target\_buffer, at the IF stage) and the branch module (branch, at the ID stage) can both modify the PC value. There is a multiplexer named pc\_src to select the final PC value from them. Obviously, the branch module outputs the actual accurate branch result and the branch prediction modules output the predicted result. You need to implement the selection of pc\_src, to ensure that the branch prediction can benefit the execution when the prediction is right, and the correct PC can be recovered when the prediction is wrong.

You can also have other designs to implement branch prediction. This is totally OK. But it may take your more time. If you use the given implementation framework, You will need to finish the following **TODOs**:

#### rv5s hz/rv branch id.h:

- Implement the wrongPredictPc() function. This function returns 1 if the predicted result of this instruction is wrong (later connected to ifid\_reg->clear to undo an instruction) and returns 0 if the prediction is right.
  - Hint: you may need to add some input ports to decide whether the prediction is wrong. For example, at least you need the result of prediction. Still, you need to connect the ports you added in rv5s\_hz.h to

- make them valid.
- We name the branch module as rv\_branch\_id because it is in the ID stage, which is different from other processor models in Ripes.
- Implement the value generation for the output port <code>branch\_final\_select</code>. It outputs <code>PcSrcFinal::ACTUAL</code> when the PC should take the value from the branch module and outputs <code>PcSrcFinal::PREDICT</code> if takes the value from the prediction modules.

It is worth noting that, although the branch predictor and the branch target buffer can only affect the performance, the processor will not work correctly unless the branch module is implemented correctly.

#### rv5s\_hz/rv\_branch\_predictor.h:

- Implement the branchPredict() function. This function returns 1 if the branch is predicted taken and returns 0 if predicted not taken.
- Design a branch history table (BHT) to maintain the branch history information, with initialization if neccessary. The BHT should be updated in the lambda expression connected to update\_wire->out. You can initialize the BHT in the constructor of BranchPredictor. You can use the design in the lecture, which maintains a saturate counter for each branch instruction.
  - The output value of update\_wire->out and the endpoint component is dummy. They are just for updating the predictor. Just implement the actual update in the lambda expression after update wire->out.
  - The size of branch history table here is not constrained, which is not true for the real-world processors. In Lab 2, you can use any data structures you like. But keep in mind that hardware resources are limited in real-world processors.
  - You are **not allowed** to only implement a branch prediction scheme which is too simple (any scheme without using branch history information, such as always-predict-taken or always-predictnot-taken). There are performance bars for the performance testcases. **You can get the performance score only if you exceed the bars.**
    - performance\_1\_matrix.c: 642333 cycles
    - performance\_2\_ranpi.c: 667945 cycles
- Implement the reset function (If you need to).
  - This function is called every time you clicked the 'Reset' button in Ripes. This function is for reset the branch history table to its initial blank status. You may want to do things such as clearing a map M using M.clear().
  - If you do not need to clear anything, you can leave the function empty.
- (**Bonus**) Use a **global** branch history to not only maintain history for a single instruction, but also for a global pattern for more accuracy prediction. For an example which could benifit from this, you can refer to the matrix performance test: only one of the two if s in the nested loops could be executed, so that global pattern will help to predict.
  - Hint: you can refer to the <u>provided material</u> on branch prediction and <u>WikiPedia</u>.

#### rv5s hz/rv branch target buffer.h:

- Implement the value generation of the output port <code>target\_address</code>. This port outputs the predicted target address of the branch instruction.
- Design a branch target buffer (BTB) to maintain the historical target address information. It is a table to use the address of the branch instruction as the index and to get the predicted address as the content data. The BTB should be updated in the lambda expression connected to update\_wire->out. You can initialize the BTB in the constructor of BranchTargetBuffer.
  - o The output value of update\_wire->out and the endpoint component is dummy. They are just for updating the target buffer. Just implement the actual update in the lambda expression after update wire->out.
  - Same as the branch history table in the branch predictor, the size of branch target buffer here is not constrained.
- Implement the reset function. (If you need to)
  - Same as the reset function in branch predictor. If you do not need to clear anything, you can leave the function empty.

#### rv5s\_hz/rv5s\_hz.h

- We also mark a **Part 4 TODO** in rv5s\_hz.h. It is to modify the PC4 source of the branch address generation at the branch module when using branch prediction. Think about why and how to change the source of PC4 here.
  - Hint: If a non-taken branch was incorrectly predicted as taken, and the branch module now need to correct it to the next instruction of the branch instruction, what will happen?

**Checkpoint 2**: After you finish this part, you will be able to pass all the testcases in branch\_testcases and your processor should run the programs in performance\_testcases correctly.

After you finish all the parts above, run the testcases in performance\_testcases and see how good you can do.

### Write-up

You should write a design document for Lab 2. There is no specific format required, but you should demonstrate how your processor works, in a clear way. You should at least include the following parts:

### Methodology

List the ports you added to implement the hazard unit, the branch module, the branch predictor and the branch target buffer. Explain the functionality of each port.

Describe the solution of detecting RAW hazards. Does your implementation achieve the given cycle counts and work correctly? If not, do you have any reasons or observations?

Describe the policies of branch prediction you used. Describe the data structure you used to keep the branch history and branch target history.

How did you finish the lab? Show your debugging process if there is anything interesting.

#### **Results**

**Part 2:** Show the total cycle counts and the average CPI of your implementation with only the hazard unit. Explain your results.

**Part 3:** As required in Part 3, show your results and explain the data.

**Part 4:** Show the total cycle counts and the average CPI with both the hazard unit and the branch prediction. Also show the accuracy of your branch predictor and If you have designed several branch predictions (not required), you can show the results separately. Explain your results. How much can programs benefit from your policies? If you implement a global-based prediction, also explain and show your results.

**Note:** In order to better highlight the benefits of pipeline forwarding and branch prediction, we have changed the stall cycle numbers of memory access from 150 to 2, MUL from 19 to 2, and DIV from 36 to 2.

### **Question Answering**

- How are stalls implemented in Ripes? Find out the mechanism and explain how it works.
- How should we choose the sources of PC? When can the value from the prediction modules be used, and when should the PC be recovered by the branch module? You can draw a diagram or table to show the different conditions.
- How are mispredicted branches handled? Find out the mechanism and explain how it works.
- In our processor model, the branch module is at the ID stage, which is the same as the architecture in our lecture. But in rv5s.h of Ripes, the Branch module is at the EX stage. What are the pros and cons of putting the branch module at the ID stage? You can consider stalls, hardware cost, branch prediction, etc..
- ALU is just some combinational logic. Why does it need one cycle?
- Can we implement an out-of-order processor using this design? If we can, how should the lab framework be modified? If not, please briefly write down the major reasons.
- (**Bonus**) The prediction is in the IF stage while updating is in the ID stage, think about two continuous branch instructions: the first one is in the ID stage, and the second is in the IF stage, what is the order of updating the first result and querying the second prediction? How to control the order? How do local-based and global-based prediction algorithms be affected by the order?

# **Submission**

Create a folder with the name of lab2-<student ID>-<first name>-<last name>, e.g., lab2-2020123456-xiaoming-wang. Put the following files in it. Compress the folder as a zip package and upload it to learn.tsinghua.edu.cn (网络学堂) by **May 06 (Friday)**. You may submit for multiple times, and we will grade based on the latest submission.

```
+-- lab2-design-document.pdf --- Your Lab 2 design document.
+-- rv5s_hz/ --- Your implementation.
```

# **Grading policy**

Plagiarism is **strictly** forbidden. Contact the TAs if you are in trouble.

- 20% Functionality of Hazard Detection: correct implementation of hazard unit.
  - This part is composed of 4 testcases. And every testcase account for 5% points.
  - The detailed grading policy for each testcase is given in <u>Task Part 2</u>.
- 20% Functionality of Branch Prediction: correct implementation of branch prediction.
  - When prediction is wrong, the processor should be able to recover to the correct PC.
  - The branch prediction policy should not be a naive one such as always taken or always not-taken.
- 15% Design document: result analysis of data forwarding analysis.
- 15% Design document: the branch prediction policy you used and how you update the predictor. Analyze the performance of your predictor.
- 20% Design document: question answering.
- 5% Design document: others.
- 5% Performance: the performance of the overall implementation.
  - If you implement the hazard unit correctly, the overall performance reflects the accuracy of your branch prediction.
  - Compare the results with or without branch prediction, you could get all 5 points if you can beat the performance bars (the minimum cycles of always predicting taken/not taken) of the performance testcases (matrix and ranpi).
    - performance\_1\_matrix.c: 642333 cycles
    - performance\_2\_ranpi.c: 667945 cycles
- 5% (bonus) Global-history-based prediction is **correctly** implemented, and the corresponding question (the last) is answered.