

# **EE-309 Project Report**

# IIT-BOMBAY-RISC-SUPERSCALER-23

PIPELINED IMPLEMENTATION
DESIGN-REPORT

EE309 | 04/12/2023

 Samar Agarwal
 21d070059

 Aaryan Sharma
 21010003

 Mayank Gupta
 210101002

 Devesh Soni
 21d070025

# Data Path Stages

#### **Instruction Fetch**



- Program Counter: Pointing to the instruction in the instruction memory to fetch it stored in Ro of the register file
- PS: orange lines indicate to and fro from pc.
- Instruction Memory: Storing all the two-byte instructions written by the programmer. Byte addressable, total size =  $2^{16} \times 2^3 = 64MB$
- PC src\_MUX(2x1): Deciding whether to fetch the next instruction according to pc or jump to another instruction based on the control signal(Pc\_src) coming from the branch Identifier.
- PC\_add: It increments the PC value by 4(2-way fetch each instruction is 16-bit) for the next instruction.
- It stores bits for PC, and two fetched instructions. Thus, it stores total 48 bits.

## Instruction Decode

- <u>Instruction Decoder (sign-extender used inside it):</u> Decodes the instruction into control bits for all the stages for that particular instruction. We have used 2 instruction decoders (one for each instruction).
- <u>Sign Extender</u>: It extends the 6-bit or 9-bit immediate data to 16-bit.
- <u>Control\_Bits</u>: Instruction decoders pass control bits (42) for each instruction to the reservation station.



## Register Read



Register Alias Table (RAT): stores header for each ARF register and updates header at time of dispatch

or most updated value

as per dispatch

three quantities:

8 ARF registers.

oury valid(1)

Free Tags: Priority encoder returns 2 indices for 2 empty entries of PRF.

<u>Physical Register File</u>: Stores registers for ARF and RRF (size = 64). Each register is represented by

Busy bit - Register is filled or empty

Pointer - points to most updated value

Valid - register contains garbage value

(size = 64). The initial 8 entries store header bits for

 <u>Physical Carry File (PCF):</u> resolves carry dependencies for instructions which modify or use carry by maintaining a pointer, similar to Rename Registers. Carry generated is stored in the carry registers with the same tags as that of destination tags of instructions

- Color Coding:
  - o Dark Green: execution
  - Black/Orange/Light Green: Dispatch
  - Blue: Data reading for scheduled instructions
  - o Brown: Completion / Retiring
- www.tags of instructions

  www.tags(12) www.cys
  ww.en(2)
  w

64 entries

CLOCK RESET

CY\_out2

## **Execution Stage**

- ALU: Perform ADD, NAND, ADD\_CARRY, NAND\_CARRY, ADD\_COMP, ADD\_CarryComplement and SUB operations.
- Left\_Shifter: Left shifts the sign-extended immediate value by two, giving us Imm\*2.
- Adders: Used to calculate the Jump Address.
- ALU\_src\_b\_MUX(2x1): to select the input b of ALU between Register B, its complement, and extended immediate Value.
- PC\_RA\_MUX(2x1): to select the input between regA and PC for the input of PC\_RB\_MUX (Jump Address)
- PC\_RB\_MUX(2x1): to select the input between PC\_RA\_Mux output and RegB for Adder1 input A.
- RB self0

  RA self1

  PC RA out

  RegA

  PC RA out

  RegB

  RegB
- Imm o MUX(2x1): to select between Imm x2 and o for Adder1 input B.
- Brancher: Deals with the instructions with conditional or unconditional branches and is governed by Cflag, Zflag,br\_type, and pc\_en controls. Br\_type tells the type of branch instruction and pc\_en is zero if the instruction is not jump type. It detects the branch hazards, introduces bubbles and updates the pc to pc\_jmp
- Z\_flag: Flip flop used to store the z flag. | C\_flag: Flip flop used to store C flag.
- alu\_out\_sel\_MUX(2x1): Selects either we want ALU\_output or PC+2



- For superscalar, we have three execution pipelines:
  - <u>Load Store pipeline</u>:
    - Issue\_Buffer\_LS: for storing issued load-store instructions and their PC values.
    - Adder1: Simply adds RegB values with sign extended Immediate bits
    - Data Memory: Stores data value for each instruction
    - 16 input NOR Gate: Kind of Zero flag, returns 1 if all bits are zero



#### o <u>Integer pipeline</u>:

- Issue\_Buffer\_Integer: Stores control bits, integer instructions, and their PC values
- There are two such pipelines and it gives various parts of control bits as output

# Branch Target Buffer (BTB)

- 16 entry buffer, which stores branches with their target addresses.
- It is updated on execution and used by ROB when misspeculation is predicted .
- Uses 16 bit comparator to compare PC values.

# wr\_en1 TA\_in1(16) PC\_in1(16) btb\_out(16) Branch Target btb\_in(16) PC\_in2(16) TA\_in2(16) wr\_en2

### **Reservation Station**



- Reservation Station with 64 entries
- Total Load Store Order Buffer inside Reservation Station with 16 entries
- Dispatch- Adding two entries from ID stage to the Reservation Buffer
- Scheduling- Scheduling Instructions to the 3 pipelines based on their ready bits
- Execution and Completion Waking Up (Valid=1)
- Without Data Capture
- Has Busy, PC, Opr1, Opr2, V1, V2, Vc, Control\_Bits

## Reorder Buffer (ROB)

- The reorder buffer primarily takes care of 3 sub-processes:
  - Dispatch
  - Execute
  - Completion (Retire)
- In dispatch, an instruction is entered into the ROB. The register to which the data is supposed to be stored is entered in the ROB along with its PC and tags. A few control bits are also stored for the branch and if carry set instructions.
- The ROB here does the work of the bookkeeper.
- After execution, the data is stored in the tag stored in the ROB in the PRF. The valid bit is made 1 after storing the data for instructions that don't have the if carry condition. For the if carry cases, the valid bit is made 1 if carry is 1 during retirement.
- In retirement, the instructions are retired in order, 2 at a time. The head keeps track of the executed instructions while the tail keeps track of the instructions to be added.
- Also, the busy bit is made o in the PRF, and the head is changed in RAT.
- Waking up is done at execution for non-if-carry set instructions, while for if-carry set instructions waking up is done at completion.



# **DATAPATH**

