## Four Bit Adder Report

### Mayur Ware, 19D070070

EE-214, WEL, IIT Bombay

January 28, 2021

## Overview of the experiment

- The purpose of the experiment is to make a digital device which can add two 4 bit numbers and will return the 4 bit sum along with carry-out.
- I used Full\_Adder and Half\_Adder as components in a sequence to perform this experiment.
- The report contains a handmade diagram which describes my approach, some important extracts of VHDL code and the output waveforms.

## Approach to the experiment

I used 3 Full Adders and 1 Half Adder in the design which give the sum and send carry-out to the immediate next Adder. The sum bits will be the sum of the two numbers and the carry-out of the last Full Adder will be it's carry-out.



## Design document and VHDL code if relevant

#### Full\_Adder:

```
entity Full_Adder is
```

port (A, B, Cin: in std\_logic; S, Cout: out std\_logic); -Assigned Ports

end entity Full\_Adder;

architecture Equations of Full\_Adder is

begin

 $S \le (A \text{ xor } B) \text{ xor Cin};$ 

Cout  $\leq$  (A and B) or ((A or B) and Cin);

end Equations;

#### Four\_Bit\_Adder:

entity Four\_Bit\_Adder is

port (B3, A3, B2, A2, B1, A1, B0, A0: in std\_logic; R3, R2, R1, R0, Cout: out std\_logic); -Assigned Ports

end entity Four\_Bit\_Adder;

architecture Struct of Four\_Bit\_Adder is

signal C3, C2, C1: std\_logic;

begin

HA1: Half\_Adder port map (A  $\Rightarrow$  B0, B  $\Rightarrow$  A0, S  $\Rightarrow$  R0, C  $\Rightarrow$  C1); —Half\_Adder Instance

FA1: Full\_Adder port map (A => B1 , B => A1, Cin => C1, S => R1, Cout => C2); -Full\_Adder Instance

FA2: Full\_Adder port map (A => B2 , B => A2, Cin => C2, S => R2, Cout => C3); -Full\_Adder Instance

FA3: Full\_Adder port map (A => B3 , B => A3, Cin => C3, S => R3, Cout => Cout); -Full\_Adder Instance

end Struct;

#### **RTL View**



# **DUT Input/Output Format**

B3, A3, B2, A2, B1, A1, B0, A0: in std\_logic; -Input Bits R3, R2, R1, R0, Cout: out std\_logic);

-Output Bits

11101 11101111 11111

-Input Bits, Output Bits, Mask Bits

#### **RTL Simulation**



## **Gate-level Simulation**



# Krypton board\*

Map the logic circuit to the Krypton board and attach the images of the pin assignment and output observed on the board (switches/LEDs).

#### Observations\*

You must summarize your observations, either in words, using figures and/or tables.

### References

EE224: Digital Design by Prof. Virendra Singh Video Lectures for understanding the design of 4 bit adder.

\* To be submitted after the tutorial on "Using Krypton.