











TPSM84824

SLVSE26 - NOVEMBER 2017

# TPSM84824 4.5-V to 17-V Input, 0.6-V to 10-V Output, 8-A Power Module

## 1 Features

- · Complete Integrated Power Solution
- 7.5 mm × 7.5 mm × 5.3 mm QFM Package
  - All Pins Accessible from Package Perimeter
- 4.5-V to 17-V Input Voltage Range
- Wide-Output Voltage Range: 0.6 V to 10 V
- Efficiencies up to 96%
- Adjustable Fixed Switching Frequency (200 kHz to 1.6 MHz)
- Allows Synchronization to an External Clock
- Ultra-Fast Load Step Response (TurboTrans™)
- Power Good Output
- Meets EN55011 Radiated EMI Standards
- Operating Ambient Temperature: –40°C to +105°C
- Operating IC Junction Range: –40°C to +125°C

## 2 Applications

- Telecom and Wireless Infrastructure
- Industrial Automated Test Equipment
- Enterprise Switching and Storage Applications
- High Density Distributed Power Systems

## **B** Description

The TPSM84824 power module is an easy-to-use integrated power supply that combines a 8-A DC-DC converter with power MOSFETs, a shielded inductor and passives into a small form-factor QFM package. This power solution allows as few as six external components while maintaining the ability to adjust key parameters to meet specific design requirements. Ultra-fast transient response can be achieved by use of the TurboTrans™ feature. TurboTrans allows the transient response to be optimized for reduced output voltage deviation with less required capacitance.

The 7.5 mm x 7.5 mm x 5.3 mm, 24-pin, QFM package is easy to solder to a printed circuit board and has excellent power dissipation capability. The TPSM84824 offers flexibilty with many features including power good, programmable UVLO, prebias start-up, as well as overcurrent and overtemperature protection making it ideal for powering a wide range of devices and systems.

#### Device Information(1)

| DEVICE NUMBER | PACKAGE  | BODY SIZE (NOM)   |
|---------------|----------|-------------------|
| TPSM84824     | QFM (24) | 7.50 mm × 7.50 mm |

(1) For all available packages, see the orderable addendum at the end of the data sheet.

## **Simplified Schematic**



### **Transient Response**





# **Table of Contents**

| 1 | Features 1                                             | 7.3 Feature Description 12                              |
|---|--------------------------------------------------------|---------------------------------------------------------|
| 2 | Applications 1                                         | 7.4 Device Functional Modes 18                          |
| 3 | Description 1                                          | 8 Applications and Implementation 19                    |
| 4 | Revision History2                                      | 8.1 Application Information                             |
| 5 | Pin Configuration and Functions3                       | 8.2 Typical Application                                 |
| 6 | Specifications5                                        | 9 Power Supply Recommendations21                        |
|   | 6.1 Absolute Maximum Ratings 5                         | 10 Layout 22                                            |
|   | 6.2 ESD Ratings                                        | 10.1 Layout Guidelines22                                |
|   | 6.3 Recommended Operating Conditions                   | 10.2 Layout Examples22                                  |
|   | 6.4 Thermal Information                                | 11 Device and Documentation Support 23                  |
|   | 6.5 Electrical Characteristics                         | 11.1 Device Support23                                   |
|   | 6.6 Switching Characteristics                          | 11.2 Receiving Notification of Documentation Updates 23 |
|   | 6.7 Typical Characteristics (V <sub>IN</sub> = 12 V)9  | 11.3 Community Resources23                              |
|   | 6.8 Typical Characteristics (V <sub>IN</sub> = 5 V) 10 | 11.4 Trademarks 23                                      |
| 7 | Detailed Description11                                 | 11.5 Electrostatic Discharge Caution                    |
| - | 7.1 Overview 11                                        | 11.6 Glossary                                           |
|   | 7.2 Functional Block Diagram                           | 12 Mechanical, Packaging, and Orderable Information23   |

# 4 Revision History

| DATE          | REVISION | NOTES           |
|---------------|----------|-----------------|
| November 2017 | *        | Initial release |

**INSTRUMENTS** 

# 5 Pin Configuration and Functions



#### **Pin Functions**

| PIN    |                                      | TYPE <sup>(1)</sup> | DESCRIPTION                                                                                                                                                                                                                                                                                                                                        |
|--------|--------------------------------------|---------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NAME   | NO.                                  | ITPE\/              | DESCRIPTION                                                                                                                                                                                                                                                                                                                                        |
| AGND   | 3, 9, 23                             | G                   | Analog ground. Zero voltage reference for internal references and logic. These pins should be connected to one another externally using an analog ground plane on the PCB. Do not connect this pin to PGND; the connection is made internal to the device.                                                                                         |
| DNC    | 4                                    |                     | Do not connect.                                                                                                                                                                                                                                                                                                                                    |
| EN     | 10                                   | I                   | Enable. Float or pull high to enable the device. Connect a resistor divider to this pin to implement adjustable undervoltage lockout and hysteresis.                                                                                                                                                                                               |
| FB     | 2                                    | I                   | Feedback input of the regulator. Connect the output voltage feedback resistor divider to this pin.                                                                                                                                                                                                                                                 |
| PGND   | 12, 13, 14,<br>15, 18, 19,<br>20, 21 | G                   | Power ground. This is the return current path for the power stage of the device. Connect these pins to the input source, the load, and to the bypass capacitors associated with VIN and VOUT using power ground planes on the PCB. Pad 12 and 21 should be connected to the ground planes using multiple vias for improved thermal performance.    |
| PGOOD  | 7                                    | 0                   | Power-Good flag. This open drain output asserts low if the output voltage is outside of the PGOOD thresholds, VIN is lower than its UVLO threshold, EN is low, device is in thermal shutdown or device is in soft-start. Use a $10\text{-k}\Omega$ to $100\text{-k}\Omega$ pullup resistor to logic rail or other DC voltage no higher than 6.5 V. |
| RT/CLK | 24                                   | I                   | Switching frequency setting pin. In RT mode, an external timing resistor adjusts the switching frequency. In CLK mode, the device synchronizes to an external clock input to this pin.                                                                                                                                                             |
| SS/TR  | 6                                    | I                   | Soft-start and tracking pin. Connecting an external capacitor to this pin adjusts the output voltage soft-<br>start ramp slower than its 1.2 ms default setting. A voltage applied to this pin allows for tracking and<br>sequencing control.                                                                                                      |



# Pin Functions (continued)

| PIN  |        | TYPE <sup>(1)</sup> | DESCRIPTION                                                                                                                                                                                                                                                                                                                                          |
|------|--------|---------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NAME | NO.    | ITPE                | DESCRIPTION                                                                                                                                                                                                                                                                                                                                          |
| SW   | 16, 17 | 0                   | Switch node. Do not place any external components on these pins or tie them to a pin of another function.                                                                                                                                                                                                                                            |
| TT   | 5      | 1                   | TurboTrans pin. Internal loop compensation network. Connect the required TurboTrans resistor between this pin and AGND. See <i>TurboTrans (TT)</i> for the value of the resistor. Do not leave this pin floating.                                                                                                                                    |
| VIN  | 11, 22 | -                   | Input voltage. Supplies voltage to the power switches of the converter and all of the internal circuitry. Connect these pins to the input source and connect external input capacitors between these pins and PGND, close to the device. These pins should be connected to internal VIN layers using multiple vias for improved thermal performance. |
| VOUT | 1, 8   | 0                   | Output voltage. These pins are connected to the internal output inductor. Connect these pins to the output load and connect external output capacitors between these pins and PGND, close to the device. These pins should be connected to internal VOUT layers using multiple vias for improved thermal performance.                                |



## 6 Specifications

## 6.1 Absolute Maximum Ratings

Over operating ambient temperature range (unless otherwise noted)<sup>(1)</sup>

|                                                                  |                                                        | MIN  | MAX                   | UNIT |
|------------------------------------------------------------------|--------------------------------------------------------|------|-----------------------|------|
|                                                                  | VIN                                                    | -0.3 | 19                    | V    |
| Input voltage                                                    | EN, PGOOD, SS/TRK, RT/CLK, FB                          | -0.3 | 6.5                   | V    |
|                                                                  | AGND to PGND                                           | -0.3 | 0.3                   | V    |
|                                                                  | SW                                                     | -1   | V <sub>IN</sub> + 0.3 | V    |
| Output voltage                                                   | SW (< 10-ns transients)                                | -5   | 19                    | V    |
|                                                                  | VOUT                                                   | -1   | V <sub>IN</sub>       | V    |
| Mechanical shock                                                 | Mil-STD-883D, Method 2002.3, 1 msec, 1/2 sine, mounted |      | 500                   | G    |
| Mechanical vibration                                             | Mil-STD-883D, Method 2007.2, 20 to 2000 Hz             |      | 20                    | G    |
| Operating IC junction temperature, T <sub>J</sub> <sup>(2)</sup> |                                                        | -40  | 125                   | °C   |
| Operating ambient temperature, T <sub>A</sub> <sup>(2)</sup>     |                                                        | -40  | 105                   | °C   |
| Storage temperature, 7                                           | -<br>stg                                               | -40  | 150                   | °C   |

- (1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.
- (2) The ambient temperature is the air temperature of the surrounding environment. The junction temperature is the temperature of the internal power IC when the device is powered. Operating below the maximum ambient temperature, as shown in the safe operating area(SOA) curves in the typical characteristics sections, ensures that the maximum junction temperature of any component inside the module is never exceeded.

## 6.2 ESD Ratings

|                               | <b>_</b>       |                                                                     | VALUE | UNIT |
|-------------------------------|----------------|---------------------------------------------------------------------|-------|------|
|                               |                |                                                                     | VALUE | UNII |
|                               |                | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 (1)              | ±xx   |      |
| V <sub>(ESD)</sub> Electrosta | atic discharge | Charged-device model (CDM), per JEDEC specification JESD22-C101 (2) | ±XX   | V    |

- (1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.
- 2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

### 6.3 Recommended Operating Conditions

Over operating ambient temperature range (unless otherwise noted)

|                                               | MIN                | MAX | UNIT |
|-----------------------------------------------|--------------------|-----|------|
| Input voltage, V <sub>IN</sub>                | 4.5 <sup>(1)</sup> | 17  | V    |
| Output voltage, V <sub>OUT</sub>              | 0.6                | 10  | V    |
| EN voltage, V <sub>EN</sub>                   | 0                  | 5.5 | V    |
| PGOOD pullup voltage, V <sub>PGOOD</sub>      |                    | 5.5 | V    |
| PGOOD sink current, I <sub>PGOOD</sub>        |                    | 1   | mA   |
| RT/CLK voltage range, V <sub>CLK</sub>        | 0                  | 5.5 | V    |
| Output current, I <sub>OUT</sub>              | 0                  | 8   | Α    |
| Operating ambient temperature, T <sub>A</sub> | -40                | 105 | °C   |

(1) For output voltages 0.6 V to < 5.5 V, the minimum  $V_{IN}$  is 4.5 V or  $(V_{OUT} + 1 \text{ V})$ , whichever is greater. For output voltages 5.5 V to < 9 V, the minimum  $V_{IN}$  is  $(V_{OUT} + 2 \text{ V})$ . For output voltages 9 V to 10 V, the minimum  $V_{IN}$  is  $(V_{OUT} + 3 \text{ V})$ .

Copyright © 2017, Texas Instruments Incorporated Submit Documentation Feedback



### 6.4 Thermal Information

|                 |                                                  | TPSM84824 |      |
|-----------------|--------------------------------------------------|-----------|------|
|                 | THERMAL METRIC <sup>(1)</sup>                    | MOL (QFN) | UNIT |
|                 |                                                  | 24 PINS   |      |
| $R_{\theta JA}$ | Junction-to-ambient thermal resistance (2)       | 22        | °C/W |
| ΨЈТ             | Junction-to-top characterization parameter (3)   | 2.1       | °C/W |
| ΨЈВ             | Junction-to-board characterization parameter (4) | 13.6      | °C/W |

- (1) For more information about thermal metrics, see the Semiconductor and IC Package ThermalMetrics application report.
- (2) The junction-to-ambient thermal resistance, R<sub>θJA</sub>, applies to devices soldered directly to a 100 mm x 100 mm, 4-layer PCB with 2 oz. copper and natural convection cooling. Additional airflow reduces R<sub>θJA</sub>.
- (3) The junction-to-top board characterization parameter,  $\psi_{JT}$ , estimates the junction temperature,  $T_J$ , of adevice in a real system, using a procedure described in JESD51-2A (section 6 and 7).  $T_J = \psi_{JT} \times Pdis + T_T$ ; where Pdis is the power dissipated in the device and  $T_T$  is the temperature of the top of the device.
- (4) The junction-to-board characterization parameter, ψ<sub>JB</sub>, estimates the junction temperature, T<sub>J</sub>, of a device in a real system, using a procedure described in JESD51-2A (sections 6 and 7). T<sub>J</sub> = ψ<sub>JB</sub> × Pdis + T<sub>B</sub>; where Pdis is the power dissipated in the device and T<sub>B</sub> is the temperature of the board 1mm from the device.

#### 6.5 Electrical Characteristics

Over  $-40^{\circ}$ C to  $+105^{\circ}$ C ambient temperature,  $V_{IN} = 12 \text{ V}$ ,  $V_{OUT} = 1.2 \text{ V}$ ,  $I_{OUT} = I_{OUT}$ max,  $f_{sw} = 450 \text{ kHz}$  (unless otherwise noted);  $C_{IN1} = 2 \times 10^{\circ} \mu\text{F}$ , 25-V, 1210 ceramic;  $C_{IN2} = 100^{\circ} \mu\text{F}$ , 50-V, electrolytic;  $C_{OUT} = 4 \times 47^{\circ} \mu\text{F}$ , 10-V, 1210 ceramic. Minimum and maximum limits are specified through production test or by design. Typical values represent the most likely parametric norm and are provided for reference only.

|                          | PARAMETER                                                                                             |                                                            | TEST CONDITIONS                                                              | MIN                | TYP | MAX   | UNIT |
|--------------------------|-------------------------------------------------------------------------------------------------------|------------------------------------------------------------|------------------------------------------------------------------------------|--------------------|-----|-------|------|
| INPUT VO                 | LTAGE (V <sub>IN</sub> )                                                                              |                                                            |                                                                              |                    |     |       |      |
| V <sub>IN</sub>          | Input voltage                                                                                         | Over I <sub>OUT</sub> ra                                   | inge                                                                         | 4.5 <sup>(1)</sup> |     | 17    | V    |
| 10/10                    | Mdam.altana.laala.ut                                                                                  | V <sub>IN</sub> increasir                                  | ng                                                                           |                    | 4.1 | 4.3   | V    |
| UVLO                     | V <sub>IN</sub> undervoltage lockout                                                                  | V <sub>IN</sub> decreasi                                   | ing                                                                          | 3.7                | 3.9 |       | V    |
| I <sub>SHDN</sub>        | Shutdown supply current                                                                               | V <sub>EN</sub> = 0 V                                      |                                                                              |                    | 3   | 11    | μA   |
| OUTPUT V                 | OLTAGE (V <sub>OUT</sub> )                                                                            | "                                                          |                                                                              |                    |     | '     |      |
| V <sub>OUT(ADJ)</sub>    | Output voltage adjust                                                                                 | Over I <sub>OUT</sub> ra                                   | inge                                                                         | 0.6                |     | 10    | V    |
| V <sub>OUT(Ripple)</sub> | Output voltage ripple                                                                                 | 20-MHz ban                                                 | dwidth                                                                       |                    | 16  |       | mV   |
| FEEDBAC                  |                                                                                                       | <u>'</u>                                                   |                                                                              |                    |     | '     |      |
|                          | Feedback voltage (2)                                                                                  | T <sub>A</sub> = 25°C, I                                   | $T_A = 25^{\circ}C, I_{OUT} = 0 A$                                           |                    |     | 0.604 | V    |
| 1.7                      |                                                                                                       | -40°C ≤ T <sub>J</sub> ≤ 125°C, I <sub>OUT</sub> = 0 A     |                                                                              | 0.595              | 0.6 | 0.605 | V    |
| $V_{FB}$                 | Line regulation                                                                                       | Over V <sub>IN</sub> rar                                   |                                                                              | 0.8                |     | mV    |      |
|                          | Load regulation                                                                                       | Over I <sub>OUT</sub> ra                                   | inge, T <sub>A</sub> = 25°C                                                  |                    | 3.2 |       | mV   |
| CURRENT                  | •                                                                                                     | <u>'</u>                                                   |                                                                              |                    |     | '     |      |
|                          | Output current                                                                                        | Natural conv                                               | vection, T <sub>A</sub> = 25°C                                               | 0                  |     | 8     | Α    |
| lout                     | Overcurrent threshold                                                                                 |                                                            |                                                                              |                    |     |       | Α    |
| PERFORM                  | ANCE                                                                                                  | <u> </u>                                                   |                                                                              |                    |     | '     |      |
|                          |                                                                                                       |                                                            | V <sub>OUT</sub> = 5 V, f <sub>SW</sub> = 1.2 MHz                            |                    | 94% |       |      |
|                          |                                                                                                       |                                                            | V <sub>OUT</sub> = 3.3 V, f <sub>SW</sub> = 1.0 MHz                          |                    | 93% |       |      |
| η                        | Efficiency                                                                                            | $V_{IN} = 12 V,$<br>$I_{OUT} = 4 A$                        | V <sub>OUT</sub> = 1.8 V, f <sub>SW</sub> = 600 kHz                          |                    | 91% |       |      |
|                          |                                                                                                       | IOUT = 4 A                                                 | V <sub>OUT</sub> = 1.2 V, f <sub>SW</sub> = 450 kHz                          |                    | 87% |       |      |
|                          |                                                                                                       |                                                            | V <sub>OUT</sub> = 1 V, f <sub>SW</sub> = 400 kHz                            |                    | 86% |       |      |
|                          | Transient response                                                                                    |                                                            | load step<br>rate, R <sub>TT</sub> = 3.40 kΩ,<br>μF ceramic + 220-μF polymer |                    | 36  |       | mV   |
|                          | Line regulation  Load regulation  RRENT  Output current  Overcurrent threshold  RFORMANCE  Efficiency | 25% to 75%<br>2-A/ $\mu$ s slew<br>C <sub>OUT</sub> = 400- | rate, $R_{TT} = 8.87 \text{ k}\Omega$ ,                                      |                    | 40  |       | mV   |

<sup>(1)</sup> For output voltages 0.6 V to < 5.5 V, the minimum V<sub>IN</sub> is 4.5 V or (V<sub>OUT</sub> + 1 V), whichever is greater. For output voltages 5.5 V to < 9 V, the minimum V<sub>IN</sub> is (V<sub>OUT</sub> + 2 V). For output voltages 9 V to 10 V, the minimum V<sub>IN</sub> is (V<sub>OUT</sub> + 3 V).

The overall output voltage tolerance will be affected by the tolerance of the external R<sub>FBT</sub> and R<sub>FBB</sub> resistors.



## **Electrical Characteristics (continued)**

Over  $-40^{\circ}$ C to  $+105^{\circ}$ C ambient temperature,  $V_{IN}$  = 12 V,  $V_{OUT}$  = 1.2 V,  $I_{OUT}$  =  $I_{OUT}$ max,  $f_{sw}$  = 450 kHz (unless otherwise noted);  $C_{IN1}$ = 2 × 10- $\mu$ F, 25-V, 1210 ceramic;  $C_{IN2}$  = 100- $\mu$ F, 50-V, electrolytic;  $C_{OUT}$  = 4 × 47- $\mu$ F, 10-V, 1210 ceramic.

Minimum and maximum limits are specified through production test or by design. Typical values represent the most likely

parametric norm and are provided for reference only.

| •                                                                                         | c norm and are provided for re<br>PARAMETER | TEST CONDIT                                           | IONS                     | MIN                                   | TYP                | MAX               | UNIT  |
|-------------------------------------------------------------------------------------------|---------------------------------------------|-------------------------------------------------------|--------------------------|---------------------------------------|--------------------|-------------------|-------|
| SOFT ST                                                                                   | ART                                         | 1                                                     |                          |                                       |                    |                   |       |
| t <sub>SS</sub>                                                                           | Internal soft start time                    |                                                       |                          |                                       | 1.2                |                   | ms    |
| I <sub>SS</sub>                                                                           | Soft start charge current                   |                                                       |                          |                                       | 5                  |                   | μA    |
| THERMA                                                                                    | L                                           |                                                       |                          | · · · · · · · · · · · · · · · · · · · |                    |                   | !     |
| _                                                                                         | The second about decision                   | Shutdown temperature                                  |                          |                                       | 170                |                   | °C    |
| T <sub>SHDN</sub>                                                                         | Thermal shutdown                            | Hysteresis                                            |                          |                                       | 15                 |                   | °C    |
| ENABLE                                                                                    | (EN)                                        |                                                       |                          | <u> </u>                              |                    |                   |       |
| V <sub>EN-H</sub>                                                                         | EN rising threshold                         |                                                       |                          |                                       | 1.2                | 1.26              | V     |
| V <sub>EN-HYS</sub>                                                                       | EN falling threshold                        |                                                       |                          | 1.1                                   | 1.15               |                   | V     |
|                                                                                           | EN all a second and a second                | V <sub>EN</sub> = 1.1 V                               |                          |                                       | 1.2                |                   | μΑ    |
| IEN                                                                                       | EN pin sourcing current                     | V <sub>EN</sub> = 1.3 V                               |                          |                                       | 3.6                |                   | μΑ    |
| POWER (                                                                                   | GOOD (PGOOD)                                |                                                       |                          | <u> </u>                              |                    |                   |       |
| V <sub>PGOOD</sub>                                                                        |                                             | V <sub>OUT</sub> rising (fault)                       |                          |                                       | 108%               |                   |       |
|                                                                                           |                                             | V <sub>OUT</sub> falling (good)                       |                          |                                       | 106%               |                   |       |
|                                                                                           | PGOOD thresholds                            | V <sub>OUT</sub> rising (good)                        |                          |                                       | 91%                |                   |       |
|                                                                                           |                                             | V <sub>OUT</sub> falling (fault)                      |                          |                                       | 89%                |                   |       |
|                                                                                           | Minimum V <sub>IN</sub> for valid PGOOD     | V <sub>PGOOD</sub> < 0.5 V, I <sub>PGOOD</sub> = 2 mA |                          |                                       | 0.7                | 1                 | V     |
|                                                                                           | PGOOD low voltage                           | 2-mA pullup, V <sub>EN</sub> = 0 V                    |                          |                                       |                    | 0.3               | V     |
| CAPACIT                                                                                   | ANCE                                        | ,                                                     |                          | •                                     |                    |                   |       |
| 0                                                                                         | Futamed input appeals                       | Ceramic type                                          |                          | 20 <sup>(3)</sup>                     |                    |                   | μF    |
| CIN                                                                                       | External input capacitance                  | Non-ceramic type                                      |                          |                                       | 100 <sup>(3)</sup> |                   | μF    |
|                                                                                           |                                             |                                                       |                          | min <sup>(4)</sup>                    |                    |                   | μF    |
|                                                                                           |                                             | CCD of non coromic cor saite as                       | V <sub>OUT</sub> < 3.3 V | 7 <sup>(5)</sup>                      |                    | 15 <sup>(5)</sup> | mΩ    |
| $C_{OUT}$                                                                                 | External output capacitance                 | ESR of non-ceramic capacitors                         | V <sub>OUT</sub> ≥ 3.3 V | 7 <sup>(5)</sup>                      |                    | 25 <sup>(5)</sup> | mΩ    |
|                                                                                           |                                             | FCD                                                   | V <sub>OUT</sub> < 3.3 V | 2600                                  |                    | 3400              | mΩ×μF |
| V <sub>EN-HYS</sub> J <sub>EN</sub> POWER G  V <sub>PGOOD</sub> CAPACITA  C <sub>IN</sub> |                                             | ESR × capacitance product <sup>(6)</sup>              | V <sub>OUT</sub> ≥ 3.3 V | 2600                                  |                    | 4000              | mΩ×μF |
|                                                                                           |                                             |                                                       |                          |                                       |                    |                   |       |

- (3) A minimum of 20-μF ceramic input capacitance is required forproper operation. An additional 100 μF of bulk capacitance is recommended for applications with transient load requirements. See the *Input Capacitor* section for further guidance.
- (4) The minimum amount of required output capacitance varies depending on the output voltage (see the Standard Component Values Table). A minimum amount of ceramic output capacitance is required. Locate the capacitance close to the device. Adding additional ceramic or non-ceramic capacitance close to the load improves the response of the regulator to load transients.
- (5) ESR values are the maximum values as specified by the capacitor vendor.
- (6) See the Low-ESR Output Capacitors Section for requirements of non-ceramic output capacitors.

#### 6.6 Switching Characteristics

Over operating ambient temperature range (unless otherwise noted)

Minimum and maximum limits are specified through production test or by design. Typical values represent the most likely parametric norm, and are provided for reference only.

| paramouno       | arametrie norm, and are provided for reference only. |                        |     |     |      |      |  |  |  |  |
|-----------------|------------------------------------------------------|------------------------|-----|-----|------|------|--|--|--|--|
|                 | PARAMETER                                            | TEST CONDITIONS        | MIN | TYP | MAX  | UNIT |  |  |  |  |
| SW              |                                                      |                        |     |     |      |      |  |  |  |  |
| ton_min         | Minimum on-time                                      |                        |     |     | 140  | ns   |  |  |  |  |
| toff_min        | Minimum off-time                                     |                        |     |     | 100  | ns   |  |  |  |  |
| FREQUENC        | CY (RT) and SYNCHRONIZATION (EN/SYNC)                |                        |     |     |      |      |  |  |  |  |
| 4               | Default switching frequency                          | RT pin = 110 $k\Omega$ | 400 | 450 | 500  | kHz  |  |  |  |  |
| t <sub>SW</sub> | Switching frequency range                            |                        | 200 |     | 1600 | kHz  |  |  |  |  |

Product Folder Links: TPSM84824



## **Switching Characteristics (continued)**

Over operating ambient temperature range (unless otherwise noted)

Minimum and maximum limits are specified through production test or by design. Typical values represent the most likely

parametric norm, and are provided for reference only.

|                      | PARAMETER                | TEST CONDITIONS | MIN | TYP | MAX | UNIT |
|----------------------|--------------------------|-----------------|-----|-----|-----|------|
| V <sub>CLK-H</sub>   | Logic high input voltage |                 | 2   |     |     | V    |
| V <sub>CLK-L</sub>   | Logic low input voltage  |                 |     |     | 0.8 | V    |
| T <sub>CLK-MIN</sub> | Minimum CLK pulse width  |                 | 35  |     |     | ns   |

**ADVANCE INFORMATION** 



www.ti.com

## 6.7 Typical Characteristics (V<sub>IN</sub> = 12 V)

 $T_A = 25$ °C, unless otherwise noted.





## 6.8 Typical Characteristics $(V_{IN} = 5 V)$

 $T_A = 25$ °C, unless otherwise noted.



Submit Documentation Feedback

Copyright © 2017, Texas Instruments Incorporated



## 7 Detailed Description

#### 7.1 Overview

The TPSM84824 is a full-featured 4.5-V to 17-V input, 8-A, synchronous step-down converter with PWM, MOSFETs, inductor, and control circuitry integrated into a low-profile package. The device integration enables small designs, while still leaving the ability to adjust key parameters to meet specific design requirements. The TPSM84824 provides an output voltage range of 0.6 V to 10 V. An external resistor divider is used to adjust the output voltage to the desired output. The switching frequency is also adjustable by using an external resistor or a synchronization clock to accommodate various input and output voltage conditions and to optimize efficiency.

The TPSM84824 includes the TurboTrans feature which optimizes the transient response of the converter while simultaneously reducing the quantity of external output capacitors required to meet a target voltage deviation specification.

The TPSM84824 has been designed for safe monotonic start-up into pre-biased loads. The default start up is when  $V_{IN}$  is typically 4.1 V. The EN pin has an internal pullup current source that can be used to adjust the input voltage undervoltage lockout (UVLO) with two external resistors. In addition, the internal pullup current of the EN pin allows the device to operate with the EN pin floating. The EN pin can also be pulled low to put the device in standby mode to reduce input quiescent current. The device provides a power-good (PGOOD) signal to indicate when the output voltage is within regulation. Thermal shutdown and current limit features protect the device during an overload condition. A 24-pin QFM package that includes exposed bottom pads provides a thermally enhanced solution for space-constrained applications.

## 7.2 Functional Block Diagram



Copyright © 2017, Texas Instruments Incorporated

Copyright © 2017, Texas Instruments Incorporated



### 7.3 Feature Description

## 7.3.1 Adjusting the Output Voltage

A resistor divider connected to the FB pin (pin 2) programs the output voltage of the TPSM84824. The output voltage adjustment range is from 0.6 V to 10 V. Figure 12 shows the feedback resistor connection for setting the output voltage. The recommended value of  $R_{FBT}$  is 10 k $\Omega$ . The value for  $R_{FBB}$  can be calculated using Equation 1 or simply selected from the range of values given in Table 1. Table 1 also includes the recommended switching frequency and minimum required output capacitance for each output voltage.

$$R_{FBB} = \frac{6}{(V_{OUT} - 0.6)} \quad (k\Omega)$$

$$(1)$$

Figure 12. Setting the Output Voltage

AGND

**Table 1. Standard Component Values** 

| V 00                 | D (1.0)               | RECOMMENDED           | <b>D</b> (1.0)       | Minimum Requi | ired C <sub>OUT</sub> (μF) <sup>(1)(2)</sup> |
|----------------------|-----------------------|-----------------------|----------------------|---------------|----------------------------------------------|
| V <sub>OUT</sub> (V) | R <sub>FBB</sub> (kΩ) | f <sub>SW</sub> (kHz) | R <sub>RT</sub> (kΩ) | CERAMIC       | POLYMER (3)                                  |
| 0.6                  | open                  | 250                   | 200                  | 400           | 220                                          |
| 0.7                  | 60.4                  | 250                   | 200                  | 400           | 220                                          |
| 0.8                  | 30.1                  | 300                   | 165                  | 300           | 220                                          |
| 0.9                  | 20.0                  | 350                   | 143                  | 200           | 220                                          |
| 1.0                  | 15.0                  | 400                   | 124                  | 200           | -                                            |
| 1.1                  | 12.1                  | 400                   | 124                  | 200           | -                                            |
| 1.2                  | 10.0                  | 450                   | 110                  | 200           | -                                            |
| 1.3 8.66             |                       | 500                   | 97.6                 | 200           | -                                            |
| 1.4                  | 7.50                  | 500                   | 97.6                 | 200           | -                                            |
| 1.5                  | 6.65                  | 550                   | 88.7                 | 150           | -                                            |
| 1.6                  | 6.04                  | 550                   | 88.7                 | 150           | -                                            |
| 1.7                  | 5.49                  | 600                   | 82.5                 | 150           | -                                            |
| 1.8                  | 4.99                  | 600                   | 82.5                 | 100           | -                                            |
| 1.9                  | 4.64                  | 650                   | 75.0                 | 100           | -                                            |
| 2.0                  | 4.32                  | 700                   | 69.8                 | 100           | -                                            |
| 2.5                  | 3.16                  | 800                   | 60.4                 | 100           | -                                            |
| 3.3                  | 2.21                  | 1000                  | 48.7                 | 47            | -                                            |
| 5.0                  | 1.37                  | 1200                  | 40.2                 | 47            | -                                            |
| 6.0                  | 1.10                  | 1200                  | 40.2                 | 47            | -                                            |
| 7.5                  | 0.866                 | 1300                  | 36.5                 | 47            | -                                            |
| 9.0                  | 0.715                 | 1300                  | 36.5                 | 47            | -                                            |
| 10                   | 0.634                 | 1300                  | 36.5                 | 47            | -                                            |

Additional capacitance above the minimum can be ceramic or polymer type.

Load transients exceeding 4 A may require additional capacitance, see *TurboTrans*.

<sup>(3)</sup> The ESR of the polymer capacitor must be 15 m $\Omega$  or less. See *Low-ESR Output Capacitors* for details on polymer capacitors.



### 7.3.2 Switching Frequency (RT)

The switching frequency range of the TPSM84824 is 200 kHz to 1.6 MHz. The switching frequency can easily be set by connecting a resistor ( $R_{RT}$ ) between the RT pin and AGND. Use Equation 2 to calculate the  $R_{RT}$  value for a desired frequency or simply select from Table 2.

The switching frequency must be selected based on the output voltage setting of the device and the operating input voltage. See Table 2 for the allowable output voltage range for a given switching frequency.

$$R_{RT} = 58650 \times f_{SW} (kHz)^{-1.028} (k\Omega)$$
 (2)

Table 2. Vollt Range vs Switching Frequency

|                     | V <sub>IN</sub> = 5 \ | / (±10%) | V <sub>IN</sub> = 12 | ! V (±5%) | V <sub>IN</sub> = 15 | V (±5%) |
|---------------------|-----------------------|----------|----------------------|-----------|----------------------|---------|
| SWITCHING FREQUENCY | V <sub>OUT</sub> RA   | NGE (V)  | V <sub>OUT</sub> RA  | NGE (V)   | V <sub>OUT</sub> RA  | NGE (V) |
|                     | min                   | max      | min                  | max       | min                  | max     |
| 250 kHz             | 0.6                   | 0.9      | 0.6                  | 0.8       | 0.6                  | 0.8     |
| 300 kHz             | 0.6                   | 1.2      | 0.6                  | 0.9       | 0.7                  | 1.0     |
| 350 kHz             | 0.6                   | 1.5      | 0.7                  | 1.2       | 0.8                  | 1.2     |
| 400 kHz             | 0.6                   | 2.0      | 0.7                  | 1.4       | 0.9                  | 1.4     |
| 450 kHz             | 0.6                   | 3.3      | 0.8                  | 1.8       | 1.0                  | 1.6     |
| 500 kHz             | 0.6                   | 3.5      | 0.9                  | 2.0       | 1.1                  | 1.8     |
| 550 kHz             | 0.6                   | 3.5      | 1.0                  | 2.2       | 1.2                  | 2.0     |
| 600 kHz             | 0.6                   | 3.5      | 1.1                  | 2.5       | 1.4                  | 2.3     |
| 650 kHz             | 0.6                   | 3.5      | 1.2                  | 2.7       | 1.5                  | 2.5     |
| 700 kHz             | 0.6                   | 3.5      | 1.3                  | 3.0       | 1.6                  | 2.8     |
| 750 kHz             | 0.6                   | 3.5      | 1.4                  | 3.3       | 1.7                  | 3.0     |
| 800 kHz             | 0.7                   | 3.5      | 1.5                  | 3.6       | 1.8                  | 3.3     |
| 900 kHz             | 0.7                   | 3.5      | 1.6                  | 4.0       | 2.0                  | 4.0     |
| 1.0 MHz             | 0.9                   | 3.5      | 1.8                  | 6.0       | 2.2                  | 4.8     |
| 1.1 MHz             | 1                     | 3.5      | 2.0                  | 9.0       | 2.5                  | 6.0     |
| 1.2 MHz             | 1.1                   | 3.5      | 2.2                  | 9.0       | 2.7                  | 8.0     |
| 1.3 MHz             | 1.1                   | 3.5      | 2.3                  | 9.0       | 2.9                  | 10      |
| 1.4 MHz             | 1.2                   | 3.5      | 2.4                  | 9.0       | 3.1                  | 10      |
| 1.5 MHz             | 1.3                   | 3.5      | 2.6                  | 9.0       | 3.3                  | 10      |
| 1.6 MHz             | 1.4                   | 3.5      | 2.8                  | 9.0       | 3.5                  | 10      |

## 7.3.3 Synchronization (CLK)

The TPSM84824 switching frequency can also be synchronized to an external clock from 200 kHz to 1.6 MHz. Not all  $V_{IN}$ ,  $V_{OUT}$ , and  $I_{OUT}$  conditions can be set to all of the frequencies in this range due to on-time or off-time limitations. See *Table 2* for the allowable operating ranges.

An internal Phase Locked Loop (PLL) has been implemented to allow synchronization and to easily switch from RT mode to CLK mode. To implement the synchronization feature, connect a square wave clock signal to the RT/CLK pin (pin 24) with a duty cycle from 20% to 80%. The clock signal amplitude must transition lower than 0.8 V and higher than 2 V. The start of the switching cycle is synchronized to the falling edge of the RT/CLK pin.

Before the external clock is present the device operates in RT mode and the switching frequency is set by the RT resistor,  $R_{RT}$ . Select  $R_{RT}$  to set the frequency close to the external synchronization frequency. When the external clock is present, the CLK mode overrides the RT mode. The first time the CLK pin is pulled above the RT/CLK high threshold (2 V), the device switches from the RT mode to the CLK mode and the RT/CLK pin becomes high impedance as the PLL starts to lock onto the frequency of the external clock.

Copyright © 2017, Texas Instruments Incorporated



### 7.3.4 Output On/Off Enable (EN)

The EN pin provides electrical ON/OFF control of the device. Once the EN pin voltage exceeds the threshold voltage, the device starts operation. If the EN pin voltage is pulled below the threshold voltage, the regulator stops switching and enters low operating current state. The EN pin has an internal pullup current source allowing the user to float the EN pin for enabling the device.

If an application requires controlling the EN pin, either drive it directly with a logic input or use an open drain/collector device to interface with the pin. Applying a low voltage to the enable control (EN) pin disables the output of the supply, shown in Figure 13. When the EN pin voltage exceeds the threshold voltage, the supply executes a soft-start power-up sequence, as shown in Figure 14.



Figure 13. Enable Turnoff

Figure 14. Enable Turnon

### 7.3.5 Input Capacitor Selection

The TPSM84824 requires a minimum input capacitance of 20  $\mu$ F of ceramic type. Use only high-quality ceramic type X5R or X7R capacitors with sufficient voltage rating. TI recommends an additional 100  $\mu$ F of non-ceramic capacitancefor applications with transient load requirements. The voltage rating of input capacitors must be greater than the maximum input voltage. To compensate the derating of ceramic capactors, a voltage rating of twice the maximum input voltage is recommended. At worst case, when operating at 50% duty cycle and maximum load, the combined ripple current rating of the input capacitors must be at least 4 Arms. Table 3 includes a preferred list of capacitors by vendor.

Table 3. Recommended Input Capacitors (1)

|           |        |                     | CAPACITOR CHARACTERISTICS |                                    |                         |  |  |  |
|-----------|--------|---------------------|---------------------------|------------------------------------|-------------------------|--|--|--|
| VENDOR    | SERIES | PART NUMBER         | WORKING VOLTAGE (V)       | CAPACITANCE <sup>(2)</sup><br>(µF) | ESR <sup>(3)</sup> (mΩ) |  |  |  |
| TDK       | X7R    | C3225X7R1E106K250AC | 25                        | 10                                 | 2                       |  |  |  |
| Murata    | X7R    | GRM32DR71E106KA12L  | 25                        | 10                                 | 2                       |  |  |  |
| Panasonic | ZA     | EEHZA1H101P         | 50                        | 100                                | 28                      |  |  |  |
| Panasonic | FC     | EEUFC1H101B         | 50                        | 100                                | 162                     |  |  |  |

- (1) Capacitor Supplier Verification, RoHS, Lead-free and Material Details

  Consult capacitor suppliers regarding availability, material composition, RoHS and lead-free status, and manufacturing process requirements for any capacitors identified in this table.
- (2) Specified capacitance values.
- (3) Maximum ESR @ 100 kHz, 25°C.



### 7.3.6 Output Capacitor Selection

The minimum required output capacitance of the TPSM84824 is a function of the output voltage and is shown in Table 1. The required capacitance can be comprised of all ceramic capacitors or a combination of ceramic and low-ESR polymer type capacitors. When adding additional capacitors, low-ESR capacitors like the ones recommended in *Low-ESR Output Capacitors* are required. The required capacitance above the minimum is determined by actual transient deviation requirements. See *TurboTrans (TT)* for typical transient response values for several output voltage and capacitance combinations.

### 7.3.6.1 Low-ESR Output Capacitors

When selecting non-ceramic output capacitors, the quality of the capacitor is important to maintain stable operation. The capacitance rating and the ESR rating are important when selecting these capacitors. Polymer type capacitors are recommended due to their capacitance  $\times$  ESR product. When using non-ceramic capacitors, it is required to use capacitors with a capacitance  $\times$  ESR product of 2600 to 3400  $\mu$ Fxm $\Omega$ . For example, a 330- $\mu$ F, 10-m $\Omega$  polymer tantalum capacitor has a 3300  $\mu$ Fxm $\Omega$  product. See Table 4 for recommended capacitors that meet this requirement.

Table 4. Recommended Output Capacitors (1)

|           |        |                    | CAP                    | ACITOR CHARACTERI                  | STICS                      |
|-----------|--------|--------------------|------------------------|------------------------------------|----------------------------|
| VENDOR    | SERIES | PART NUMBER        | WORKING<br>VOLTAGE (V) | CAPACITANCE <sup>(2)</sup><br>(μF) | ESR <sup>(3)</sup><br>(mΩ) |
| TDK       | X7R    | C3225X7R1C226K     | 16                     | 22                                 | 2                          |
| Murata    | X7R    | GCJ32ER71C226K     | 16                     | 22                                 | 2                          |
| TDK       | X5R    | C3225X5R1C226M     | 16                     | 22                                 | 2                          |
| Murata    | X5R    | GRM32ER61C226K     | 16                     | 22                                 | 2                          |
| Murata    | X7R    | GCM32ER70J476K     | 6.3                    | 47                                 | 2                          |
| Murata    | X7R    | GRM32ER71A476K     | 10                     | 47                                 | 2                          |
| Murata    | X5R    | GRM32ER61C476K     | 16                     | 47                                 | 3                          |
| TDK       | X5R    | C3225X5R0J107M     | 6.3                    | 100                                | 2                          |
| Murata    | X5R    | GRM32ER60J107M     | 6.3                    | 100                                | 2                          |
| Murata    | X5R    | GRM32ER61A107M     | 10                     | 100                                | 2                          |
| Panasonic | POSCAP | 4TPE220MF          | 4.0                    | 220                                | 15                         |
| Kemet     | T520   | T520D227M006ATE015 | 6.3                    | 220                                | 15                         |
| Panasonic | POSCAP | 6TPE330MAA         | 6.3                    | 330                                | 10                         |
| Kemet     | T520   | T520D337M006ATE010 | 6.3                    | 330                                | 10                         |
| Panasonic | POSCAP | 2R5TPE470M7        | 2.5                    | 470                                | 7                          |
| Kemet     | T520   | T520D477M2R5ATE007 | 2.5                    | 470                                | 7                          |

<sup>(1)</sup> Capacitor Supplier Verification, RoHS, Lead-free and Material Details

Consult capacitor suppliers regarding availability, material composition, RoHS and lead-free status, and manufacturing process requirements for any capacitors identified in this table.

<sup>(2)</sup> Specified capacitance values.

<sup>(3)</sup> Maximum ESR @ 100 kHz, 25°C.



### 7.3.7 TurboTrans (TT)

The TPSM84824 includes the TurboTrans feature which optimizes the transient response of the converter while simultaneously reducing the quantity of external output capacitors required to meet a target voltage deviation specification. A TurboTrans resistor, R<sub>TT</sub>, is required between the TT pin and AGND to properly set the response of the TPSM84824 based on the amount and type of output capacitors. The value of R<sub>TT</sub> can be calculated using Equation 3. In order to calculate the  $R_{TT}$  value, a TurboTrans constant,  $K_{TT}$ , is required. See Table 5 for the  $K_{TT}$ value when using only ceramic output capacitors. See Table 6 for the  $K_{TT}$  value when using a combination of ceramic and polymer output capacitors. Also, the value of  $C_{O}$  used in Equation 3 is the total *effective* output capacitance, which takes into account the effects of applied voltage and temperature.

$$R_{TT} = \left[ \left( \frac{K_{TT} \times V_{OUT} \times C_{O(eff)}(\mu F)}{50} \right) - 2 \right] (k\Omega)$$
(3)

Table 5. K<sub>TT</sub> Values (Ceramic Only Output Capacitors)

| V <sub>OUT</sub> (V) | 1 - < 1.2 | 1.2 - < 1.5 | 1.5 - < 1.8 | 1.8 - < 2 | 2 - < 2.5 | 2.5 - < 3.3 | 3.3 - < 7.5 | 7.5 - 10 |
|----------------------|-----------|-------------|-------------|-----------|-----------|-------------|-------------|----------|
| K <sub>TT</sub>      | 1         | 1.12        | 1.4         | 1.5       | 1.65      | 1.8         | 2.0         | 2.25     |

Table 6. K<sub>TT</sub> Values (Ceramic + Polymer Output Capacitors)

| V <sub>OUT</sub> (V) | 0.6 | 0.7 - < 0.9 | 0.9 - < 1 | 1 - < 2.5 | 2.5 - < 3.3 | 3.3 - < 5 | 5 - < 6 | 6 - < 7.5 | 7.5 - 10 |
|----------------------|-----|-------------|-----------|-----------|-------------|-----------|---------|-----------|----------|
| K <sub>TT</sub>      | 0.6 | 0.65        | 0.7       | 0.6       | 0.72        | 0.9       | 1.2     | 1.5       | 1.8      |

The TPSM84824 transient response is listed in Table 7 for several common output voltages with different capacitor combinations. The calculated R<sub>TT</sub> value is included in the table along with the typical voltage deviation for a 2 A and 4 A load step. All data was taken at the recommended switching frequency for each output voltage.

Table 7. Output Voltage Transient Response

|                      |                           |                        |                        | VOLTAGE       | DEVIATION      |
|----------------------|---------------------------|------------------------|------------------------|---------------|----------------|
| V <sub>OUT</sub> (V) | C <sub>OUT1</sub> Ceramic | C <sub>OUT2</sub> BULK | $R_{TT}$ (k $\Omega$ ) | 2 A LOAD STEP | 4 A LOAD STEP  |
|                      | 300 μF                    | 220 µF                 | 3.4                    | 18 mV (2.3%)  | 36 mV . (4.5%) |
| 0.8(1)               | 300 μF                    | 470 µF                 | 6.04                   | 14 mV (1.8%)  | 24 mV (3.0%)   |
|                      | 400 μF                    | 330 µF                 | 5.36                   | 15 mV (1.9%)  | 24 mV (3.0%)   |
|                      | 200 µF                    | -                      | 2.00                   | 32 mV (3.2%)  | 65 mV (6.5%)   |
| 1.0 <sup>(1)</sup>   | 200 μF                    | 220 µF                 | 3.01                   | 25 mV (2.5%)  | 50 mV (5.0%)   |
| 1.0                  | 400 µF                    | -                      | 6.04                   | 25 mV (2.5%)  | 38 mV (3.8%)   |
|                      | 400 µF                    | 220 µF                 | 5.49                   | 17 mV (1.7%)  | 30 mV (3.0%)   |
|                      | 200 μF                    | -                      | 3.40                   | 30 mV (2.5%)  | 65 mV (5.4%)   |
| 1.2 <sup>(1)</sup>   | 200 μF                    | 220 µF                 | 4.02                   | 18 mV (1.5%)  | 36 mV (2.0%)   |
|                      | 400 μF                    | -                      | 8.87                   | 18 mV (1.5%)  | 40 mV (3.3%)   |
|                      | 200 μF                    | 470 µF                 | 7.68                   | 12 mV (1.0%)  | 27 mV (2.3%)   |
|                      | 100 μF                    | -                      | 3.40                   | 56 mV (3.1%)  | 120 mV (6.7%)  |
| 1.8 <sup>(1)</sup>   | 300 μF                    | -                      | 14.3                   | 22 mV (1.2%)  | 45 mV (2.5%)   |
|                      | 100 μF                    | 220 µF                 | 4.87                   | 24 mV (1.3%)  | 52 mV (2.9%)   |
|                      | 100 μF                    | -                      | 8.66                   | 60 mV (1.8%)  | 122 mV (3.7%)  |
| 3.3 <sup>(2)</sup>   | 100 μF                    | 220 µF                 | 31.6                   | 32 mV (1.0%)  | 60 mV (1.8%)   |
|                      | 200 μF                    | -                      | 19.1                   | 43 mV (1.3%)  | 81 mV (2.5%)   |
|                      | 100 µF                    | -                      | 10.0                   | 83 mV (1.7%)  | 162 mV (3.2%)  |
| 5.0 <sup>(2)</sup>   | 100 μF                    | 220 µF                 | 31.6                   | 32 mV (0.6%)  | 60 mV (1.2%)   |
|                      | 200 μF                    | -                      | 22.1                   | 48 mV (1.0%)  | 90 mV (1.8%)   |
| 7 5 (2)              | 100 μF                    | -                      | 10.5                   | 112 mV (1.5%) | 212 mV (2.8%)  |
| 7.5 <sup>(2)</sup>   | 47 μF                     | 220 µF                 | 28.0                   | 36 mV (0.5%)  | 72 mV (1.0%)   |

Load step slew rate of 2 A/µs

<sup>(2)</sup> Load step slew rate of 1 A/µs



### 7.3.8 Undervoltage Lockout (UVLO)

The TPSM84824 implements internal UVLO circuitry on the VIN pin. The device is disabled when the VIN pin voltage falls below the internal VIN UVLO threshold. The internal VIN UVLO rising threshold is 4.1 V (typical) with a typical hysteresis of 200 mV.

Applications may require a higher UVLO threshold to prevent early turnon, for sequencing requirements, or to prevent input current draw at lower input voltages. An external resistor divider can be added to the EN pin to adjust the UVLO threshold higher. The external resistor divider can be configured as shown in Figure 15. Table 8 lists standard values for  $R_{\rm UVLO1}$  and  $R_{\rm UVLO2}$  to adjust the UVLO voltage higher.



Figure 15. Adjustable UVLO

Table 8. Standard Resistor Values for Adjusting UVLO

| VIN UVLO (V)              | 4.5  | 5    | 6    | 7    | 8    | 9    | 10   | 11   | 12   |
|---------------------------|------|------|------|------|------|------|------|------|------|
| $R_{UVLO1}$ ( $k\Omega$ ) | 68.1 | 68.1 | 68.1 | 68.1 | 68.1 | 68.1 | 68.1 | 68.1 | 68.1 |
| $R_{UVLO2}$ (k $\Omega$ ) | 24.3 | 21.5 | 16.9 | 14   | 12.1 | 10.5 | 9.31 | 8.45 | 7.50 |
| Hysteresis (mV)           | 385  | 400  | 430  | 465  | 500  | 530  | 565  | 600  | 640  |

### 7.3.9 Soft Start (SS/TR)

Leaving SS/TR pin open enables the internal slow start time interval of approximately 1.2 ms. Adding additional capacitance between the SS pin and AGND increases the slow start time. Increasing the slow start time reduces inrush current seen by the input source and reduce the current seen by the device when charging the output capacitors. To avoid the activation of current limit and ensure proper start-up, the SS capacitor may need to be increased when operating near the maximum output capacitance limit.

See Table 9 for several SS capacitor values and timing interval or use Equation 4 to calculate the value.

$$t_{SS} = \frac{0.6V \times (C_{SS} + 10nF)}{5 \,\mu\text{A}}$$
(4)

Table 9. Soft-Start Capacitor Values and Soft-Start Time

| C <sub>SS</sub> (nF) | open | 10  | 15 | 22  | 47  |
|----------------------|------|-----|----|-----|-----|
| SS Time (ms)         | 1.2  | 2.4 | 3  | 3.8 | 6.8 |

## 7.3.10 Power Good (PGOOD)

The PGOOD pin is an open-drain output requiring an external pullup resistor to output a high signal. Once the output voltage is between 91% and 106% of the setpoint voltage and SS/TRK is greater than 0.75 V, the PGOOD pin pulldown is released and the pin floats. A pullup resistor between the values of 10 k $\Omega$  and 100 k $\Omega$  to a voltage source of 6.5 V or less is recommended. The PGOOD pin is pulled low when the output voltage is lower than 89% or greater than 108% of the setpoint voltage.

Copyright © 2017, Texas Instruments Incorporated

Product Folder Links: TPSM84824



### 7.3.11 Safe Start-up into Pre-Biased Outputs

The device has been designed to prevent the low-side MOSFET from discharging a pre-biased output. During monotonic pre-biased start-up, the low-side MOSFET is not allowed to sink current until the SS/TRK pin voltage is higher than the FB pin voltage and the high-side MOSFET begins to switch.

#### 7.3.12 Overcurrent Protection

For protection against load faults, the TPSM84824 is protected from overcurrent conditions by cycle-by-cycle current limiting. In an extended overcurrent condition the device enters hiccup mode to reduce power dissipation. In hiccup mode, the module continues in a cycle of successive shutdown and power up until the load fault is removed. During this period, the average current flowing into the fault is significantly reduced, which reduces power dissipation. Once the fault is removed, the module automatically recovers and returns to normal operation.

#### 7.3.13 Thermal Shutdown

The internal thermal shutdown circuitry forces the device to stop switching if the junction temperature exceeds 170°C typically. The device reinitiates the power up sequence when the junction temperature drops below 155°C typically.

#### 7.4 Device Functional Modes

#### 7.4.1 Active Mode

The TPSM84824 is in active mode when VIN is above the UVLO threshold and the EN pin voltage is above the EN high threshold. The EN pin has an internal current source to enable the output when the EN pin is left floating. If the EN pin is pulled low the device is put into a low quiescent current state.

#### 7.4.2 Shutdown Mode

The EN pin provides electrical ON and OFF control for the TPSM84824. When the EN pin voltage is below the EN low threshold, the device is in shutdown mode. In shutdown mode the device is put into a low quiescent current state. The TPSM84824 also employs undervoltage lockout protection. If  $V_{\text{IN}}$  is below the UVLO level, the output of the regulator turns off.



## 8 Applications and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

### 8.1 Application Information

The TPSM84824 is a fixed-frequency, synchronous step-down DC-DC power module. It is used to convert a higher DC voltage to a lower DC voltage with a maximum output current of 8 A. The following design procedure can be used to select components for the TPSM84824. Alternately, the WEBENCH® software may be used to generate complete designs. When generating a design, the WEBENCH software utilizes an iterative design procedure and accesses comprehensive databases of components. See <a href="https://www.ti.com/webench">www.ti.com/webench</a> for more details.

## 8.2 Typical Application

The TPSM84824 requires only a few external components to convert from a wide input voltage supply range to a wide range of output voltages. Figure 16 shows a typical TPSM84824 schematic with only the minimum required components.



Copyright © 2017, Texas Instruments Incorporated

Figure 16. TPSM84824 Typical Application

#### 8.2.1 Design Requirements

For this design example, use the parameters listed in Table 10 and follow the design procedures below.

**Table 10. Design Example Parameters** 

| DESIGN PARAMETER                | VALUE                                                  |
|---------------------------------|--------------------------------------------------------|
| Input voltage V <sub>IN</sub>   | 12 V typical                                           |
| Output voltage V <sub>OUT</sub> | 1.2 V                                                  |
| Output current rating           | 8 A                                                    |
| Key care-abouts                 | Small solution size, good transient response           |
| Transient response requirements | 3% voltage deviation, 4 -A load step, 1-A/µs slew rate |

Product Folder Links: TPSM84824



### 8.2.2 Detailed Design Procedure

### 8.2.2.1 Output Voltage Setpoint

The output voltage of the TPSM84824 device is externally adjustable using a two resistor divider ( $R_{FBT}$  and  $R_{FBB}$ ). The recommended value of  $R_{FBT}$  is 10 k $\Omega$ . Select the value of  $R_{FBB}$  from Table 1 or calculate using Equation 5:

$$R_{FBB} = \frac{6}{(V_{OUT} - 0.6)} \quad (k\Omega)$$
 (5)

To set the output voltage to 1.2 V, the  $R_{FBB}$  value is 10 k $\Omega$ .

### 8.2.2.2 Setting the Switching Frequency

To set the switching frequency of the TPSM84824 a resistor ( $R_{RT}$ ) between the RT/CLK pin and AGND is required. Select the value of  $R_{RT}$  from Table 1 or calculate using Equation 6:

$$R_{RT} = 58650 \times f_{SW} (kHz)^{-1.028} (k\Omega)$$
 (6)

The recommended switching frequency for a 1.2 V output is 450 kHz. To set the switching frequency to 450 kHz, the  $R_{RT}$  value is 4.12 k $\Omega$ .

### 8.2.2.3 Input Capacitors

For this design, two 10-μF ceramic capacitors rated for 25 V are used for the input decoupling capacitors.

### 8.2.2.4 Output Capacitors

The minimum required output capacitance for a 1.2-V output is 200  $\mu F$  of ceramic capacitance, as listed in Table 1. For this design, two 100- $\mu F$  ceramic capacitors plus a 220  $\mu F$ , 15 m $\Omega$  polymer capacitor where used to meet the transient requirement spec.

#### 8.2.2.5 TurboTrans Resistor

A TurboTrans resistor ( $R_{TT}$ ) is required between the TT pin and AGND. The value of  $R_{TT}$  can be calculated using Equation 7. When calculating the  $R_{TT}$  value, the total *effective* output capacitance which takes into account the effects of applied voltage and temperature.

$$R_{TT} = \left(\frac{K_{TT} \times V_{OUT} \times C_{O}(\mu F)}{50}\right) - 2 (k\Omega)$$
(7)

The calulated value for  $R_{TT}$  for this application is 4.12 k $\Omega$ .

20



**INSTRUMENTS** 



## 9 Power Supply Recommendations

The TPSM84824 is designed to operate from an input voltage supply range between 4.5 V and 17 V. This input supply must be well regulated and able to withstand maximum input current and maintain a stable voltage. The resistance of the input supply rail must be low enough that an input current transient does not cause a high enough drop at the TPSM84824 supply voltage that can cause a false UVLO fault triggering and system reset.

If the input supply is located more than a few inches from the TPSM84824 additional bulk capacitance may be required in addition to the ceramic bypass capacitors. Typically, a 47- $\mu$ F or 100- $\mu$ F electrolytic capacitor will suffice.



## 10 Layout

The performance of any switching power supply depends as much upon the layout of the PCB as the component selection. The following guidelines will help users design a PCB with the best power conversion performance, thermal performance, and minimized generation of unwanted EMI.

### 10.1 Layout Guidelines

To achieve optimal electrical and thermal performance, an optimized PCB layout is required. Figure 19 thru Figure 22, shows a typical PCB layout. Some considerations for an optimized layout are:

- Use large copper areas for power planes (VIN, VOUT, and PGND) to minimize conduction loss and thermal stress.
- Place ceramic input and output capacitors close to the device pins to minimize high frequency noise.
- Locate additional output capacitors between the ceramic capacitor and the load.
- Keep AGND and PGND separate from one another. The connection is made internal to the device.
- Place R<sub>FBB</sub>, R<sub>RT</sub>, and C<sub>SS</sub> as close as possible to their respective pins.
- Use multiple vias to connect the power planes (VIN, VOUT, and PGND) to internal layers.

## 10.2 Layout Examples



Figure 19. Typical Top-Layer Layout



Figure 20. Typical Layer-2 Layout



Figure 21. Typical Layer-3 Layout



Figure 22. Typical Bottom-Layer Layout (Bottom View)

Submit Documentation Feedback

Copyright © 2017, Texas Instruments Incorporated



# 11 Device and Documentation Support

### 11.1 Device Support

### 11.1.1 Third-Party Products Disclaimer

TI'S PUBLICATION OF INFORMATION REGARDING THIRD-PARTY PRODUCTS OR SERVICES DOES NOT CONSTITUTE AN ENDORSEMENT REGARDING THE SUITABILITY OF SUCH PRODUCTS OR SERVICES OR A WARRANTY, REPRESENTATION OR ENDORSEMENT OF SUCH PRODUCTS OR SERVICES, EITHER ALONE OR IN COMBINATION WITH ANY TI PRODUCT OR SERVICE.

## 11.2 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. In the upper right corner, click on *Alert me* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

## 11.3 Community Resources

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

TI E2E™ Online Community T's Engineer-to-Engineer (E2E) Community. Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support.

## 11.4 Trademarks

TurboTrans, E2E are trademarks of Texas Instruments. WEBENCH is a registered trademark of Texas Instruments.

## 11.5 Electrostatic Discharge Caution



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

### 11.6 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

## 12 Mechanical, Packaging, and Orderable Information

The following pages include mechanical packaging and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

Copyright © 2017, Texas Instruments Incorporated



# MOL0024A



## **PACKAGE OUTLINE**

QFM - 5.4 mm max height

QUAD FLAT MODULE



#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
- per ASME Y14.5M.
  2. This drawing is subject to change without notice.
- 3. The package thermal pads must be soldered to the printed circuit board for optimal thermal and mechanical performance.





## **EXAMPLE BOARD LAYOUT**

## **MOL0024A**

QFM - 5.4 mm max height

QUAD FLAT MODULE



NOTES: (continued)

- 4. This package is designed to be soldered to the thermal pads on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).
- 5. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.





## **EXAMPLE STENCIL DESIGN**

## MOL0024A

## QFM - 5.4 mm max height

QUAD FLAT MODULE



NOTES: (continued)

Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.





## PACKAGE OPTION ADDENDUM

26-Jan-2018

#### PACKAGING INFORMATION

| Orderable Device | Status  | Package Type | Package | Pins | Package | Eco Plan | Lead/Ball Finish | MSL Peak Temp | Op Temp (°C) | Device Marking | Samples |
|------------------|---------|--------------|---------|------|---------|----------|------------------|---------------|--------------|----------------|---------|
|                  | (1)     |              | Drawing |      | Qty     | (2)      | (6)              | (3)           |              | (4/5)          |         |
| PTPSM84824MOLR   | ACTIVE  | QFM          | MOL     | 24   | 500     | TBD      | Call TI          | Call TI       | -40 to 105   |                | Samples |
| TPSM84824MOLR    | PREVIEW | QFM          | MOL     | 24   | 500     | TBD      | Call TI          | Call TI       | -40 to 105   | TPSM84824      |         |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### **IMPORTANT NOTICE**

Texas Instruments Incorporated (TI) reserves the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete.

TI's published terms of sale for semiconductor products (http://www.ti.com/sc/docs/stdterms.htm) apply to the sale of packaged integrated circuit products that TI has qualified and released to market. Additional terms may apply to the use or sale of other types of TI products and services.

Reproduction of significant portions of TI information in TI data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such reproduced documentation. Information of third parties may be subject to additional restrictions. Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyers and others who are developing systems that incorporate TI products (collectively, "Designers") understand and agree that Designers remain responsible for using their independent analysis, evaluation and judgment in designing their applications and that Designers have full and exclusive responsibility to assure the safety of Designers' applications and compliance of their applications (and of all TI products used in or for Designers' applications) with all applicable regulations, laws and other applicable requirements. Designer represents that, with respect to their applications, Designer has all the necessary expertise to create and implement safeguards that (1) anticipate dangerous consequences of failures, (2) monitor failures and their consequences, and (3) lessen the likelihood of failures that might cause harm and take appropriate actions. Designer agrees that prior to using or distributing any applications that include TI products, Designer will thoroughly test such applications and the functionality of such TI products as used in such applications.

TI's provision of technical, application or other design advice, quality characterization, reliability data or other services or information, including, but not limited to, reference designs and materials relating to evaluation modules, (collectively, "TI Resources") are intended to assist designers who are developing applications that incorporate TI products; by downloading, accessing or using TI Resources in any way, Designer (individually or, if Designer is acting on behalf of a company, Designer's company) agrees to use any particular TI Resource solely for this purpose and subject to the terms of this Notice.

TI's provision of TI Resources does not expand or otherwise alter TI's applicable published warranties or warranty disclaimers for TI products, and no additional obligations or liabilities arise from TI providing such TI Resources. TI reserves the right to make corrections, enhancements, improvements and other changes to its TI Resources. TI has not conducted any testing other than that specifically described in the published documentation for a particular TI Resource.

Designer is authorized to use, copy and modify any individual TI Resource only in connection with the development of applications that include the TI product(s) identified in such TI Resource. NO OTHER LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE TO ANY OTHER TI INTELLECTUAL PROPERTY RIGHT, AND NO LICENSE TO ANY TECHNOLOGY OR INTELLECTUAL PROPERTY RIGHT OF TI OR ANY THIRD PARTY IS GRANTED HEREIN, including but not limited to any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information regarding or referencing third-party products or services does not constitute a license to use such products or services, or a warranty or endorsement thereof. Use of TI Resources may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

TI RESOURCES ARE PROVIDED "AS IS" AND WITH ALL FAULTS. TI DISCLAIMS ALL OTHER WARRANTIES OR REPRESENTATIONS, EXPRESS OR IMPLIED, REGARDING RESOURCES OR USE THEREOF, INCLUDING BUT NOT LIMITED TO ACCURACY OR COMPLETENESS, TITLE, ANY EPIDEMIC FAILURE WARRANTY AND ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, AND NON-INFRINGEMENT OF ANY THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. TI SHALL NOT BE LIABLE FOR AND SHALL NOT DEFEND OR INDEMNIFY DESIGNER AGAINST ANY CLAIM, INCLUDING BUT NOT LIMITED TO ANY INFRINGEMENT CLAIM THAT RELATES TO OR IS BASED ON ANY COMBINATION OF PRODUCTS EVEN IF DESCRIBED IN TI RESOURCES OR OTHERWISE. IN NO EVENT SHALL TI BE LIABLE FOR ANY ACTUAL, DIRECT, SPECIAL, COLLATERAL, INDIRECT, PUNITIVE, INCIDENTAL, CONSEQUENTIAL OR EXEMPLARY DAMAGES IN CONNECTION WITH OR ARISING OUT OF TI RESOURCES OR USE THEREOF, AND REGARDLESS OF WHETHER TI HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES.

Unless TI has explicitly designated an individual product as meeting the requirements of a particular industry standard (e.g., ISO/TS 16949 and ISO 26262), TI is not responsible for any failure to meet such industry standard requirements.

Where TI specifically promotes products as facilitating functional safety or as compliant with industry functional safety standards, such products are intended to help enable customers to design and create their own applications that meet applicable functional safety standards and requirements. Using products in an application does not by itself establish any safety features in the application. Designers must ensure compliance with safety-related requirements and standards applicable to their applications. Designer may not use any TI products in life-critical medical equipment unless authorized officers of the parties have executed a special contract specifically governing such use. Life-critical medical equipment is medical equipment where failure of such equipment would cause serious bodily injury or death (e.g., life support, pacemakers, defibrillators, heart pumps, neurostimulators, and implantables). Such equipment includes, without limitation, all medical devices identified by the U.S. Food and Drug Administration as Class III devices and equivalent classifications outside the U.S.

TI may expressly designate certain products as completing a particular qualification (e.g., Q100, Military Grade, or Enhanced Product). Designers agree that it has the necessary expertise to select the product with the appropriate qualification designation for their applications and that proper product selection is at Designers' own risk. Designers are solely responsible for compliance with all legal and regulatory requirements in connection with such selection.

Designer will fully indemnify TI and its representatives against any damages, costs, losses, and/or liabilities arising out of Designer's non-compliance with the terms and provisions of this Notice.