| stion.       |    |  |                                         |   |
|--------------|----|--|-----------------------------------------|---|
|              | nt |  |                                         | A |
| N. P. Pile   |    |  | ,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,, |   |
| $\mathbf{u}$ |    |  |                                         |   |

| 2.             | The symbols used carry their usual meanings.  Draw neat sketches where the right indicate maximum marks for that question.                                                                                                                                                                                         |
|----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 3.<br>1        | Assume suitable dearry their users of their users of the direction                                                                                                                                                                                                                                                 |
| Q.1            | Do as direct recess them clearly.                                                                                                                                                                                                                                                                                  |
|                | (a) Exploin 1                                                                                                                                                                                                                                                                                                      |
|                | (b) What is vectored interrupt? Draw the simple architecture of it.  (c) Derive the equation for the size of the architecture in terms of bits for the following.                                                                                                                                                  |
|                | (c) Derive the equation for the size of the architecture in terms of bits for the following.  (d) What is the equation for the size of the architecture in terms of bits for the following.                                                                                                                        |
|                | 2) micro                                                                                                                                                                                                                                                                                                           |
| •,             |                                                                                                                                                                                                                                                                                                                    |
|                | (e) Suppose 8085 Which memory technology is used to implement its                                                                                                                                                                                                                                                  |
|                | different number of T. dates to process the instruction? Why the conditional jumps have                                                                                                                                                                                                                            |
|                | is a freed of cache coherence protocols? Evalor and                                                                                                                                                                                                                                                                |
| Q.2            | Attempt Any Two from the care                                                                                                                                                                                                                                                                                      |
|                | Attempt Any Two from the following questions.  (a) Implement all the necessary control words with a second solution.  [12]                                                                                                                                                                                         |
| ٠.             | Scenario:: [6]                                                                                                                                                                                                                                                                                                     |
| ***            | A pen-drive is connected on Channel 2, request is coming on Channel 2, DMA can transfer the data from memory to memory, auto initialization is disabled, DMA is attached to 8085 in a simple timing mode, request is generated for 80 bytes and grant is given for 20 bytes, linux OS and absented to 80 bytes and |
|                | Darious 20 Dyllos, Illillix U.S. Shirl (righthal I) and I are medical                                                                                                                                                                                                                                              |
|                | (b) Calculate the loss of clock cycles without using any branch prediction buffer and [6] with using 1 bit and 2 bits branch prediction buffers.  For (i=1 to 70)                                                                                                                                                  |
|                | {                                                                                                                                                                                                                                                                                                                  |
|                | For $(j = i \text{ to } 50)$                                                                                                                                                                                                                                                                                       |
|                | ••••                                                                                                                                                                                                                                                                                                               |
|                | For $(k = j \text{ to } 25)$                                                                                                                                                                                                                                                                                       |
|                | {                                                                                                                                                                                                                                                                                                                  |
|                |                                                                                                                                                                                                                                                                                                                    |
|                | ,                                                                                                                                                                                                                                                                                                                  |
|                | }                                                                                                                                                                                                                                                                                                                  |
|                |                                                                                                                                                                                                                                                                                                                    |
| 515549         | (c) Explain Daisy Chaining, Polling and independent requesting with respect to interrupts with neat and clean diagrams.                                                                                                                                                                                            |
| 0.3            |                                                                                                                                                                                                                                                                                                                    |
| ~. <del></del> | (a) Explain the Cache conference production (b)                                                                                                                                                                                                                                                                    |
|                | <ul> <li>(b) i) Consider a byte-addressable computer with 24-bit addresses, a cache capable [3] of storing a total of 64K bytes of data and blocks of 32 bytes. Show the format of of storing a total of 64K bytes for:</li> </ul>                                                                                 |
|                | a 24-bit memory address a direct mapped                                                                                                                                                                                                                                                                            |
|                | -i o+(1/P                                                                                                                                                                                                                                                                                                          |
|                | b. associative c. 4-way set associative                                                                                                                                                                                                                                                                            |

- ii) Suppose that a 2M x 16 main memory is built using 256K x 8 RAM chips and [3] memory is word addressable.
  - a) How many RAM chips are necessary?

b) How many banks will this memory have?

c) How many address bits are needed for all of the memory?

OR

## Answer the followings

[12]

(a) i) Suppose the page table for the process currently executing on the processor looks [4] like the following. All numbers are decimal, everything is numbered starting from 0, and all addresses are memory byte addresses. The page size is 1024 bytes

| Virtual page<br>number | Valid<br>bit | Presence bit | Modify bit | Page frame number |
|------------------------|--------------|--------------|------------|-------------------|
| 0                      | 1            | 1            | 0          | 4                 |
| 1                      | 1            | 13 .         | 1          | 7                 |
| 2                      | 0 '          | 0            | 0          | -                 |
| 3                      | <b>□1</b>    | 1            | 0          | 2                 |
| 4                      | 0            | 0            | 0          | -                 |
| 5                      | 1            | 0            | 1          | 0                 |

What physical address, if any, would each of the following virtual addresses correspond

to? (i) 2001

(ii) 2221 (iii) 5499

ii) All modern microprocessors have an on-chip cache which is called the L1 cache and another larger off chip cache called the L2 cache. Assume a L1 hit time of 1, a L2 hit time of 5 and a L2 miss penalty of 17 cycles. Find the average access time given a L1 hit rate of 98% and a L2 hit rate of 98%.

(b) Explain all the processes about how any ISR would be executed on processors?

[6]