## Computer Architecture Final Project Report

B10901166 許蘊琰 B10901006 鄒昀樺

# 1. Execution Cycle Number

```
Success!
The test result is ....PASS :)

Warning-[STASKW_EMFW20] Exceeds maximum field width of 20 ../00 TB/tb.v, 744

Field width given in format specifier is '32' which exceeds width of 20. Resetting field width to 20. Please use field width not greater than 20 in format specification is result is ....PASS :)

Warning-[STASKW_EMFW20] Exceeds maximum field width of 20 ../00 TB/tb.v, 744

Field width given in format specifier is '32' which exceeds width of 20. Resetting field width to 20. Please use field width not greater than 20 in format specifier is '32' which exceeds width of 20 ../00_TB/tb.v, 744

Field width given in format specifier is '32' which exceeds width of 20 ../00_TB/tb.v, 744

Field width given in format specifier is '32' which exceeds width of 20 .../00_TB/tb.v, 744

Field width given in format specifier is '32' which exceeds width of 20 .../00_TB/tb.v, 744

Field width given in format specifier is '32' which exceeds width of 20 .../00_TB/tb.v, 744

Field width given in format specifier is '32' which exceeds width of 20 .../00_TB/tb.v, 744

Field width given in format specifier is '32' which exceeds width of 20 .../00_TB/tb.v, 744

Field width given in format specifier is '32' which exceeds width of 20 .../00_TB/tb.v, 744

Field width given in format specifier is '32' which exceeds width of 20 .../00_TB/tb.v, 744

Field width given in format specifier is '32' which exceeds width of 20 .../00_TB/tb.v, 744

Field width given in format specifier is '32' which exceeds width of 20 .../00_TB/tb.v, 744

Field width given in format specifier is '32' which exceeds width of 20 .../00_TB/tb.v, 744

Field width not greater than 20 in format specifier is '32' which exceeds width of 20 .../00_TB/tb.v, 744

Field width given in format specifier is '32' which exceeds width of 20 .../00_TB/tb.v, 744

Field width given in format specifier is '32' which exceeds width of 20 .../00_TB/tb.v, 744

Field width given in format specifier is '32' which exceeds width of 20 .../00_TB/tb.v, 744

Field width given in format
```

| Instruction Set | Execution Cycle |
|-----------------|-----------------|
| 10              | 142             |
| I1              | 721             |
| I2              | 646             |
| I3              | 2619            |

## 2. Synthesizable Check: all flip-flops

|                                         |                                         |       |                                  |           |             |           |             |          |             |           |             |                |             | _              |             |                |             |                          |
|-----------------------------------------|-----------------------------------------|-------|----------------------------------|-----------|-------------|-----------|-------------|----------|-------------|-----------|-------------|----------------|-------------|----------------|-------------|----------------|-------------|--------------------------|
| Register Name                           | Туре                                    | ١     | Width                            | I         | Bus         | ١         | MB          | I        | AR          | I         | AS          | I              | SR          | 1              | SS          | I              | ST          | I                        |
| PC_reg<br>  PC_reg<br>  state_reg       | Flip-flop<br>  Flip-flop<br>  Flip-flop | i     | 31<br>1<br>2                     |           | Y<br>N<br>Y |           | N<br>N<br>N |          | Y<br>N<br>Y |           | N<br>Y<br>N |                | N<br>N<br>N |                | N<br>N<br>N |                | N<br>N<br>N |                          |
| Register Name                           | ========<br>  Type                      |       | =====<br>Width                   |           | ====<br>Bus |           | MB          |          | AR          |           | AS          |                | ===<br>SR   |                | SS          |                | ST          | ==<br>                   |
| mem_reg<br>  mem_reg                    | Flip-flop<br>  Flip-flop                |       | 995<br>29                        |           | Y<br>Y      |           | N<br>N      |          | Y<br>N      |           | N<br>Y      |                | N<br>N      |                | N<br>N      |                | N<br>N      | <br> <br> <br>           |
|                                         |                                         |       |                                  |           |             |           |             |          |             |           |             |                |             |                |             |                |             |                          |
| ======================================  | ======================================  |       | ======<br>Width                  | <u>-</u>  | Bus         |           | MB          |          | AR          |           | AS          |                | SR          | <u>=</u>       | SS          |                | ST          | <del></del>              |
| Register Name instruc_delay_reg         | Type<br>  Type<br>  Flip-flop           |       | ======<br>Width<br>=======<br>32 | <br> <br> | Bus<br>Y    | <br> <br> | MB<br>N     |          | AR<br>N     |           | AS<br>N     |                | SR<br>N     |                | SS<br>N     |                | ST<br>N     | <br> <br> <br> <br>      |
| ======================================= |                                         |       | ======                           |           |             |           |             |          |             |           |             |                |             | <br> <br> <br> |             |                |             | ==<br> <br>==<br> <br>== |
| ======================================= |                                         | =   = | ======                           |           | Y           |           | N           | <u> </u> | N           | <br> <br> | N           | <br> <br> <br> | N           | <br> <br> <br> |             | <br> <br> <br> | N           | ==<br> <br>              |

# 3. Design Description





- Instruction fetch and handle single cycle instructions
- Access data memory
- Wait for data memory access finished
- MUL calculations

#### **CPU Submodules**

- ImmGen: Generate different immediate values for various instructions.
- Controller: Generate control signals (e.g. ALUSrc, Branch...) and ALUOp according to different instructions.
- ALUControl: Assign ALU control input depending on ALUOp and funct3, 7.
- ALU: Implement arithmetic operations according to ALU control input
- MULDIV unit: Handle multiplications
- Reg file

### **Special Instructions**

- Jal
  - ♦ Decode opcode and use ImmGen to generate imm
  - $\Rightarrow$  PC branch = PC + imm
  - $\Leftrightarrow$  Write PC + 4 into reg
- Jalr
  - ♦ Decode opcode and use ImmGen to generate imm
  - $\Rightarrow$  Jalr = 1, PC nxt = rd1 + imm
  - $\Rightarrow$  Write PC + 4 into reg
- Auipc
  - ♦ Decode opcode and use ImmGen to generate imm
  - ♦ Use Auipc (pulled to high) signal to determine MUX value
  - $\Rightarrow$  MUX = 1, ALUresult = PC + imm
  - $\Rightarrow$  MUX = 0, ALUresult = rd1 + imm

 $\diamondsuit$ 

## **Handling Multi-cycle Instructions**

Once the CPU receives **mul** instruction, it will jump to multi-cycle state. During the calculations, use a counter to count how many cycles has passed. As soon as the counter reaches 32, pull up alu\_done (which means the calculations is done) and the FSM will change to the next state.

### 4. Work distribution Table

| Work Name   | 鄒昀樺 | 許蘊琰 |
|-------------|-----|-----|
| ImmGen      | 70% | 30% |
| Control     | 60% | 40% |
| ALU related | 30% | 70% |
| MULDIV      | 40% | 60% |
| Report      | 50% | 50% |