Name Dr. T. S. Arun Samuel

**Designation** Associate Professor

Department Electronics and Communication Engineering

Qualification M.E., Ph.D., MIE.,

Specialization VLSI, Nano Technology

Institution National Engineering College,

Kovilpatti - 628503

Mail ID / Contact No. arunsamuel2002@gmail.com

arunsamelece@nec.edu.in

7502102107

## LIST OF PUBLICATIONS

- C Usha, P Vimala, T.S.Arun Samuel, MK Pandian, "A Novel 2-D Analytical Model For The Electrical Characteristics Of A Gate-All-Around Heterojunction Tunnel Field-Effect Transistor Including Depletion Regions" Journal Of Computational Electronics 25-04-2020 | Issue 3/2020
- 2. AS Geege, P Vimala, **T.S.Arun Samuel**, N Arumugam, "Design And Analysis Of Inp And Gaas Double Gate MOSFET Transistors For Low Power Applications" ICTACT Journal On Microelectronics 5 (4), 875-879 February 2020 DOI: 10.21917/Ijme.2020.0151
- 3. P Vimala, **T.S.Arun Samuel**, "Investigation Of Cylindrical Channel Gate All Around In Ga As/Inp Heterojunction Heterodielectric Tunnel Fets" Silicon, 1-9 Sep 3, 2020
- IV Anand, T.S. Arun Samuel, P Vimala, "Modeling And Simulation Of A Dual-Material Asymmetric Hetero Dielectric-Gate TFET" Journal Of Computational Electronics, 1-13 09-08-2020 | Issue 4/2020
- PS Dhanaselvam, P Vimala, T.S.Arun Samuel, "A 2D Analytical Modeling And Simulation Of Double Halo Triple Material Surrounding Gate (DH-TMSG) MOSFET" Silicon, 1-7 July 31, 2020
- S Darwin, T.S.Arun Samuel, P Vimala, "Impact Of Two Gate Oxide With No Junction Metal Oxide Semiconductor Field Effect Transistor-An Analytical Model" Physica E: Low-Dimensional Systems And Nanostructures 118, 113803 April 2020
- AS Geege, N Armugam, P Vimala, T.S. Arun Samuel, "A Detailed Review On Double Gate And Triple Gate Tunnel Field Effect Transistors" 2020 5th International Conference On Devices, Circuits And Systems (ICDCS) 23 April 2020 DOI: 10.1109/ICDCS48716.2020.243606

- 8. M Sathish kumar, **TSA Samuel**, P Vimala, "A Detailed Review On Heterojunction Tunnel Field Effect Transistors" 2020 International Conference On Emerging Trends In Information Technology 27 April 2020 DOI: 10.1109/Ic-ETITE47903.2020.197
- 9. CA Rathi, G Rajakumar, TA Kumar, **T.S.Arun Samuel**, "Design And Development Of An Efficient Branch Predictor For An In-Order RISC-V Processor" Journal Of Nano-And Electronic Physics Vol.12 No5, 05021(4pp)(2020) Published Online 25 October 2020
- 10. S Darwin, **T.S.Arun Samuel**, "A Holistic Approach On Junctionless Dual Material Double Gate (DMDG) MOSFET With High K Gate Stack For Low Power Digital Applications" Silicon 12 (2), 393-403(2020)
- 11. P.Vimala, **T.S.Arun Samuel**, M. Karthigai Pandian, "Performance Investigation Of Gate Engineered Tri-Gate SOI Tfets With Different High-K Dielectric Materials For Low Power Applications", Silicon (Springer), Impact Factor: 1.210, First Online: 04 November 2019.
- 12. P. Vimala, **T.S. Arun Samuel**, D. Nirmal, Ajit Kumar Panda, "Performance Enhancement Of Triple Material Double Gate TFET With Heterojunction And Heterodielectric", Solid State Electronics Letters (Elsevier Publisher), Vol. 1, Pp. 64–72, Nov 2019.
- 13. S. Manikandana, N.B. Balamurugan And T.S. Arun Samuel, "Impact Of Uniform And Non- Uniform Doping Variations For Ultrathin Body Junctionless Finfets" Materials Science In Semiconductor Processing (Elsevier Publisher, Impact Factor: 2.72), Vol.104, Dec 2019.
- 14. S.Darwin, T.S.Arun Samuel And P.Vimala, "Impact Of Two Gate Oxide With No Junction Metal Oxide Semiconductor Field Effect Transistor- An Analytical Model", Physica E: Low- Dimensional Systems And Nanostructures (Elsevier Publisher, Impact Factor: 3.17), Vol. 113803, Available Online 31 October 2019.
- 15. S. Komalavalli, **T.S. Arun Samuel** And P. Vimala, "Performance Analysis Of Triple Material Tri Gate TFET Using 3D Analytical Modelling And TCAD Simulation", AEÜ International Journal Of Electronics And Communications (Elsevier Publisher, Impact Factor:2.115), Vol.110, Oct 2019.
- 16. Vimala Palanichamy, Netravathi Kulkarni And Arun Samuel T.S, "Improved Drain Current Characteristics Of Tunnel Field Effect Transistor With Hetero Dielectric Stacked Structure", International Journal Of Nano Dimension, Vol.10, No.4, Pp.413-419, July 2019.
- 17. V.Dharshana, N.B.Balamurugan And **T.S. Arun Samuel**, "An Analytical Modeling And Simulation Of Surrounding Gate TFET With An Impact Of Dual Material Gate And Stacked Oxide For Low Power Applications", Journal Of Nano Research, Impact Factor: 0.6, Vol. 57, Pp 68-76, April 2019.

- 18. Darwin.S And **Arun Samuel T.S,** A Holistic Approach On Junctionless Dual Material Double Gate (DMDG) MOSFET With High K Gate Stack For Low Power Digital Applications, Silicon (Springer), Impact Factor: 1.210, First Online: 27 March 2019.
- 19. P. Vanitha, **T.S. Arun Samuel** And D. Nirmal, "A New 2 D Mathematical Modeling Of Surrounding Gate Triple Material Tunnel FET Using Halo Engineering For Enhanced Drain Current", AEÜ International Journal Of Electronics And Communications (Elsevier Publisher) Impact Factor: 2.115, Vol.99, Pp:34-39, Feb 2019.
- 20. Darwin.S And **Arun Samuel T.S**, "Mathematical Modeling Of Junctionless Triple Material Double Gate MOSFET For Low Power Applications", Journal Of Nano Research, Impact Factor: 0.6 Vol. 56, Pp 71-79, Feb 2019.
- 21. R. Solomon Roach, N.Nirmal Singh And **T. S. Arun Samuel**, "Resource Minimization And Power Reduction Of ESPFFIR Filter Using Unified Adder/Subtractor", Analog Integrated Circuits And Signal Processing (Springer), Impact Factor: 0.8, Vol.98, No.1, Jan 2019.
- 22. D. David Neels Ponkumar, P. Jagatheeswari, T.S.Arun Samuel, "Implementation Of VIP For Bus Interface Logic Of 32-Bit Processor Using System Verilog, Journal Of Microelectronics, Electronic Components And Materials Impact Factor: 0.476, Vol. 48, No. 4, Pp.205 211, 2018.
- 23. G. Rajakumar, T.Ananth Kumar And **T.S. Arun Samuel** "IOT Based Milk Monitoring System For Detection Of Milk Adulteration", International Journal Of Pure And Applied Mathematics, Vol.118, No.9, Pp.21-32, 2018.
- 24. **T.S.Arun Samuel** And S.Komalavalli, "Analytical Modelling And Simulation Of Triple Material Quadruple Gate Tunnel Field Effect Transistors", Journal Of Nano Research, Impact Factor: 0.6, Vol. 54, Pp 146-157, 2018.
- 25. **T.S. Arun Samuel**, S. Darwin And N. Arumugam, "Design Of Adiabatic Logic Based Comparator For Low Power And High Speed Applications", ICTACT Journal On Microelectronics, Vol.3, No.1, 365-369, 2017.
- 26. R. Anand, T.S. Arun Samuel And P. Melba Mary 2017, "Improved Dynamic Response Of Isolated Full Bridge DC To DC Converter Using BATA Optimization Tuned Fuzzy Sliding Mode Controller For Solar Applications", International Journal Of Hydrogen Energy-(Elsevier), Impact Factor: 4.084 Vol. 42, Pp. 21648 -21658.
- 27. G. Rajakumar, A. Andrew Roobert, **T. S. Arun Samuel** & D. Gracia Nirmala, 2017 "Low Power VLSI Architecture Design Of BMC, BPSC And PC Scheme" Analog Integrated Circuits And Signal Processing (Springer), Impact Factor: 0.8 Vol.93, Pp.169-178.

- 28. **T.S.Arun Samuel**, N. Arumugam And S.Theodore Chandra, "Analytical Approach And Simulation Of Gan Single Gate TFET And Gate All Around TFET", ECTI Transactions On Electrical Eng., Electronics, And Communications, Vol.15, No.02, Pp. 1-7, 2017.
- 29. **T.S.Arun Samuel** And M.Karthigai Pandian, "Comparative Performance Analysis Of Multi Gate Tunnel Field Effect Transistors", Journal Of Nano Research, Impact Factor: 0.6, Vol. 41, Pp 1-8), 2016.
- 30. **T.S. Arun Samuel**, N. Arumugam And A. Shenbagavalli, "Drain Current Characteristics Of Silicon Nanowire Field Effect Transistor", ICTACT Journal On Microelectronics, Vol. 2, No.3, Pp 284-287, 2016.

- 31. Arun Samuel T.S & Helen Ramya.J, 2015, 'Potential And Electric Field Model For 18 Nm Germanium Based Dual Material Gate Tunnel Field Effect Transistor', International Journal Of Applied Engineering Research, Publisher: Research India Publications, Vol.10, No.1, Pp.253-257., 2015.
- 32. S.Rama Kalangiam And **T. S. Arun Samuel,** 2015, 'A QOS Based EQGOR Protocol For WSN And VANET, **International Journal Of Applied Engineering Research**, **Publisher: Research India Publications**, Vol.10, No.55, Pp.1762-1766.
- 33. Vanitha.P, Balamurugan.N.B, **Arunsamuel.T.S** 2015, "2-D Analytical Modeling And Simulation Of Dual Material Surrounding Gate Tunnel FET (DMSGTFET) For Diminished SCES", **International Journal Of Applied Engineering Research, Publisher: Research India Publications,** Vol.10, No.7, Pp. 18551-18564, 2015.
- 34. **Arun Samuel, TS**, Balamurugan, NB, Niranjana, T & Samyuktha, B 'Analytical Surface Potential Model With TCAD Simulation Verification For Evaluation Of Surrounding Gate TFET', **Journal Of Electrical Engineering & Technology- Impact Factor: 0.59**, Vol.9, No.2, Pp. 655-661, 2014.
- 35. **Arun Samuel, TS** & Balamurugan, NB, 'Analytical Modeling And Simulation Of Germanium Single Gate Silicon On Insulator TFET', **Journal Of Semiconductors (IOP Science)**, Vol.35, No.3, Pp.034002-1-4, 2014.
- 36. Arun Samuel, TS, Balamurugan, NB, Bhuvaneswari,S, Sharmila, D & Padmapriya, K, 'Analytical Modelling And Simulation Of Single-Gate SOI TFET For Low-Power Applications', International Journal Of Electronics (Taylor & Francis) Impact Factor:0.93, Vol. 101, No. 6, Pp.779–788, 2013.
- 37. **Arun Samuel, TS** & Balamurugan, NB, Sibitha,S, Saranya,R & Vanisri, D 2013, 'Analytical Modeling And Simulation Of Dual Material Gate Tunnel Field Effect Transistors', **Journal Of Electrical Engineering & Technology Impact Factor: 0.59**, Vol. 8, No. 6, Pp. 1481-1486.
- 38. Arun Samuel, TS & Balamurugan, NB, 'An Analytical Modeling And Simulation Of Dual Material Double Gate Tunnel Field Effect Transistor For Low Power Applications', Journal Of Electrical Engineering & Technology Impact Factor: 0.59, Vol. 9, No. 1, Pp. 247-253, 2013.