# **Members from Other University /Institutions**

## Member 4

Name: Dr.Bindu B

Designation: Associate Professor Senior

Department: School of Electronics Engineering (SENSE)

Name of the Organization/Institution: VIT University

Place: Chennai

Pin code: 600127

Email: bindu.boby@vit.ac.in

Area of Specialization: Nanoelectronics and VLSI

### **PUBLICATIONS:**

2020

- 1. Y. M. Aneesh and B. Bindu, "A Physics-based Single Event Transient Pulse Width Model for CMOS VLSI Circuits," in IEEE Transactions on Device and Materials Reliability, *doi:* 10.1109/TDMR.2020.3023285.
- 2. M. Pappiah and B. Boby, "Capacitor-less FVF low drop-out regulator with active feed-forward compensation and efficient slew-rate enhancer circuit," in *IET Circuits*, *Devices & Systems*, vol. 14, no. 6, pp. 853-859, 9 2020, doi: 10.1049/iet-cds.2019.0495.
- 3. P. Manikandan, B. Bindu, "Dual-summed flipped voltage follower LDO regulator with active feed-forward compensation," in AEU International Journal of Electronics and Communications, vol 123, 2020, 153314, ISSN 1434-8411,doi:10.1016/j.aeue.2020.153314.
- 4. P. Manikandan, B. Bindu, "A push-pulled capacitor-less FVF LDO with active feed-forward compensator, "International Journal of Electronics, DOI: 10.1080/00207217.2020.1793413,2020
- 5. K. R. Pasupathy, B. Bindu, "Sensitivity of SET Pulse-Width and Propagation to Radiation Track Parameters in CMOS Inverter Chain," in IETE Journal of Research, doi: 10.1080/03772063.2020.1787875
- 6. P. Manikandan, B. Bindu, "A Cap-less Voltage Spike Detection and Correction Circuit for Low Dropout Regulator," in Journal of Circuits, Systems and Computers, doi: 10.1142/S0218126620200091
- 7. SR Sriram, B Bindu, "A physics-based model for LER-induced threshold voltage variations in double-gate MOSFET," Journal of Computational Electronics, Vol 19,Issue 2,pp.622-630,2020

8. P Manikandan, B Bindu, "High PSR Capacitor-Less LDO with Adaptive Circuit for Varying Loads", in Journal of Circuits, Systems and Computers, vol 29, no 11, pp 2050178:1-12,2020

## 2019

- 1. Y. M. Aneesh, S. R. Sriram, K. R. Pasupathy and B. Bindu, "An Analytical Model of Single-Event Transients in Double-Gate MOSFET for Circuit Simulation," in *IEEE Transactions on Electron Devices*, vol. 66, no. 9, pp. 3710-3717, 2019, doi: 10.1109/TED.2019.2926883.
- 2. Sriram S.R., Bindu B., "Analytical modelling of random discrete traps induced threshold voltage fluctuations in double-gate MOSFET with HfO2/SiO2 gate dielectric stack, "Microelectronics Reliability, vol 99, pp 87-95,2019,ISSN 0026-2714,doi:10.1016/j.microrel.2019.04.019.
- 3. Pasupathy K.R., Bindu B., "Analysis of bipolar amplification due to heavy-ion irradiation in 45 nm FDSOI MOSFET with thin BOX and ground plane," Microelectronics Reliability, Vol 98, pp 56-62, 2019, ISSN 0026-2714, doi:10.1016/j.microrel.2019.04.018.
- 4. S. R. Sriram and B. Bindu, "Analytical Model for RDF-Induced Threshold Voltage Fluctuations in Double-Gate MOSFET," in *IEEE Transactions on Device and Materials Reliability*, vol. 19, no. 2, pp. 370-377, June 2019, doi: 10.1109/TDMR.2019.2910197.
- 5. Sriram, S.R., Bindu, B" A physics-based 3-D potential and threshold voltage model for undoped triple-gate FinFET with interface trapped charges," J Comput Electron 18, 37–45,2019,https://doi.org/10.1007/s10825-018-1260-3
- 6. Aneesh, Y. & Kr, Pasupathy & Boby, Bindu. (2019). Design and Optimization of Double-Gate MOSFET to Reduce the Effects of Single Event Transients: Proceedings of IWPSD 2017. 10.1007/978-3-319-97604-4\_91.

## 2018

- 1. Sriram, S.R., Bindu, B. Analytical model of hot carrier degradation in uniaxial strained triple-gate FinFET for circuit simulation. J Comput Electron 17, 163–171 (2018). https://doi.org/10.1007/s10825-017-1083-7
- 2. S. R. Sriram and B. Bindu, "Study of Line Edge Roughness Induced Threshold Voltage Fluctuations in Double-Gate MOSFET," 2018 15th IEEE India Council International Conference (INDICON), Coimbatore, India, 2018, pp. 1-5, doi: 10.1109/INDICON45594.2018.8987069.
- 3. S. R. Sriram and B. Bindu, "Hot Carrier Reliability in 45 nm Strained Si/relaxed Si1-xGex CMOS Based SRAM Cell," 2018 15th IEEE India Council International Conference (INDICON), Coimbatore, India, 2018, pp. 1-6, doi: 10.1109/INDICON45594.2018.8987152.

- Mohammed Aneesh Y., Pasupathy K.R., Bindu B. (2019) Design and Optimization of Double-Gate MOSFET to Reduce the Effects of Single Event Transients. In: Sharma R., Rawal D. (eds) The Physics of Semiconductor Devices. IWPSD 2017. Springer Proceedings in Physics, vol 215. Springer, Cham. https://doi.org/10.1007/978-3-319-97604-4\_91
- 2. Pasupathy K. Ramaniharan, Bindu Boby. (2017) Widening and narrowing of time interval due to single-event transients in 45 nm vernier-type TDC. IET Circuits, Devices & Systems 11:6, pages 676-681.
- 3. Pasupathy K. Ramaniharan, Bindu Boby ,"A Review on Circuit Simulation Techniques of Single-Event Transients and their Propagation in Delay Locked Loop", IETE Technical Review, vol 34,no 3,pp 276-285,2017
- 4. N. K. Subramani, J. Nallatamby, A. K. Sahoo, R. Sommet, R. Quéré and B. Bindu, "A physics based analytical model and numerical simulation for current-voltage characteristics of microwave power AlGaN/GaN HEMT," 2016 IEEE MTT-S International Microwave and RF Conference (IMaRC), New Delhi, 2016, pp. 1-4, doi: 10.1109/IMaRC.2016.7939610.
- 5. P. Manikandan and B. Bindu, "A capacitor-less low-dropout regulator (LDO) architecture for wireless application," 2017 International Conference on Nextgen Electronic Technologies: Silicon to Software (ICNETS2), Chennai, 2017, pp. 222-224, doi: 10.1109/ICNETS2.2017.8067935.
- 6. S. R. Sriram and B. Bindu, "Impact of NBTI induced variations on FinFET based Vernier delay line time to digital converter," 2017 International Conference on Nextgen Electronic Technologies: Silicon to Software (ICNETS2), Chennai, 2017, pp. 122-125, doi: 10.1109/ICNETS2.2017.8067912.

## 2016

- 1. P. Prabhu Thapaswini, R. Padma, N. Balaram, B. Bindu, V. Rajagopal Reddy,"Modification of electrical properties of Au/n-type InP Schottky diode with a high-k Ba0.6Sr0.4TiO3 interlayer," Superlattices and Microstructures, vol 93, 2016, pp 82-91, ISSN 0749-6036,doi:10.1016/j.spmi.2016.03.010.
- 2. A Narendiran, K Akhila, B Bindu," A Physics-Based Model of Double-Gate Tunnel FET for Circuit Simulation," IETE Journal of Research, vol 62, no 3,pp 387-393,2016
- 3. Sriram S.R., Bindu B.," Impact of NBTI induced variations on delay locked loop multi-phase clock generator," Microelectronics Reliability, vol 60, pp 33-40, 2016, ISSN 0026-2714, doi:10.1016/j.microrel.2016.02.002.

- 1. Keerthi Kumar M, Pasupathy K.R and Bindu B, "Design of FinFET based All-Digital DLL for multiphase clock generation," 2015 Annual IEEE India Conference (INDICON), New Delhi, 2015, pp. 1-4, doi: 10.1109/INDICON.2015.7443371.
- 2. S. Tayenjam, S. R. Sriram and B. Bindu, "Design of FinFET based frequency synthesizer," *2015 Annual IEEE India Conference (INDICON)*, New Delhi, 2015, pp. 1-5, doi: 10.1109/INDICON.2015.7443369.
- 3. KR Pasupathy, B Bindu,"Low power, high speed carbon nanotube FET based level shifters for multi-V DD Systems-On-Chips," Microelectronics Journal, vol 46,no 12, pp 1269-1274, 2015.