# **Shakti C-Class Multicore Verification**

Megna Premkumar (Guided by Prof. Kamakoti V, mentored by Lavanya J.)

## I. INTRODUCTION

The Shakti C-Class is a controller class processor featuring a 5-stage in-order design with support for a Unit Memory Management (MMU). architecture is capable of running full-fledged operating systems such as Linux. The processor supports the standard RV64GCSUN ISA. When instantiated with four C-Class cores, a multicore configuration is achieved. This configuration utilizes the OpenSMART Network-on-Chip (NoC) with criticality as the underlying fabric. For cache coherency, the MSI protocol is employed alongside a customized bus protocol. Additionally, a 256KB Block RAM (BRAM) is used as a substitute for the main memory. Ensuring the correct functioning of a processor is one of the cornerstones of the modern development. microprocessor verification is used for this purpose. In this paper, I present some tests for verification of Shakti C-Class Multicore.

## II. RISCV-DV

open-source, Python-based RISCV-DV is an instruction generator designed for the verification of RISC-V processors. It supports multiple hardware threads and generates tests where each test produces a program with distinct assembly instructions for each hardware thread (hart ID). RISCV-DV tests also offer co-simulation support with Spike, Instruction Set Simulator (ISS). For verification, I conducted simulations using Spike, which emulates an ideal RISC-V core, and compared the results with simulations from the Shakti core. Spike simulation of Shakti C-Class with the generated assembly programs.

## III. PYGEN

RISCV-DV is a purely Python based open-source instruction generator for RISC-V processor verification. It uses PyVSC as the main library for randomization and coverage collection. There are tests specific to the ISA, which can be modified using the *target* argument. The argument *simulator* is chosen as *Pyflow* which invokes the python generator. The script which is used to generate the tests is run.py. The test can be specified using the argument *test*. Finally, the command used to run a single test is:

python3 run.py --test=riscv\_arithmetic\_basic\_test
--simulator=pyflow

*run.py* imports all of the source files from *pygen*. This script generates a command to compile riscv\_base\_instr\_test.py like this:

megna@Hegna:~/riscv-dv\$ python3 /home/megna/riscv-dv/pygen/pygen\_src/test/riscv instr\_base\_tes
t.py --num\_of\_tests=2 --start\_idx=0 --asm\_file\_name=arithmetic\_basic\_test/asm\_test/sub4/riscv\_
arithmetic\_basic\_test --log\_file\_name=arithmetic\_basic\_test/sim\_riscv\_arithmetic\_basic\_test 0.
log --target=multi\_harts --gen\_test=riscv\_instr\_base\_test --seed=1680611290 --instr\_cnt=500
0 --num\_of\_sub\_program=4 --directed\_instr\_0-riscv\_int\_numeric\_corner\_stream,4 --no\_fence=1 --no\_odata\_page=1 --no\_branch\_jump=1 --boot\_mode=m --no\_csr\_instr=1

Fig.1: Command used to run riscv\_base\_instr\_test.py

This command calls the functions inside the class riscv asm program gen() which is defined in the file *riscv\_asm\_program\_gen.py*. This creates the main assembly program for all hart. Main program has separate assembly instructions for every hart ID. The threads have the same boot address and jump to the section according to the hart ID. The number of harts can be modified by setting the value **NUM HARTS** as 4 in the riscv\_core\_setting.py. It is also used to create sub programs for every hart based on the value given to argument *num\_of\_sub\_programs* command. The argument *num\_of\_tests* is used to one or more test programs for a given riscv-dv test. In riscv\_instr\_base\_test.py, multiprocessing module in python is used to generate these tests parallelly.

# IV. NUM\_OF\_SUB\_PROGRAMS

Issue with the tests was when the *num\_of\_sub\_programs* was non zero. The test generation failed and assembly instructions were not generated.

The class riscv\_asm\_program\_gen() has the function gen\_program which generates the main program. It calls the function gen\_sub\_program which takes number of harts and number of sub programs as arguments. Then after the subprograms are generated, it calls another function gen\_callstack which takes the following arguments: main\_program, sub\_program, sub\_program\_name, and num\_sub\_program.

An object named *callstack\_gen* is used, to create a random or structured call flow involving the main program and sub-programs. This object points to the class *riscv\_callstack\_gen()*. There are two specific functions defined inside the class *riscv\_callstack\_gen* which caused the issue:

□ problem\_definition() – This function is used to create a range of sub program IDs, which

is then randomised by the function randomize().

□ randomize() – This function is used to randomize the unique sub program IDs.

The function <code>gen\_callstack.randomize()</code> is failing because problem\_definition isn't called before using <code>randomize()</code>, and therefore range of subprogram IDs likely remains empty. Thus, it creates error trying to randomize an empty list. After calling the function <code>problem\_definition()</code> before <code>randomize()</code>, the error got fixed and the test generated sub programs for every hart.

#### V. TEST GENERATION

Simulator used to run instruction generator is *pyflow*. This command is used to run the simulator to generate assembly instructions.

python3 run.py --test=riscv\_arithmetic\_basic\_test -simulator=pyflow --steps gen

After running this command, it generates another command to run the file *riscv\_instr\_base\_test.py*.

```
| Tue, 21 May 2024 16:36:11 INFO | Tue, 21 May 2024 16:36:11 INFO
```

Fig. 2: Running the pyflow simulator

```
megna@Megna:~/riscv-dv$ python3 /home/megna/riscv-dv/pygen/pygen_src/test/riscv_instr_base_test.py --num_of_tests=2 --start_idx=0 --asm_file_name=arithmetic_basic_test/asm_test/sub4/riscv_arithmetic_basic_test-1.log_file_name=arithmetic_basic_test/sim_riscv_arithmetic_basic_test_0.log_--train_test_0.log_--train_test_0.log_--train_test_0.log_--train_test_0.log_--train_test_0.log_--train_test_0.log_--train_test_0.log_--train_test_0.log_--train_test_0.log_--train_test_0.log_--train_test_0.log_--train_test_0.log_--train_test_0.log_--train_test_0.log_--train_test_0.log_--train_test_0.log_--train_test_0.log_--train_test_0.log_--train_test_0.log_--train_test_0.log_--train_test_0.log_--train_test_0.log_--train_test_0.log_--train_test_0.log_--train_test_0.log_--train_test_0.log_--train_test_0.log_--train_test_0.log_--train_test_0.log_--train_test_0.log_--train_test_0.log_--train_test_0.log_--train_test_0.log_--train_test_0.log_--train_test_0.log_--train_test_0.log_--train_test_0.log_--train_test_0.log_--train_test_0.log_--train_test_0.log_--train_test_0.log_--train_test_0.log_--train_test_0.log_--train_test_0.log_--train_test_0.log_--train_test_0.log_--train_test_0.log_--train_test_0.log_--train_test_0.log_--train_test_0.log_--train_test_0.log_--train_test_0.log_--train_test_0.log_--train_test_0.log_--train_test_0.log_--train_test_0.log_--train_test_0.log_--train_test_0.log_--train_test_0.log_--train_test_0.log_--train_test_0.log_--train_test_0.log_--train_test_0.log_--train_test_0.log_--train_test_0.log_--train_test_0.log_--train_test_0.log_--train_test_0.log_--train_test_0.log_--train_test_0.log_--train_test_0.log_--train_test_0.log_--train_test_0.log_--train_test_0.log_--train_test_0.log_--train_test_0.log_--train_test_0.log_--train_test_0.log_--train_test_0.log_--train_test_0.log_--train_test_0.log_--train_test_0.log_--train_test_0.log_--train_test_0.log_--train_test_0.log_--train_test_0.log_--train_test_0.log_--train_test_0.log_--train_test_0.log_--train_test_0.log_--train_test_0.log_--train_test_0.log_--train_test
```

Fig. 3: Command generated after compiling run.py

The command in Fig.3 is generated and it can be run independently after modifying the *no\_of\_tests*, *num\_of\_sub\_programs*, *instr\_cnt*, etc. After the assembly test programs are generated, we can use this command to get a binary file –

riscv64-unknown-elf-gcc -nostartfiles -T link.ld riscv\_arithmetic\_basic\_test\_0.S

#### VI. SPIKE SIMULATION

Spike, the RISC-V ISA Simulator, implements a functional model of one or more RISC-V harts. Spike simulation results are used to compare with Shakti's results for verification.

The previous command will create a binary file *a.out*. This file can be used to run on spike using the

following command. This will create the log file named as *spike.log*. -p4 is a flag to simulate 4 cores.

After running on spike, we can generate a dump file which can be used for comparison with the shakti's dump file. The command use is –

spike -1 --log=spike.dump -p4 a.out

#### VI. EXECUTION ON SHAKTI MULTICORE

The assembly tests cannot be directly run on shakti cpu. The test has to be converted into hex files using the elf2hex command. Now, in order for the shakti's out executable to work the following files are requires in addition to the *boot.LSB*, *boot.MSB*, and *boot.mem* files.

elf2hex 8 33554432 a.out 2147483648 > code.mem

Then the following command will generate dump of shakti's execution –

./out +rtldump

The multiharts are simulated on shakti multicore setup and *rtl.0 dump*, *rtl.1 dump*, *rtl.2 dump*, *rtl.3.dump* files are generated for the respective cores

#### VII. SPIKE DUMP VS SHAKTI DUMP

Spike is a simulator which simulates an ideal RISC-V core. After the tests are run on spike, log and memory dump files are obtained. The log files are used to find the coverage of the tests. Coverage refers to the extent to which your test addresses different functionalities of the core being tested. The memory dump is used to verify the Shakti multicore setup. The tests are run on shakti multicore and it's dump files are compared against the spike's dump files.

### VII. TESTS

There are several tests in the *baselist.yaml*. Each test case employed for verification is likely to stimulate distinct functionalities within the assembler. The generated assembly code will tend to vary based on the constructs incorporated into the test. Here are some tests which I used for verifying.

# A) RISCV\_ARITHMETIC\_BASIC\_TEST:

Is specifically designed to generate assembly instructions for basic arithmetic operations on an RISC-V processor. It's configurable for different RISC-V instruction set variants (e.g., RV32I, RV64I, multiharts). The test generates assembly instructions for fundamental arithmetic operations like addition, subtraction, multiplication and division.

However, it has support only for RV32I/64I Base Integer, RV32M/64M Multiply and RV32C/64C Compressed extensions. As it doesn't support RV32F/64F Floating – Point extension, it may not cover more advanced arithmetic features like overflow handling or floating-point operations.

The following command is used to generate arithmetic basic tests using *pyflow*.

python3 run.py --test=riscv\_arithmetic\_basic\_test --simulator=pyflow --steps gen

Based on the *num\_of\_tests*, it will generate that many number of assembly tests with given instruction count named as *riscv\_arithmetic\_* 

basic\_test\_0.S and riscv\_arithmetic\_basic\_test\_1.S and so on

Benefits of riscv\_arithmetic\_basic\_test:

- ☐ Verifies the correct functionality of the RISC-V processor's arithmetic unit by providing basic coverage for arithmetic operations.
- ☐ Building block for more complex verification tests involving arithmetic.

# B) RISCV\_JUMP\_STRESS\_TEST:

Is specifically designed to generate assembly instructions that stress-test the jump functionality of an RISC-V processor. It is configurable for RISCV-Instruction Set variants like RV32/64. The test generates a large number (stressful amount) of assembly instructions for various jump types supported by the target like unconditional jumps (e.g., JAL, JALR), conditional jumps (e.g., BEQ, BNE, BLT, BGE), etc.

The following command is used to generate jump stress tests using *pyflow*.

python3 run.py --test=riscv\_jump\_stress \_test --simulator=pyflow --steps gen

Based on the *num\_of\_tests*, it will generate that many number of assembly tests with given instruction count named as *riscv\_jump\_stress\_* 

test\_0.S and riscv\_jump\_stress\_test\_1.S and so on.

The spike and Shakti dump files are generated using the commands mentioned before.

Benefits of *riscv\_jump\_stress\_test*:

☐ Helps identify issues in the processor's jump logic, especially under stressful conditions with many jumps or complex control flow and handling branch instructions.

These assembly files are converted into a binary file to simulate on spike using –

```
riscv64-unknown-elf-gcc -nostartfiles -T link.ld riscv_arithmetic_basic_test_0.S spike -1 --log=spike.log -p4 a.out
```

```
spike -1 --log=spike.dump -p4 a.out
```

Now, the binary file *a.out* has to be converted into hex files to be executed on Shakti multicore setup using the following command -

```
elf2hex 8 33554432 a.out 2147483648 > code.mem /out +rtldump
```

This execution will create dump files like *rtl.0* dump, *rtl.1 dump*, *rtl.2 dump*, *rtl.3* dump separately for each hart.

## VIII. COMPARISION OF DUMP FILES

The spike.log created will create one single file with memory traces of all 4 cores. A python script *gendump.py* is used to separately obtain memory dump for each core. Now the memory dump file for each core is compared using a python script *diff.py* (it uses the *diff* command) to compare and store the difference in another file.

Fig. 4: The machine instructions which are different

In Fig. 4, the CSR registers seem to have mismatches as the machine instructions are dependent on the CPU architecture. It will be conveyed to the design team for debugging to confirm if it is a RTL bug or not. All other instructions tested seem to be functioning as expected, as there are no reported mismatches.

# IX. TEST COVERAGE

Coverage is crucial in verification because it provides a metric for how thoroughly you've tested a design, particularly in the context of hardware verification especially like using RISC-V DV tests. By analysing coverage metrics, you can create tests specifically targeting those functionalities.

Coverage for *riscv\_arithmetic\_basic\_test*:

The spike.log file is used to create the coverage report using the following command –

python3 cov.py -dir arithmetic\_basic\_test/asm\_test/ -- simulator pyflow -enable\_visualization

In Fig. 5, the number of groups in the table indicate the number of different instructions used in the tests. For example, in *the riscv\_arithmetic\_basic* 

\_test all basic arithmetic instructions are used except for floating point instructions and jump instructions. As you can see in Fig. 6, the coverage scores for floating and jump instrucions are 0.

| Groups Coverage Summary<br>Total groups in report: 147 |                |                           |  |  |
|--------------------------------------------------------|----------------|---------------------------|--|--|
| SCORE                                                  | +<br>  WEIGHT  | ++<br>  NAME              |  |  |
| 18.75                                                  | +======<br>  1 | +=======++<br>  opcode_cg |  |  |
| 19.7917                                                | +<br>  1       | csrrw_cg                  |  |  |
| 60                                                     | <br>  1        | rv32i_misc_cg             |  |  |
| 50                                                     | 1              | mepc_alignment_cg         |  |  |
| 35.1562                                                | 1              | beq_cg                    |  |  |
| 0                                                      | 1              | jal_cg                    |  |  |
| 26.0417                                                | 1<br>  1       | lui_cg                    |  |  |
| 47.7679                                                | 1 1            |                           |  |  |

Fig. 5: Coverage report for riscv\_arithmetic\_basic\_test

|    |   | +   | +                 |
|----|---|-----|-------------------|
| į. | 0 | 1   | flw_cg            |
|    | 0 | 1   | fld_cg            |
| 1  | 0 | 1   | fsw_cg            |
| 1  | 0 | 1   | fadd_s_cg         |
| 1  | 0 | 1   |                   |
|    | 0 | 1   | <br>  fsub_s_cg   |
| 1  | 0 | 1 1 | ++<br>  fsub_d_cg |
| 1  | 0 | 1   | +<br>  fmul_s_cg  |
|    | 0 | 1   | ++<br>  fmul_d_cg |
| +  |   | +   | tt                |

Fig. 6: The floating-point instructions having score 0

Coverage for riscv\_jump\_stress\_test:

The *spike.log* file is used to create the coverage report using the following command –

python3 cov.py -dir jump\_test/asm\_test/ --simulator pyflow -enable\_visualization

In Fig. 7, in *riscv\_jump\_stress\_test* all jump instructions are used. The jump instruction scores are non-zero.

| Groups Coverage Summary     |          |                          |  |  |
|-----------------------------|----------|--------------------------|--|--|
| Total groups in report: 147 |          |                          |  |  |
| SCORE                       | WEIGHT   | NAME                     |  |  |
| 21.875                      | 1 1      |                          |  |  |
| 19.7917                     | 1        | csrrw_cg                 |  |  |
| 80                          | 1        | <br>  rv32i_misc_cg      |  |  |
| 50                          | 1        | +<br>  mepc_alignment_cg |  |  |
| 48.0469                     | +<br>  1 | ++<br>  beq_cg           |  |  |
| +<br>  50.7812              | +<br>  1 | +                        |  |  |
| 26.0417                     | +<br>  1 | ++<br>  lui_cg           |  |  |
| +                           | +        | ++                       |  |  |

Fig. 7: Coverage report for riscv\_jump\_stress\_test

#### X. REFERENCES

- [1] https://github.com/chipsalliance/riscv-dv
- [2] https://gitlab.com/shaktiproject/saferv/-/tree/master/multi-core
- [3] https://github.com/riscv-software-src/riscv-isa-sim