Release 14.7 par P.20131013 (nt64)

Copyright (c) 1995-2013 Xilinx, Inc. All rights reserved.

DESKTOP-KU30KCB:: Sat Jun 23 18:58:32 2018

par -w -intstyle ise -ol high -mt off core\_m\_map.ncd core\_m.ncd
core m.pcf

Constraints file: core m.pcf.

Loading device for application Rf\_Device from file '6slx9.nph' in environment C:\xilinx\14.7\ISE DS\ISE\.

"core\_m" is an NCD, version 3.2, device xc6slx9, package tqg144, speed -3

Initializing temperature to 85.000 Celsius. (default - Range: 0.000 to 85.000 Celsius)

Initializing voltage to 1.140 Volts. (default - Range: 1.140 to 1.260
Volts)

INFO:Par:282 - No user timing constraints were detected or you have set the option to ignore timing constraints ("par

-x"). Place and Route will run in "Performance Evaluation Mode" to automatically improve the performance of all

internal clocks in this design. Because there are not defined timing requirements, a timing score will not be

reported in the PAR report in this mode. The PAR timing summary will list the performance achieved for each clock.

Note: For the fastest runtime, set the effort level to "std". For best performance, set the effort level to "high".

Device speed data version: "PRODUCTION 1.23 2013-10-13".

## Device Utilization Summary:

| Slice Logic Utilization:                |     |       |           |
|-----------------------------------------|-----|-------|-----------|
| Number of Slice Registers: 1%           | 168 | out c | of 11,440 |
| Number used as Flip Flops:              | 168 |       |           |
| Number used as Latches:                 | 0   |       |           |
| Number used as Latch-thrus:             | 0   |       |           |
| Number used as AND/OR logics:           | 0   |       |           |
| Number of Slice LUTs: 1%                | 92  | out o | of 5,720  |
| Number used as logic: 1%                | 49  | out o | of 5,720  |
| Number using O6 output only:            | 19  |       |           |
| Number using O5 output only:            | 0   |       |           |
| Number using O5 and O6:                 | 30  |       |           |
| Number used as ROM:                     | 0   |       |           |
| Number used as Memory: 2%               | 39  | out o | of 1,440  |
| Number used as Dual Port RAM:           | 0   |       |           |
| Number used as Single Port RAM:         | 0   |       |           |
| Number used as Shift Register:          | 39  |       |           |
| Number using O6 output only:            | 7   |       |           |
| Number using O5 output only:            | 0   |       |           |
| Number using 05 and 06:                 | 32  |       |           |
| Number used exclusively as route-thrus: | 4   |       |           |
| Number with same-slice register load:   | 4   |       |           |
| Number with same-slice carry load:      | 0   |       |           |
| Number with other load:                 | 0   |       |           |

Slice Logic Distribution:

| Number of occupied Slices: 2%          | 40  | out | of | 1,430  |
|----------------------------------------|-----|-----|----|--------|
| Number of MUXCYs used: 1%              | 8   | out | of | 2,860  |
| Number of LUT Flip Flop pairs used:    | 105 |     |    |        |
| Number with an unused Flip Flop: 2%    | 3   | out | of | 105    |
| Number with an unused LUT: 12%         | 13  | out | of | 105    |
| Number of fully used LUT-FF pairs: 84% | 89  | out | of | 105    |
| Number of slice register sites lost    |     |     |    |        |
| to control set restrictions:           | 0   | out | of | 11,440 |

A LUT Flip Flop pair for this architecture represents one LUT paired with

one Flip Flop within a slice. A control set is a unique combination of

clock, reset, set, and enable signals for a registered element.

The Slice Logic Distribution report is not meaningful if the design is

over-mapped for a non-slice resource or if Placement fails.

## IO Utilization:

| Number<br>52% | of bonded IOBs:         | 54 | out | of | 102 |
|---------------|-------------------------|----|-----|----|-----|
| Specific      | Feature Utilization:    |    |     |    |     |
| Number        | of RAMB16BWERs:         | 0  | out | of | 32  |
| Number        | of RAMB8BWERs:          | 0  | out | of | 64  |
| Number<br>0%  | of BUFIO2/BUFIO2_2CLKs: | 0  | out | of | 32  |

| Number of BUFIO2FB/BUFIO2FB_2CLKs:        | 0 out of | 32  |
|-------------------------------------------|----------|-----|
| Number of BUFG/BUFGMUXs:                  | 1 out of | 16  |
| Number used as BUFGs:                     | 1        |     |
| Number used as BUFGMUX:                   | 0        |     |
| Number of DCM/DCM_CLKGENs: 0%             | 0 out of | 4   |
| Number of ILOGIC2/ISERDES2s: 0%           | 0 out of | 200 |
| Number of IODELAY2/IODRP2/IODRP2_MCBs: 0% | 0 out of | 200 |
| Number of OLOGIC2/OSERDES2s:              | 0 out of | 200 |
| Number of BSCANs:                         | 0 out of | 4   |
| Number of BUFHs:                          | 0 out of | 128 |
| Number of BUFPLLs:                        | 0 out of | 8   |
| Number of BUFPLL_MCBs: 0%                 | 0 out of | 4   |
| Number of DSP48A1s:                       | 1 out of | 16  |
| Number of ICAPs: 0%                       | 0 out of | 1   |
| Number of MCBs:                           | 0 out of | 2   |
| Number of PCILOGICSEs:                    | 0 out of | 2   |
| Number of PLL_ADVs:                       | 0 out of | 2   |
| Number of PMVs:                           | 0 out of | 1   |
| Number of STARTUPs: 0%                    | 0 out of | 1   |

Number of SUSPEND SYNCs: 0 응

0 out of 1

Overall effort level (-ol): High

Router effort level (-rl): High

Starting initial Timing Analysis. REAL time: 3 secs

Finished initial Timing Analysis. REAL time: 3 secs

Starting Router

Phase 1: 787 unrouted; REAL time: 4 secs

Phase 2 : 519 unrouted; REAL time: 4 secs

Phase 3: 85 unrouted; REAL time: 5 secs

Phase 4: 85 unrouted; (Par is working to improve performance)

REAL time: 5 secs

Updating file: core m.ncd with current fully routed design.

Phase 5 : 0 unrouted; (Par is working to improve performance)

REAL time: 6 secs

Phase 6: 0 unrouted; (Par is working to improve performance)

REAL time: 6 secs

Phase 7: 0 unrouted; (Par is working to improve performance)

REAL time: 6 secs

```
Phase 8 : 0 unrouted; (Par is working to improve performance)
REAL time: 6 secs
Phase 9: 0 unrouted; (Par is working to improve performance)
REAL time: 6 secs
Phase 10 : 0 unrouted; (Par is working to improve performance)
REAL time: 6 secs
Total REAL time to Router completion: 6 secs
Total CPU time to Router completion: 5 secs
Partition Implementation Status
-----
 No Partitions were found in this design.
_____
Generating "PAR" statistics.
INFO:Par:459 - The Clock Report is not displayed in the non timing-
driven mode.
Timing Score: 0 (Setup: 0, Hold: 0)
Asterisk (*) preceding a constraint indicates it was not met.
  This may be due to a setup or hold violation.
_____
 Constraint
                                      | Check | Worst Case
| Best Case | Timing | Timing
                                                  Slack
| Achievable | Errors | Score
```

-----

\_\_\_\_\_

Autotimespec constraint for clock net acl | SETUP N/A| 2.902ns| N/A| 0

k\_BUFGP | HOLD | 0.326ns| | 0 |

-----

\_\_\_\_\_

All constraints were met.

INFO: Timing: 2761 - N/A entries in the Constraints List may indicate that the

constraint is not analyzed due to the following: No paths covered by this

constraint; Other constraints intersect with this constraint; or This

constraint was disabled by a Path Tracing Control. Please run the Timespec

Interaction Report (TSI) via command line (trce tsi) or Timing Analyzer GUI.

Generating Pad Report.

All signals are completely routed.

Total REAL time to PAR completion: 6 secs

Total CPU time to PAR completion: 5 secs

Peak Memory Usage: 4502 MB

Placer: Placement generated during map.

Routing: Completed - No errors found.

Number of error messages: 0

Number of warning messages: 0

Number of info messages: 2

Writing design to file core\_m.ncd

PAR done!