# <u>SynthWorks</u>

**VHDL** Training Experts

# VHDL Types and Operators **Quick Reference**

### 1. Packages & Libraries

| Usage                                     | Abbr.  | Source    |
|-------------------------------------------|--------|-----------|
| Library ieee ;                            |        |           |
| use std. <b>standard</b> .all; *          | std    | IEEE      |
| ieee.std_logic_1164.all;                  | 1164   | IEEE      |
| use ieee.numeric_std.all;                 | ns     | IEEE      |
| use ieee.numeric_std_unsigned.all;        | nsu    | IEEE      |
| use ieee. <b>std_logic_arith</b> .all;    | sla    | Shareware |
| use ieee. <b>std_logic_unsigned</b> .all; | slu    | Shareware |
| use std. <b>textio</b> .all;              | textio | IEEE      |
| use ieee. <b>std_logic_textio</b> .all;   | -      | Shareware |
|                                           |        |           |

VHDL-2008 adds packages for fixed and floating point.

libraries work and std are implicitly referenced \* package std.standard is implicitly referenced

Packages are augmented with tool specific directives, hence, only use packages provided by your tool vendor.

#### 2. Values of std ulogic, std logic

| .0. | Uninitialized, default value at elaboration |
|-----|---------------------------------------------|
| 'X' | Unknown / Synthesis also Don't Care         |
| '0' | Logic 0 / Driven                            |
| '1' | Logic 1 / Driven                            |
| 'Z' | Tristate / High Impedance                   |
| 'W' | Resistive Unknown                           |
| 'L' | Pull Down / Weak 0                          |
| 'H' | Pull-up / Weak 1                            |
| •   | Don't care                                  |

## 3 Common Types

| o. Common Types          |                                               |               |
|--------------------------|-----------------------------------------------|---------------|
| Type / Abbreviation      | <u>Value</u>                                  | <u>Origin</u> |
| std_ulogic / sul         | Base Type                                     | 1164          |
| std_ulogic_vector / sulv | array of std_ulogic                           | 1164          |
| std_logic / sl           | resolved std_ulogic                           | 1164          |
| std_logic_vector / slv   | array of std_logic                            | 1164          |
| signed / sv              | array of std_logic                            | ns, sla       |
| unsigned / uv            | array of std_logic                            | ns, sla       |
| integer / int            | -(2 <sup>31</sup> - 1) to 2 <sup>31</sup> - 1 | std           |
| natural / int0+          | 0 to 2 <sup>31</sup> - 1                      | std           |
| line                     | access string                                 | textio        |
|                          |                                               |               |

type StateType is (S0, S1, S2, S3); Enumerated

#### 4. Assigning Values

<= '1' ;

| B_slv <= "1111" ; string literal                          |
|-----------------------------------------------------------|
| C_slv <= <b>x"F"</b> ; hex. 4 bits per character          |
| D_slv5 <= '1' & <b>x"F"</b> ; 5 bit object                |
| E_slv5 <= <b>5x"1f"</b> ; VHDL-2008, 5 bit object         |
| F_slv <= (others => '1') ; aggregate                      |
| $G_slv(0) \leftarrow '1' ;index$                          |
| H_slv(0 to 1) <= <b>"01"</b> ; slice                      |
| L_int <= 15 ; universal integer                           |
| M_int <= 16#F# ; base literal (16 = base)                 |
| <pre>N_bool &lt;= TRUE ; boolean only true or false</pre> |

-- Character literal

#### 5. Common Attributes

signal A: unsigned(7 downto 0);

| Array Attribute             | Result         | Value / Meaning                                  |
|-----------------------------|----------------|--------------------------------------------------|
| A'length                    | value          | 8                                                |
| A'range                     | range          | 7 downto 0                                       |
| A'reverse_range             | range          | 0 to 7                                           |
| A' <b>left</b>              | value          | 7                                                |
| A'right                     | value          | 0                                                |
| Signal Attribute<br>S'event | Result<br>bool | <u>Value / Meaning</u><br>True if signal changed |

#### 6. VHDL Operators

| Logic | and, or, nand, nor, xor, xnor                      |
|-------|----------------------------------------------------|
| Comp  | =, /=, <, <=, >, >=                                |
| Shift | <u>sll, srl, sla, sra, rol, ror</u>                |
| Add   | +, -                                               |
| Sign  | +, -                                               |
| Mult  | *, /, mod, rem                                     |
| Misc  | **, abs, not, <u>and, or, nand, nor, xor, xnor</u> |
|       |                                                    |

Precedence increases from logic to misc. Underlined items are VHDL-2008.

## 7. Strong Typing and Assignments

Size and type of target (right) must equal size and type of expression (left). For the array-based types, each operation has a specific sized result. VHDL operators allow multiple implementations for different types (overloading).

## 8. Logic operators = Logic Gates

Separate operators with parentheses when using different operators (except not) or non-associative operators (nand, nor).

| <u>Legal:</u>                                | <u>lllegal:</u>       |
|----------------------------------------------|-----------------------|
| $\overline{Z} \le \overline{A}$ and B and C; |                       |
| Z <= (A and B) or C ;                        | Z <= A and B or C ;   |
| Z <= (A nand B) nand C;                      | Z <= A nand B nand C; |
| Z <= not A and B;                            |                       |
| $Z \le (not A)$ and $B$ ;                    |                       |
|                                              |                       |

Array must be the same length. Arrays are handled bit-wise from left to right, independent of indices.

#### Overloading

|              | <del></del>  | _             |                |              |
|--------------|--------------|---------------|----------------|--------------|
| <u>Left*</u> | <u>Right</u> | <u>Return</u> | <u>Package</u> | <u>Notes</u> |
| bool         | bool         | bool          | std            |              |
| sul          | sul          | sul           | 1164           | 1 also sl    |
| slv          | slv          | slv           | 1164           |              |
| sulv         | sulv         | sulv          | 1164           |              |
| uv           | uv           | uv            | ns             | not in sla   |
| SV           | SV           | SV            | ns             | not in sla   |
|              |              |               |                |              |

<sup>\*</sup> Not operator only has a right value.

#### 9. General Numeric Overloading

The general sense of overloading for Comparison, Addition, and Multiplication is summarized below. The arrays must be the same type (either uv, sv, or slv).

| Left  | Right | Return | <u>Package</u> | Notes |
|-------|-------|--------|----------------|-------|
| Array | Array | Array  | ns, sla, slu   | 2     |
| Array | int   | Array  | ns, sla, slu   | 2, 3  |
| int   | Array | Array  | ns, sla, slu   | 2, 3  |

#### 10. Comparison

#### 10.1 Comparisons Return Boolean

Use a conditional to create an appropriate value:

$$Z \le '1' \text{ when } (A > B) \text{ else '0'};$$

#### 10.2 Comparisons only match identical values Hence, comparing to '-' is invalid:

-- Dec1 <= '1' when Addr = "11---0" else '0'; --illegal Instead split up the expression as follows:

Dec1 <= '1' when (Addr(5 downto 4) = "11" and Addr(0) = '0') else '0';

## **10.3 Overloaded Comparison Operators**

When using packages ns. sla, and slu, array comparisons are treated numerically.

## 10.4 \* Implicit Definitions

In addition to the general numeric overloading for sv, uv, and slv, the following overloading also exists:

| <u>Left</u> | <u>Right</u> | Return | <u>Package</u> | <u>Notes</u> |
|-------------|--------------|--------|----------------|--------------|
| sul         | sul          | bool   | implicit       | 1, *         |
| sulv        | sulv         | bool   | implicit       | *            |
| slv         | slv          | bool   | implicit       | *            |

For the ordering operators (<, <=, >, >=), the left most type values are smaller than right most values. Hence, implicitly for std logic, '0' < '1' < 'L' < 'H'

Use type unsigned or signed, package slu, or functions TO X01 to avoid this issue.

## 10.5 Std Match = comparison with don't care Std match does comparisons and understands '-'. It is

in package NS and is supported for sul, slv, sulv, uv, sv.

Dec1 <= '1' when std match(Addr,"11---0") else '0';

#### 11. Shift Operators

With VHDL-2008, shift operators are implemented for std logic family of types.

```
Y uv <= A_uv sll 1 ;
Y_slv <= A(6 downto 0) & '0'; --SLL 1
Z_uv <= A_uv srl 1 ;</pre>
Z_slv <= '0' & A(7 downto 1); --SRL1</pre>
SSR <= A(7) & A(7 downto 1); -- SRA 1
SIR <= SI sl & A(7 downto 1); -- Shift In
```

#### 12. Addition

For addition and subtraction, always use the + and operators (never gate logic). The size of the result equals the size of the largest array input. A short input array is extended appropriately for the type.

#### Overloading, beyond general numeric overloading

| <u>Left</u> | <u>Right</u> | <u>Return</u> | <u>Package</u>      | <u>Notes</u> |
|-------------|--------------|---------------|---------------------|--------------|
| array       | sul          | array         | sla, <i>ns, nsu</i> | 1            |
| sul         | array        | array         | sla, <u>ns, nsu</u> | 1            |

Facilitates Add with Carry or counter with count enable:

Y uv  $\leq$  A uv + B uv + Cin sl; IncVal <= IncReg + CountEn;</pre>

#### 13. Multiplication

NS supports the general numeric overloading. SLA and slu only support array with array. For array with array, the size of result equals the sum of the size of the two array inputs. Array with integer is not useful since the size of the result is 2X the array input.

#### 14. Misc Operators: - abs

| <u>Function</u> | <u>In</u> | Rtn | <u>Pkg</u> | <u>Notes</u> |
|-----------------|-----------|-----|------------|--------------|
| -               | SV        | sv  | ns , sla   | 2            |
| abs             | SV        | SV  | ns . sla   | 2            |

## 15. Summary of Result Sizes

| <u>Operation</u> | Result Size                   |
|------------------|-------------------------------|
| "10101010"       | number of bits in array       |
| X"AA"            | 4 x number of characters      |
| A_slv8           | A_slv8'length                 |
| C5 & D3          | C5'length + D3'length         |
| A8 and B8        | D8'length (= E8'length)       |
| A8 > B8          | Boolean                       |
| A8 > 10          | Boolean                       |
| A8 + B8          | maximum(A8'length, B8'length) |
| A8 + 10          | A8'length                     |
| A8 * B8          | A8'length + B8'length         |
| A8 * 10          | 2 * A8'length                 |

## 16. Notes for Overloaded Operators

#### 16.1 std ulogic

Since std\_logic automatically converts to std\_ulogic, there is no overloading for std\_logic.

## 16.2 numeric std and std logic arith

Do not use together in the same entity / package.

## 16.3 Use Integer Literals

 $Z_uv \le A_uv + 16#5F#$ ;

## 16.4 SLA: Signed & Unsigned Arguments

Std\_logic\_arith overloads addition, comparison, and multiplication to allow signed and unsigned operands in the same expression. Requires type qualifiers when using string literals. Does not apply to NS.

 $Z_uv \leftarrow A_uv + unsigned'("0101")$ ;

## 16.5 SLA: Std\_logic\_vector Return Values

sla overloads functions to return slv as well as unsigned or signed. Requires type qualifiers with sla and slu in the case shown below. Does not apply to NS and slu.

$$Z_slv \le signed'(A_sv + B_sv) + signed'(C_sv + D_sv);$$

#### 17. Ambiguous Expressions

A statement is ambiguous if more than one operator symbol or function can match its arguments. VHDL type qualifiers (TypeName') are a mechanism that specifies the type of an argument or return value of a subprogram. See notes 15.4 and 15.5.

#### 18. Conversions

#### 18.1 Std ulogic <=> Signed(i), Unsigned(i)

Two objects that are subtypes of the same type covert automatically and do not need a conversion function:

| A_sul   | <= B_sl ;    |
|---------|--------------|
| C_sl    | <= D_sv(1) ; |
| E_uv(1) | <= F_sl ;    |
| G_sv(1) | <= H_uv(1) ; |

#### 18.2 Signed, Unsigned <=> Std logic vector

Arrays with a common base type and indices that have a common base type can be converted by type casting:

| A_slv | <= std_logic_vector( B_uv ) ; |
|-------|-------------------------------|
| C_slv | <= std_logic_vector( D_sv ) ; |
| G_uv  | <= unsigned( H_slv) ;         |
| J sv  | <= signed( K slv) :           |

## 18.3 Unsigned, Signed <=> Integer

Converting between either signed or unsigned and integer requires a conversion function:

| <u>Function</u>         | <u>In</u>    | <u>Rtn</u> | Pkg        |
|-------------------------|--------------|------------|------------|
| to_integer(val)         | uv           | int0+      | ns         |
| to_integer(val)         | SV           | int        | ns         |
| to_integer(val)         | slv          | int        | <u>nsu</u> |
| to_unsigned(val, len)   | int0+, int0+ | uv         | ns         |
| to_signed(val, len)     | int, int0+   | SV         | ns         |
| to_slv(val, len)        | int0+, int0+ | slv        | <u>nsu</u> |
| conv_integer(val)       | uv           | int        | sla        |
| conv_integer(val)       | SV           | int        | sla        |
| conv_unsigned(val, len) | int, int     | uv         | sla        |
| conv signed(val. len)   | int. int     | SV         | sla        |

#### 18.4 std logic vector <=> Integer

A\_slv <= std\_logic\_vector( to\_unsigned(B\_int, 8) ); C int <= to integer(unsigned(D slv));

Alternately use conversions in Numeric std unsigned.

#### 18.5 Resizing Arrays

Resizing can be done manually, with operator overloading (when only one operand is smaller), or with the following functions:

| <u>Function</u>         | <u>In</u> | Rtn | Pkg |
|-------------------------|-----------|-----|-----|
| resize(val, len)        | uv, int0+ | uv  | ns  |
| resize(val, len)        | sv, int0+ | SV  | ns  |
| conv_unsigned(val, len) | uv, int   | uv  | sla |
| conv signed(val. len)   | uv, int   | SV  | sla |

#### 19. Strength Strippers

Strength strippers are used in behavioral models and IO pads to map values of a type to a simpler set (X, 0, 1).

Strength strippers TO\_X01, TO\_X01Z, TO\_UX01 convert the input values to X01, X01Z, and UX01 respectively. Maps: 'H' to '1', 'L' to '0' and others to 'X'.

| <u>In</u> | Return | <u>Package</u> |
|-----------|--------|----------------|
| sl        | sl     | 1164           |
| array     | array  | 1164, ns       |

With VHDL-2008, array is slv, sulv, sv, uv, ...

Strength stripper TO\_01 maps: 'H' to '1', 'L' to '0' and others to XMAP value.

| <u>Function</u>                             | <u>In</u> | Rtn   | <u>Pkg</u> |
|---------------------------------------------|-----------|-------|------------|
| <b>to_01</b> (s, xmap := '0')               | array, sl | array | ns, 1164   |
| With VHDL-2008, array is slv, sulv, sv, uv, |           |       |            |

#### 20. X detection

The function **is X** detects 'X' on inputs of models.

| <u>In</u>                                   | <u>Return</u> | <u>Package</u> |  |
|---------------------------------------------|---------------|----------------|--|
| sl                                          | bool          | 1164           |  |
| array                                       | bool          | 1164, ns       |  |
| With VHDL-2008, array is slv, sulv, sv, uv, |               |                |  |

#### 21. Edge detection

Functions rising edge and falling edge.

| <u>In</u> | <u>Return</u> | <u>Package</u> |
|-----------|---------------|----------------|
| el        | hool          | 116/           |

© 1999 – 2014 by SynthWorks Design Inc. Reproduction of entire document in whole permitted. All other rights reserved.

## SynthWorks Design Inc.

**VHDL Hardware Synthesis and Verification Training** 

11898 SW 128<sup>th</sup> Ave. Tigard OR 97223 (800)-505-8435 http://www.SynthWorks.com jim@synthworks.com