# **EEDG/CE 6303: Testing and Testable Design**

Mehrdad Nourani

Dept. of ECE Univ. of Texas at Dallas

# **Session 02**

# **Fault Modeling**

## **Fault Analysis System**



# **Fault Collapsing**

#### **Fault Equivalence**

- Two faults f and g are functionally equivalent iff  $z_f(t) = z_g(t)$  under any test set T (t  $\in$  T).
- Test (vector) t distinguishes between two faults f and g if  $z_f(t) \neq z_g(t)$  (i.e.  $z_f(t) \bigoplus z_g(t) = 1$  for a single-output function).
- Equivalency and distinguishability are defined for the faults of the same nature (fault-universe).
- Example (consider sa0 faults):



# Fault Equivalence (cont'd)

 Equivalency and distinguishability are defined for the faults of the same nature (faultuniverse). For example, bridging fault between x and y is equivalent to s-a-0 on Z, but equivalency is not considered.



# Fault Equivalence (cont'd)

 For a gate with controlling value c and inversion i, all "s-a-c on input" faults and "s-a-(c@i)" on outputs are equivalent.

| gate | С | i |
|------|---|---|
| AND  | 0 | 0 |
| NAND | 0 | 1 |
| OR   | 1 | 0 |
| NOR  | 1 | 1 |

- Example:
  - —s-a-1: •
  - **—**s-a-0: ∘



- —For NAND: s-a-0 on  $x \equiv s$ -a-0 on  $y \equiv s$ -a-1 on z
- —Test pattern xy=11 can detect all of them.

# Fault Equivalence (cont'd)

Example:



- —For OR: s-a-1 on  $x \equiv s$ -a-1 on  $y \equiv s$ -a-1 on z
- —Test pattern xy=00 can detect all of them.

 An n-input, one-output gate (n>1) has totally 2(n+1) s-a-x faults. Due to equivalency, we need to consider only (n+2) faults.

#### **Fault Dominance**

- Let T<sub>f</sub> and T<sub>g</sub> be the set of all tests that detect fault f and g, respectively. These are equivalent statements:
  - —Fault f dominates g (  $g\subseteq f$  )
  - —f and g are functionally equivalent under T<sub>q</sub>
  - $-T_g \subseteq T_f$
  - —Any test that detects g, i.e.  $z_g(t) \neq z(t)$  will also detect f on the same primary output because  $z_f(t) = z_g(t)$
- To reduce efforts in testing we can identify and remove the dominating faults (such as f) from the set of faults.
   Example (consider sa1 faults):

Test Patterns: {xy}={01}
x
z

Test Patterns: {xy}={10}

× \_\_\_\_\_\_ z

Test Patterns:  $\{xy\} = \{00,01,10\}$ 



# Fault Dominance (cont'd)

- For a gate with controlling value c and inversion i,  $s-a-(\overline{c}\oplus i)$  on the output dominates  $s-a-\overline{c}$  on any input.
- Example:



# Fault Dominance (cont'd)

- In general, f dominates  $g => T_g \subseteq T_f$  but the reverse may not be true.
- Example:

—f: 
$$z_2$$
 s-a-0

$$-g: y_1 s-a-1$$



$$-T_g = \left\{\frac{xy}{10}\right\}$$
 & observation point:  $z_1$ 

- $-T_f = \{00,10\}$  & observation point:  $z_2$
- According to the definition, since observation points are different f does not dominate g.
- —In this example for fault detection, it is not necessary to consider f.

#### **Removing Equivalent/Dominant Faults**

- We can remove all equivalent faults except one as representative.
- The dominating faults can be removed.
- In general, equivalency does not have transitive property. That is, if  $f \equiv g$  and  $g \equiv h$ , we cannot conclude that  $f \equiv h$ . Why?
- Rules for gates:
  - —AND, OR, NAND, NOR:

```
\intinput s-a-c = output s-a-(c⊕i) ⇒ remove all input s-a-c 
input s-a-\overline{c} ⊆ output s-a-(\overline{c}⊕i) ⇒ remove all output s-a-(\overline{c}⊕i)
```

#### —Inverter:

|   | input | s-a- | $0 \equiv \text{outp}$ | output s-a- |     |   |
|---|-------|------|------------------------|-------------|-----|---|
| 1 | input | s-a- | 1 ≡ outpi              | ut s-       | a-( | ) |

| gate | С | i |
|------|---|---|
| AND  | 0 | 0 |
| NAND | 0 | 1 |
| OR   | 1 | 0 |
| NOR  | 1 | 1 |

# **Summary of Equivalent/Dominant Faults**



#### What about XOR Gate?

Consider only equivalence:



- When XOR is considered as a module, all 6 faults should be included. Why?
  - —Hint: Write all test patterns for each and every one of those six faults (one by one).

# **Caution in Fault Collapsing**

- Try to work on faults in one direction. For example, start from the output gate, apply both equivalency and dominancy to the gate and and remove as many faults as possible in the output (keep the rest in the input) before going to the next level.
- If you work on both directions when removing fault, some equivalency/dominancy may not be seen.
- Example (consider only fault equivalence):

Fault equivalence may not be seen



# **Propagating the Fault Effect**

 Let gate G be a gate with controlling value c and inversion value i whose output is sensitized to a fault f (by a test t). Then:

| gate | С | i |
|------|---|---|
| AND  | 0 | 0 |
| NAND | 0 | 1 |
| OR   | 1 | 0 |
| NOR  | 1 | 1 |

- All inputs of G sensitized to f have the same value (e.g.  $a \in \{0,1\}$ ).
- All inputs of G not sensitized to f (if any) have value c'.
- The output of G has value a⊕i.



#### **Level-Based Analysis**

 Procedure OutputLevelize() can compute  $\eta_{inp}(c_i)$  for all lines

#### output

Procedure 3.2: InputLevelize()

- 1. Initialization: For each circuit line c,  $\eta_{inp}$  = undefined.
- 2. For each primary input  $x_i$ ,  $\eta_{inp} = 0$ .
- 3. While there exists one or more logic elements such that (i)  $\eta_{inp}$  is defined for each of the element's inputs, and (ii)  $\eta_{inp}$  is undefined for any of its outputs, select one such element.

  - (a) If the selected element is a gate with inputs  $c_{i_1}, c_{i_1}, \ldots, c_{i_{\alpha}}$  and output  $c_j$ , then assign  $\eta_{inp}(c_j) = \max[\eta_{inp}(c_1), \eta_{inp}(c_2), \ldots, \eta_{inp}(c_{lpha})] + 1.$ inputs
  - (b) If the selected element is a faxout system with stem  $c_i$  and branches  $c_{j_1}, c_{j_2}, \ldots, c_{j_{\beta}}$ , then for each output  $c_{j_l}$ , where  $l = 1, 2, ..., \beta$ , assign  $\eta_{inp}(c_{j_l}) = \eta_{inp}(c_i) + 1.$

#### Fault Collapsing (Dropping) - An Example



 Circuit lines ordered in non-decreasing order of their output level values as {z<sub>2</sub>, z<sub>1</sub>, c<sub>10</sub>, c<sub>9</sub>, c<sub>8</sub>, c<sub>3</sub>, c<sub>7</sub>, c<sub>6</sub>, c<sub>1</sub>, x<sub>5</sub>, x<sub>1</sub>, c<sub>5</sub>, x<sub>2</sub>, c<sub>4</sub>, c<sub>2</sub>, x<sub>4</sub>, x<sub>3</sub>}

#### Fault Collapsing (Dropping) - An Example



- Circuit lines ordered in non-decreasing order of their output level values as {z<sub>2</sub>, z<sub>1</sub>, c<sub>10</sub>, c<sub>9</sub>, c<sub>8</sub>, c<sub>3</sub>, c<sub>7</sub>, c<sub>6</sub>, c<sub>1</sub>, x<sub>5</sub>, x<sub>1</sub>, c<sub>5</sub>, x<sub>2</sub>, c<sub>4</sub>, c<sub>2</sub>, x<sub>4</sub>, x<sub>3</sub>}
- Collapse Ratio=N<sub>remaining faults</sub>/N<sub>all faults</sub> = 16/34=0.47
- Note: Faults remain only at primary inputs and fanout branches (Why?)

#### **Fault Collapsing in Benchmark Circuits**

Has a lot of XORs

|          | No. of No. of No. of Number of faults |        |         |        |           |                |
|----------|---------------------------------------|--------|---------|--------|-----------|----------------|
| Circuit/ | No. of                                | No. of | No. of  |        |           |                |
| name /   | gates                                 | inputs | outputs | All    | Collapsed | Collapse ratio |
| c432     | 160                                   | 36     | 7       | 864    | 524       | 0.61           |
| c499     | 202                                   | 41     | 32      | 998    | 758       | 0.76           |
| c880     | 383                                   | 60     | 26      | 1,760  | 968       | 0.55           |
| c1355    | 546                                   | 41     | 32      | 2,710  | 1,606     | 0.59           |
| c1908    | 880                                   | .33    | 25      | 3,816  | 2,041     | 0.54           |
| c2670    | 1,193                                 | 233    | 140     | 5,340  | 2,943     | 0.55           |
| c3540    | 1,669                                 | 50     | 22      | 7,080  | 3,651     | 0.52           |
| c5315    | 2,307                                 | 178    | 123     | 10,630 | 5,663     | 0.53           |
| c7552    | 3,513                                 | 207    | 108     | 15,104 | 8,084     | 0.54           |
| s27      | 10                                    | 4      | ì       | 52     | 32        | 0.62           |
| s9234    | 5,597                                 | 19     | 22      | 10,572 | 3,862     | 0.37           |
| s38584   | 19,257                                | 12     | 278     | 78,854 | 36,303    | 0.47           |

#### **Fault Detection Theorem**

 A test set that detects all single stuck-at faults on all primary inputs of a **fanout-free circuit** must detect all single stuck-at faults in that circuit.



Collapse ratio = 12/30 = 0.40

Proof: By contradiction.

#### **Checkpoint Theorem**

- Definition: Primary inputs and fanout branches of a combinational circuit are called checkpoints.
- A test set that detects all single stuck-at faults at the checkpoints of a combinational circuit detects all single stuck-at faults in that circuit.



Collapse ratio = 17/32 = 0.53

Proof: By contradiction.

#### **Method 2: Checkpoint Theorem**

- Note: The checkpoint theorem does not claim "optimality".
- Using fault dropping method may produce better results.
- Example (level by level fault collapsing achieves a smaller fault set):



```
1: Equivalence for Gb
2: Dominance for C6
3: Equivalence for GY
4: Dominance for G4
5: Equivalence for G5
6: Equivalence for GI
7: Dominance for GI
8: Equivalence or G2
9: Dominance for G2
10: Equivalence des G3
11: Dominance for G3
```