

# HACETTEPE UNIVERSITY COMPUTER ENGINEERING DEPARTMENT

BM233 Logic Design Lab - 2021 Fall

## Experiment 5 - Sequential Circuits in Verilog

December 19, 2021

Student name: Mert Ali Yalçın Student Number: 21946682

#### 1 Problem Definition

Sequential circuits are circuits whose outputs depend on both the present inputs and the sequence of past inputs (sequential circuits include memory elements). That is, the previous inputs or state of the circuit will have an effect on its present state.

#### Storage Elements

A flip flop is a basic building block of sequential logic circuits. It is a circuit that has two stable states and can store one bit of state information. The output changes state by signals applied to one or more control inputs. A basic D Flip Flop has a D (data) input, a clock (CLK) input and outputs Q and Q' (the inverse of Q). Optionally it may also include the PR (Preset) and CLR (Clear) control inputs.

To design a sequential circuit, start with the problem definition and use the following steps:

- Create a state transition diagram from the description. Reduce the number of states if necessary, and assign binary values to the states.
- Convert the state transition diagram into a state transition table (binary coded state table).
- Determine the number of flip-flops needed and choose flip-flop types. Derive their excitation tables (if designing a sequential circuit with flip-flops other than the D type), and derive input and output equations from the state table. Minimize the functions for the flip-flop inputs (e.g. using Karnaugh Maps).
- Determine the combinatorial circuit to represent the output (if any).
- Finally, use simplified functions to design sequential circuit and obtain the design schematic.

You should follow the instructions below:

- Use sequential circuit design steps described on the previous page to obtain the design schematic. Use D flip flops as storage elements to store the state information.
- Implement the design in Verilog using STRUCTURAL design approach following the circuit schematic. Behavioral design will be graded as 0. Name your D flip flop module as dff.v and machine module as machine\_d.v
- You must use a Rising Edge D Flip-Flop with Asynchronous Reset on High Level. I.e., it should be triggered on the rising edges of the both clk and the rst signals, as can be seen in the waveform below.
- You MUST download and use these starter code files before you start working! Do NOT change the I/O port names!

- Verify the Verilog model of the machine by writing an appropriate testbench machine\_d\_tb.v for all possible test cases.
- Make sure to obtain a similar waveform which shows the correctness of your design. And explain the obtained results in your report. You MUST test for all possible state transitions

#### 2 State Transition Table

Fig. 1.



Figure 1: State Transition Table

## 3 Functions

Since I have three states, I need three D flip flops to represent them. Fig. 2.



Figure 2: K-maps for  $D_A$  and  $D_B$ 

Fig. 3.



Figure 3: K-maps for  $\mathcal{D}_{\mathcal{C}}$  and F

## 4 Design schematic

Fig. 4.



Figure 4: Design Schematic

#### 5 Solution Implementation

```
dff.v
   module dff (input d,
                  input rst,
3
                  input clk,
                  output reg q);
4
5
                  always @(posedge clk or posedge rst)
6
                  begin
                  if(rst == 1'b1)
                    q \le 1, b0;
9
10
                  else
                    q \le d;
11
                  end
13 endmodule
   machine_d.v
  module machine_d(
       input x,
       input rst,
       input clk,
4
       output F);
       reg [2:0] present_state = 3'b000;
       wire [2:0] next_state;
8
       dff DA
10
       (
11
            .d(present_state[2] | (present_state[1] & x)),
12
            .rst(rst),
13
            .clk(clk),
14
            .q(next_state[2]));
15
16
       dff DB
17
       (
            .d((present_state[1] & ~x) | (~present_state[2] & ~present_state[1] & x)),
19
            .rst(rst),
            .clk(clk),
21
            .q(next_state[1]));
23
       dff DC
        (
25
            .d((~present_state[0] & ~x) | (present_state[0] & x)),
26
            .rst(rst),
27
28
            .clk(clk),
            .q(next_state[0]));
```

```
30
       always @(rst or next_state) begin
31
           if(rst == 1'b1)
32
                present_state <= 3'b000;</pre>
34
                present_state <= next_state;</pre>
       end
36
       assign F = present_state[2] & present_state[0];
       assign state = present_state;
   endmodule
  machine\_d\_tb.v
1 module machine_d_tb;
2 //Inputs
3 reg clk;
4 reg rst;
5 reg x;
6 //Output
7 wire F;
   machine_d UUT(.x(x), .rst(rst), .clk(clk), .F(F));
9 reg [21:0] input_data;
10 integer shift_amount;
   initial begin
       input_data = 22'b0001111000000111000100;
       shift_amount = 0;
       x = 0;
14
       //second output
15
       rst = 1; #27;
       rst = 0; #98;
17
       rst = 1; #2;
18
       rst = 0; #95;
19
       //First output
21
       //rst = 1; #15;
       //rst = 0; #160;
       //rst = 1; #10;
       //rst = 0; #75;
       $finish;
25
26 end
   initial begin //generate clock
       clk = 0;
       forever begin
29
           #5;
           clk = ~clk;
       end
33 end
   always @(posedge clk) begin
       x = input_data>>shift_amount;
```

## 6 Resulting Waveform

## Fig. 5



Figure 5: Resulting Waveform

## 7 Results

Fig. 6.



Figure 6: Resulting waveform explained

## References

- BBM231 Lecture Notes
- BBM233 Lecture Notes