# **IMAGE SENSORS**

# DATA SHEET



# FTT1010M 1M Frame Transfer CCD Image Sensor

Product specification

2007, April 17

DALSA Professional Imaging



### FTT1010M

- 1-inch optical format
- 1M active pixels (1024H x 1024V)
- Progressive scan
- Excellent antiblooming
- · Variable electronic shuttering
- · Square pixel structure
- H and V binning
- 100% fill factor
- High dynamic range (>72dB)
- · High sensitivity
- Low dark current and fixed pattern noise
- · Low readout noise
- Data rate up to 2 x 40 MHz
- Mirrored and split readout
- RoHS compliant





#### Description

The FTT1010M is a monochrome progressive-scan frame-transfer image sensor offering 1K x 1K pixels at 30 frames per second through a single output buffer. The combination of high speed and a high linear dynamic range (>12 true bits at room temperature without cooling) makes this device the perfect solution for high-end real time medical X-ray, scientific and industrial applications. A second output can either be used for mirrored images, or can be read out simultaneously with other output to double the frame rate. The device structure is shown in figure 1.



Figure 1 - Device Structure

FTT1010M

#### Architecture of the FTT1010M

The FTT1010M consists of a shielded storage section and an open image section. Both sections are electronically the same and have the same cell structure with the same properties. The only difference between two sections is the optical light shield.

The optical centres of all pixels in the image section form a square grid. The charge is generated and integrated in this section. Output registers are located below the storage section. The output amplifiers Y and Z are not used in Frame Transfer mode and should be connected as not-used amplifiers.

After the integration time, the charge collected in the image section is shifted to the storage section. The charge is read out line by line through the lower output register.

The left and the right half of each output register can be controlled independently. This enables either single or multiple readout.

During vertical transport, the C3 gates separate the pixels in the register. The letters W, X, Y, and Z are used to define the four quadrants of the sensor. The central C3 gates of both registers are part of the W and Z quadrants of the sensor.

Both upper and lower registers can be used for vertical binning. Both registers also have a summing gate at each end that can be used for horizontal binning. Figure 2 shows the detailed internal structure.

| IMAGE SECTION                                   |                                 |  |  |  |
|-------------------------------------------------|---------------------------------|--|--|--|
| Image diagonal (active video only)              | 17.38 mm                        |  |  |  |
| Aspect ratio                                    | 1:1                             |  |  |  |
| Active image width x height                     | 12.288 x 12.288 mm <sup>2</sup> |  |  |  |
| Pixel width x height                            | 12 x 12 μm²                     |  |  |  |
| Fill factor                                     | 100%                            |  |  |  |
| Image clock pins                                | A1, A2, A3, A4                  |  |  |  |
| Capacity of each clock phase                    | 2.5nF per pin                   |  |  |  |
| Number of active lines                          | 1024                            |  |  |  |
| Number of black reference lines                 | 6                               |  |  |  |
| Total number of lines                           | 1030                            |  |  |  |
| Number of active pixels per line                | 1024                            |  |  |  |
| Number of overscan (timing) pixels per line     | 8 (2x4)                         |  |  |  |
| Number of black reference pixels per line       | 40 (2x20)                       |  |  |  |
| Total number of pixels per line                 | 1072                            |  |  |  |
|                                                 | STORAGE SECTION                 |  |  |  |
| Storage width x height                          | 12.864 x 12.360 mm <sup>2</sup> |  |  |  |
| Cell width x height                             | 12 x 12 μm²                     |  |  |  |
| Storage clock phases                            | B1, B2, B3, B4                  |  |  |  |
| Capacity of each clock phase                    | 2.5nF per pin                   |  |  |  |
| Number of cells per line                        | 1072                            |  |  |  |
| Number of lines                                 | 1030                            |  |  |  |
|                                                 | OUTPUT REGISTERS                |  |  |  |
| Output buffers (three-stage source follower)    | 4 (one on each corner)          |  |  |  |
| Number of registers                             | 2 (one above, one below)        |  |  |  |
| Number of dummy cells per register              | 14 (2x7)                        |  |  |  |
| Number of register cells per register           | 1072                            |  |  |  |
| Output register horizontal transport clock pins | C1, C2, C3                      |  |  |  |
| Capacity of each C-clock phase                  | 60pF per pin                    |  |  |  |
| Overlap capacity between neighbouring C-clocks  | 20pF                            |  |  |  |
| Output register Summing Gates                   | 4 pins (SG)                     |  |  |  |
| Capacity of each SG                             | 15pF                            |  |  |  |
| Reset Gate clock phases                         | 4 pins (RG)                     |  |  |  |
| Capacity of each RG                             | 15pF                            |  |  |  |

FTT1010M



Figure 2 - Detailed internal structure

FTT1010M

Specifications

| Serice   Emperature   Storage temperature   Storage temperatur              | ABSOLU           | TE MAXIMUM RATINGS <sup>1</sup>                       | MIN     |    | MAX       |         | UN  | IT       |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|-------------------------------------------------------|---------|----|-----------|---------|-----|----------|
| ambient temperature during operation         -40         +60         °C           voltage between any two gates         2-20         +2-20         V           DC current through any clock (absolute value)         -0.2         +0.2         μA           OUT current (no short circuit protection)         0         10         mA           VOLTAGES IN RELATION TO VPS:         .0.5         +30         V           VCSS, SFS         .8         +5         V           All other pins         -5         +25         V           VOLTAGES IN RELATION TO VNS:         SFSP, RD         -15         +0.5         V           VOLTAGES IN RELATION TO VNS:         SFSP, RD         -15         +0.5         V           VOLTAGES IN RELATION TO VNS:         SFSP, RD         -15         +0.5         V           VOLTAGES IN RELATION TO VNS:         SFSP, RD         -15         +0.5         V           VOLTAGES IN RELATION TO VNS:         SFSP, RD         -15         +0.5         V           VOLTAGES IN RELATION TO VNS:         SFSP, RD         -30         +0.5         V           VOLTAGES IN SELATION TO VNS:         SFS         -30         +0.5         V           VPS         P substrate         1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | GENERA           | L:                                                    |         |    |           |         |     |          |
| voltage between any two gates         -20         +20         V           DC current through any clock (absolute value)         -0.2         +0.2         μA           OUT current (no short circuit protection)         0         10         mA           VOLTAGES IN RELATION TO VPS:         -0.5         +30         V           VPS, SFD, RD         -0.5         +30         V           VCS, SFS, RB         -8         +5         V           VOLTAGES IN RELATION TO VNS:         -5         +25         V           VCS, SFS, VPS         -30         +0.5         V           All other pins         -30         +0.5         V           DC CONDITIONS <sup>22</sup> MIN [V]         TYPICAL [V]         MAX [V]         MAX [ma]           VPS         P substrate         20         24         28         15           VPS         P substrate         1         3         7         15           VPS         P substrate         1         3         7         15           SFD         Source Follower Drain         16         20         24         28         15           SFS         Source Follower Source         -         0         -         1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | storage te       | emperature                                            | -55     |    | +80       |         | °C  |          |
| DC current through any clock (absolute value)         -0.2         +0.2         μA           OUT current (no short circuit protection)         0         10         mA           VOLTAGES IN RELATION TO VPS:         V         V           VPS, SFD, RD         -0.5         +30         V           VCS, SFS         -8         +5         V           All other pins         -5         +25         V           VOLTAGES IN RELATION TO VNS:         -15         +0.5         V           SFD, RD         -15         +0.5         V           VCS, SFS, VPS         -30         +0.5         V           All other pins         -30         +0.5         V           VCS, SFS, VPS         -30         +0.5         V           All other pins         -30         +0.5         V           All other pins         -30         +0.5         V           VCS, SFS, VPS         -30         +0.5         V           All other pins         Number of the pins         15         +0.5         V           All other pins         Number of the pins         15         15         15         15           SFO         Source Follower Drain         16         20 <td>ambient to</td> <td>emperature during operation</td> <td>-40</td> <td></td> <td>+60</td> <td></td> <td>°C</td> <td></td>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | ambient to       | emperature during operation                           | -40     |    | +60       |         | °C  |          |
| OUT current (no short circuit protection)         0         10         mA           VOLTAGES IN RELATION TO VPS:         V         V           VPS, SFD, RD         -0.5         +30         V           VCS, SFS         -8         +5         V           All other pins         -5         +225         V           VOLTAGES IN RELATION TO VNS:         SFD, RD         -15         +0.5         V           VCS, SFS, VPS         -30         +0.5         V           All other pins         -30         +0.5         V           VCS, SFS, VPS         -30         +0.5         V           All other pins         -30         +0.5         V           All other pins         -15         +0.5         V           VCS, SFS, VPS         -30         +0.5         V           All other pins         -15         +0.5         V           VCS, SFS, VPS         -30         +0.5         V           All other pins         -15         +0.5         V           DC CONDITIONS <sup>2</sup> MIN [V]         TYPICAL [V]         MAX [V]         MAX [mA]           VS SFS, SQ, VPS         -30         +0.5         0         -15         15                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | voltage be       | etween any two gates                                  | -20     |    | +20       |         | ٧   |          |
| OUT current (no short circuit protection)         0         10         mA           VOLTAGES IN RELATION TO VPS:         V         V           VPS, SFD, RID         -0.5         +30         V           VCS, SFS         -8         +5         V           All other pins         -5         +25         V           VOLTAGES IN RELATION TO VNS:         SFD, RD         -15         +0.5         V           SFD, RD         -15         +0.5         V         V           VCS, SFS, VPS         -30         +0.5         V           All other pins         -30         +0.5         V           VCS, SFS, VPS         -30         +0.5         V           All other pins         -30         +0.5         V           DC CONDITIONS <sup>2,3</sup> MIN [V]         TYPICAL [V]         MAX [v]         MAX [mA]           VNS <sup>4</sup> N substrate         20         24         28         15           VPS         P substrate         1         3         7         15           SFD         Source Follower Drain         16         20         24         4.5         15           SFS         Source Follower Source         -         0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | DC currer        | nt through any clock (absolute value)                 | -0.2    |    | +0.2      |         | μΑ  |          |
| VPS, SFD, RD         -0.5         +30         ∨           VCS, SFS         -8         +5         ∨           All other pins         -5         +25         ∨           VOLTAGES IN RELATION TO VNS:         SFD, RD         -15         +0.5         ∨           SFD, RD         -15         +0.5         ∨           VCS, SFS, VPS         -30         +0.5         ∨           All other pins         -30         +0.5         ∨           VCS, SFS, VPS         -30         +0.5         ∨           All other pins         -30         +0.5         ∨           VDC CONDITIONS <sup>23</sup> MIN IVI         TYPICAL IVI         MAX [V]         MAX [mA]           VNS <sup>4</sup> N substrate         20         24         28         15           VPS         P substrate         1         3         7         15           SFD         Source Follower Drain         16         20         24         4.5         5           SFS         Source Follower Source         -5         0         3         -         1           VCS         Current Source         -5         0         3         -         -           SFS <td>OUT curre</td> <td>ent (no short circuit protection)</td> <td>0</td> <td></td> <td>10</td> <td></td> <td>l .</td> <td></td>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | OUT curre        | ent (no short circuit protection)                     | 0       |    | 10        |         | l . |          |
| VCS, SFS                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | VOLTAGE          | ES IN RELATION TO VPS:                                |         |    |           |         |     |          |
| All other pins                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | VPS, SFE         | ), RD                                                 | -0.5    |    | +30       |         | ٧   |          |
| VOLTAGES IN RELATION TO VNS:   SFD, RD                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | VCS, SFS         | 3                                                     | -8      |    | +5        |         | ٧   |          |
| SFD, RD                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | All other p      | pins                                                  | -5      |    | +25       |         | ٧   |          |
| Volume                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | VOLTAGE          | ES IN RELATION TO VNS:                                |         |    |           |         |     |          |
| All other pins   All             | SFD, RD          |                                                       | -15     |    | +0.5      |         | ٧   |          |
| DC CONDITIONS²³         MIN [V]         TYPICAL [V]         MAX [V]         MAX [mA]           VNS⁴         N substrate         20         24         28         15           VPS         P substrate         1         3         7         15           SFD         Source Follower Drain         16         20         24         4.5           SFS         Source Follower Source         -         0         -         1           VCS         Current Source         -5         0         3         -           OG         Output Gate         4         6         8         -           RD         Reset Drain         13         15.5         18         -           AC CLOCK LEVEL CONDITIONS²         MIN         TYPICAL         MAX         UNIT           IMAGE CLOCKS:         -         -         0         V           A-clock amplitude during integration and hold         8         10         V           A-clock amplitude during vertical transport (duty cycle=5/8) *         10         14         V           C-clock low level         8         10         V           STORAGE CLOCKS:         -5         -5         -5         V                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | VCS, SFS         | S, VPS                                                | -30     |    | +0.5      |         | ٧   |          |
| VNS4                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | All other p      | pins                                                  | -30     |    | +0.5      |         | ٧   |          |
| VPS         P substrate         1         3         7         15           SFD         Source Follower Drain         16         20         24         4.5           SFS         Source Follower Source         -         0         -         1           VCS         Current Source         -5         0         3         -           OG         Output Gate         4         6         8         -           RD         Reset Drain         13         15.5         18         -           AC CLOCK LEVEL CONDITIONS²         MIN         TYPICAL         MAX         UNIT           IMAGE CLOCKS:         A-clock amplitude during integration and hold         8         10         V           A-clock amplitude during vertical transport (duty cycle=5/8) *         10         14         V           A-clock low level         0         V         V           Charge Reset (CR) level on A-clock*         -5         -5         V           STORAGE CLOCKS:         -5         -5         V           B-clock amplitude during hold         8         10         V           B-clock amplitude during hord         8         10         V           C-clock amplitude (duty cycle during                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | DC CONE          | DITIONS <sup>2,3</sup>                                | MIN [V] | T  | PICAL [V] | MAX [V] |     | MAX [mA] |
| SFD         Source Follower Drain         16         20         24         4,5           SFS         Source Follower Source         -         0         -         1           VCS         Current Source         -5         0         3         -           OG         Output Gate         4         6         8         -           RD         Reset Drain         13         15.5         18         -           AC CLOCK LEVEL CONDITIONS²         MIN         TYPICAL         MAX         UNIT           IMAGE CLOCKS:           A-clock amplitude during integration and hold         8         10         V           A-clock amplitude during vertical transport (duty cycle=5/8) *         10         14         V           A-clock low level         -5         -5         -5         V           STORAGE CLOCKS:         8         10         V           B-clock amplitude during hold         8         10         V           B-clock amplitude during vertical transport (duty cycle=5/8)         10         14         V           OUTPUT REGISTER CLOCKS:         2         3.5         V           C-clock low level         2         3.5         V <tr< td=""><td>VNS<sup>4</sup></td><td>N substrate</td><td>20</td><td>24</td><td></td><td>28</td><td></td><td>15</td></tr<>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | VNS <sup>4</sup> | N substrate                                           | 20      | 24 |           | 28      |     | 15       |
| SFS         Source Follower Source         -         0         -         1           VCS         Current Source         -5         0         3         -           OG         Output Gate         4         6         8         -           RD         Reset Drain         13         15.5         18         -           AC CLOCK LEVEL CONDITIONS²         MIN         TYPICAL         MAX         UNIT           IMAGE CLOCKS:         A-clock amplitude during integration and hold         8         10         V           A-clock amplitude during vertical transport (duty cycle=5/8) *         10         14         V           A-clock low level         0         V         V           Charge Reset (CR) level on A-clock*         -5         -5         -5         V           STORAGE CLOCKS:         B-clock amplitude during hold         8         10         V         V           B-clock amplitude during vertical transport (duty cycle=5/8)         10         14         V         V           B-clock amplitude during vertical transport (duty cycle=5/8)         10         14         V         V           OLTPUT REGISTER CLOCKS:         2         3.5         V         V           C-cloc                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | VPS              | P substrate                                           | 1       | 3  |           | 7       |     | 15       |
| VCS         Current Source         -5         0         3         -           OG         Output Gate         4         6         8         -           RD         Reset Drain         13         15.5         18         -           AC CLOCK LEVEL CONDITIONS²         MIN         TYPICAL         MAX         UNIT           IMAGE CLOCKS:           A-clock amplitude during integration and hold         8         10         ∨           A-clock amplitude during vertical transport (duty cycle=5/8) *         10         14         ∨           A-clock low level         -5         -5         -5         ∨           STORAGE CLOCKS:         8         10         ∨         ∨           B-clock amplitude during hold         8         10         ∨         ∨           B-clock amplitude during vertical transport (duty cycle=5/8)         10         14         ∨         ∨           OUTPUT REGISTER CLOCKS:         C-clock amplitude (duty cycle during hor. transport=3/6)         4.75         5         5.25         ∨           C-clock low level         2         3.5         ∨         ∨           Summing Gate (SG) amplitude         10         10         ∨           Charg                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | SFD              | Source Follower Drain                                 | 16      | 20 | 1         | 24      |     | 4.5      |
| OG RD         Output Gate Reset Drain         4         6         8         _           AC CLOCK LEVEL CONDITIONS²         MIN         TYPICAL         MAX         UNIT           IMAGE CLOCKS:         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | SFS              | Source Follower Source                                | -       | 0  |           | -       |     | 1        |
| RD                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | vcs              | Current Source                                        | -5      | 0  |           | 3       |     | _        |
| AC CLOCK LEVEL CONDITIONS <sup>2</sup> MIN  TYPICAL  MAX  UNIT  IMAGE CLOCKS:  A-clock amplitude during integration and hold  A-clock amplitude during vertical transport (duty cycle=5/8) 5 10 14 V  A-clock low level  Charge Reset (CR) level on A-clock 5 -5 -5 V  STORAGE CLOCKS:  B-clock amplitude during hold  B-clock amplitude during vertical transport (duty cycle=5/8) 10 14 V  OUTPUT REGISTER CLOCKS:  C-clock amplitude (duty cycle during hor. transport=3/6) 4.75 5 5.25 V  C-clock low level  Summing Gate (SG) amplitude  Summing Gate (SG) low level  OTHER CLOCKS:  Reset Gate (RG) amplitude  S 10 10 V  Reset Gate (RG) amplitude  S 10 10 V  Charge Reset (CR) pulse on Nsub 6 0 10 V  UNIT  HAX  UNIT  AX  V  V  V  A-clock MAX  UNIT  NAX  V  V  V  A-clock Amplitude during integration and hold  A 10 V  A-clock amplitude during vertical transport (duty cycle=5/8) 10 14 V  UNIT  HAX  V  OUTPUT REGISTER CLOCKS:  C-clock amplitude (duty cycle=5/8) 10 10 V  Summing Gate (SG) amplitude  S 10 10 V  UNIT  HAX  V  OUTPUT REGISTER CLOCKS:  A-clock amplitude (duty cycle=5/8) 10 10 V  UNIT  HAX  V  OUTPUT REGISTER CLOCKS:  C-clock amplitude (duty cycle=5/8) 10 10 V  UNIT  HAX  V  OUTPUT REGISTER CLOCKS:  C-clock amplitude (duty cycle=5/8) 10 V  UNIT  HAX  V  OUTPUT REGISTER CLOCKS:  C-clock amplitude (duty cycle=5/8) 10 V  UNIT  HAX  V  OUTPUT REGISTER CLOCKS:  C-clock amplitude (duty cycle=5/8) 10 V  UNIT  UNIT  V  OUTPUT REGISTER CLOCKS:  C-clock amplitude (duty cycle=5/8) 10 V  UNIT  UNIT  V  OUTPUT REGISTER CLOCKS:  C-clock amplitude (duty cycle=5/8) 10 V  UNIT  UNIT  V  OUTPUT REGISTER CLOCKS:  C-clock amplitude (duty cycle=5/8) 10 V  UNIT  UNIT  V  OUTPUT REGISTER CLOCKS:  C-clock amplitude (duty cycle=5/8) 10 V  UNIT  UNIT  UNIT  V  OUTPUT REGISTER CLOCKS:  C-clock amplitude (duty cycle=5/8) 10 V  UNIT  UNIT  UNIT  V  OUTPUT REGISTER CLOCKS:  UNIT  U | OG               | Output Gate                                           | 4       | 6  |           | 8       |     | _        |
| IMAGE CLOCKS: A-clock amplitude during integration and hold A-clock amplitude during vertical transport (duty cycle=5/8) 5 10 14 V A-clock low level 0 V Charge Reset (CR) level on A-clock 5 -5 -5 V STORAGE CLOCKS: B-clock amplitude during hold 8 10 V B-clock amplitude during vertical transport (duty cycle=5/8) 10 14 V OUTPUT REGISTER CLOCKS: C-clock amplitude (duty cycle during hor. transport=3/6) 4.75 5 5.25 V C-clock low level 2 3.5 V Summing Gate (SG) amplitude 2 10 10 V Summing Gate (SG) low level 3.5 V OTHER CLOCKS: Reset Gate (RG) amplitude 5 10 10 V Reset Gate (RG) low level 5 3 10 10 V Charge Reset (CR) pulse on Nsub 6 0 10 V                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | RD               | Reset Drain                                           | 13      | 15 | .5        | 18      |     | _        |
| A-clock amplitude during integration and hold A-clock amplitude during vertical transport (duty cycle=5/8) 5 10 14 V A-clock low level 0 V Charge Reset (CR) level on A-clock 5 -5 -5 V STORAGE CLOCKS: B-clock amplitude during hold 8 10 V B-clock amplitude during vertical transport (duty cycle=5/8) 10 14 V OUTPUT REGISTER CLOCKS: C-clock amplitude (duty cycle during hor. transport=3/6) 4.75 5 5.25 V C-clock low level 2 3.5 V Summing Gate (SG) amplitude 10 V Summing Gate (SG) low level 3.5 V OTHER CLOCKS: Reset Gate (RG) amplitude (SG) amplitude 10 V Reset Gate (RG) low level 3.5 V Charge Reset (CR) pulse on Nsub 6 0 10 V V                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | AC CLOC          | K LEVEL CONDITIONS <sup>2</sup>                       | MIN     | T  | PICAL     | MAX     |     | UNIT     |
| A-clock amplitude during vertical transport (duty cycle=5/8) <sup>5</sup> A-clock low level  Charge Reset (CR) level on A-clock <sup>6</sup> STORAGE CLOCKS:  B-clock amplitude during hold  B-clock amplitude during vertical transport (duty cycle=5/8)  C-clock amplitude during vertical transport (duty cycle=5/8)  C-clock amplitude (duty cycle during hor. transport=3/6)  C-clock amplitude (duty cycle during hor. transport=3/6)  C-clock low level  Summing Gate (SG) amplitude  Summing Gate (SG) low level  OTHER CLOCKS:  Reset Gate (RG) amplitude  5  10  14  V  V  V  Charge Reset (CR) pulse on Nsub <sup>6</sup> 10  14  V  V  V  V  V  Charge Reset (CR) pulse on Nsub <sup>6</sup> 10  10  V  V  Charge Reset (CR) pulse on Nsub <sup>6</sup> V  V  Charge Reset (CR) pulse on Nsub <sup>6</sup>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | IMAGE C          | LOCKS:                                                |         |    |           |         |     |          |
| A-clock low level       0       V         Charge Reset (CR) level on A-clock <sup>6</sup> -5       -5       V         STORAGE CLOCKS:       STORAGE CLOCKS:       STORAGE CLOCKS:       STORAGE CLOCKS:       STORAGE CLOCKS:       STORAGE CLOCKS:       V         B-clock amplitude during hold       8       10       14       V         B-clock amplitude during vertical transport (duty cycle=5/8)       10       14       V         OUTPUT REGISTER CLOCKS:       C-clock amplitude (duty cycle during hor. transport=3/6)       4.75       5       5.25       V         C-clock low level       2       3.5       V         Summing Gate (SG) amplitude       10       10       V         Summing Gate (SG) low level       3.5       V         OTHER CLOCKS:       The set Gate (RG) amplitude       5       10       10       V         Reset Gate (RG) low level       3       V       V         Charge Reset (CR) pulse on Nsub <sup>6</sup> 0       10       10       V                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | A-clock ar       | mplitude during integration and hold                  | 8       | 10 | )         |         |     | V        |
| Charge Reset (CR) level on A-clock <sup>6</sup> STORAGE CLOCKS: B-clock amplitude during hold B-clock amplitude during vertical transport (duty cycle=5/8)  OUTPUT REGISTER CLOCKS: C-clock amplitude (duty cycle during hor. transport=3/6) C-clock low level 2 3.5  Summing Gate (SG) amplitude 3.5  OTHER CLOCKS: Reset Gate (RG) amplitude 5 10 10 10 10 V Charge Reset (CR) pulse on Nsub <sup>6</sup> O 10 10 V                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | A-clock ar       | mplitude during vertical transport (duty cycle=5/8) 5 | 10      | 14 |           |         |     | V        |
| STORAGE CLOCKS:         8         10         V           B-clock amplitude during hold         8         10         V           B-clock amplitude during vertical transport (duty cycle=5/8)         10         14         V           OUTPUT REGISTER CLOCKS:         C-clock amplitude (duty cycle during hor. transport=3/6)         4.75         5         5.25         V           C-clock low level         2         3.5         V           Summing Gate (SG) amplitude         10         10         V           Summing Gate (SG) low level         3.5         V           OTHER CLOCKS:         Reset Gate (RG) amplitude         5         10         10         V           Reset Gate (RG) low level         3         V         V           Charge Reset (CR) pulse on Nsub <sup>6</sup> 0         10         10         V                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | A-clock lo       | w level                                               |         | 0  |           |         |     | V        |
| B-clock amplitude during hold B-clock amplitude during vertical transport (duty cycle=5/8)  0UTPUT REGISTER CLOCKS: C-clock amplitude (duty cycle during hor. transport=3/6) C-clock low level 2 3.5  Summing Gate (SG) amplitude 3.5  OTHER CLOCKS:  Reset Gate (RG) amplitude 5 10 10 10 V Reset Gate (RG) low level 3 Charge Reset (CR) pulse on Nsub <sup>6</sup>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | Charge R         | eset (CR) level on A-clock <sup>6</sup>               | -5      | -5 |           |         |     | V        |
| B-clock amplitude during vertical transport (duty cycle=5/8)  OUTPUT REGISTER CLOCKS:  C-clock amplitude (duty cycle during hor. transport=3/6)  C-clock low level  Summing Gate (SG) amplitude  Summing Gate (SG) low level  OTHER CLOCKS:  Reset Gate (RG) amplitude  5 10 10 V  Reset Gate (RG) low level  Charge Reset (CR) pulse on Nsub <sup>6</sup>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | STORAG           | E CLOCKS:                                             |         |    |           |         |     |          |
| OUTPUT REGISTER CLOCKS:  C-clock amplitude (duty cycle during hor. transport=3/6)  C-clock low level  Summing Gate (SG) amplitude  Summing Gate (SG) low level  OTHER CLOCKS:  Reset Gate (RG) amplitude  5  10  10  V  V  Charge Reset (CR) pulse on Nsub <sup>6</sup> 0  10  10  10  10  10  10  10  10  10                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | B-clock ar       | mplitude during hold                                  | 8       | 10 | 1         |         |     | V        |
| C-clock amplitude (duty cycle during hor. transport=3/6) C-clock low level 2 3.5  Summing Gate (SG) amplitude 10 10 V Summing Gate (SG) low level 3.5  OTHER CLOCKS: Reset Gate (RG) amplitude 5 10 10 V Charge Reset (CR) pulse on Nsub <sup>6</sup> 0 10 10 V 10 V 10 V 10 V 10 V 10 V 10                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | B-clock ar       | mplitude during vertical transport (duty cycle=5/8)   | 10      | 14 |           |         |     | V        |
| C-clock low level       2       3.5       V         Summing Gate (SG) amplitude       10       10       V         Summing Gate (SG) low level       3.5       V         OTHER CLOCKS:       T       T         Reset Gate (RG) amplitude       5       10       10       V         Reset Gate (RG) low level       3       V         Charge Reset (CR) pulse on Nsub <sup>6</sup> 0       10       10       V                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | OUTPUT           | REGISTER CLOCKS:                                      |         |    |           |         |     |          |
| Summing Gate (SG) amplitude       10       10       V         Summing Gate (SG) low level       3.5       V         OTHER CLOCKS:       The set Gate (RG) amplitude       5       10       10       V         Reset Gate (RG) low level       3       V         Charge Reset (CR) pulse on Nsub <sup>6</sup> 0       10       10       V                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | C-clock a        | mplitude (duty cycle during hor. transport=3/6)       | 4.75    | 5  |           | 5.25    |     | V        |
| Summing Gate (SG) low level         3.5         V           OTHER CLOCKS:         Image: Clock of the control                                                                                       | C-clock lo       | w level                                               | 2       | 3. | 5         |         |     | V        |
| OTHER CLOCKS:         Image: Clock of the clock of                                           | Summing          | Gate (SG) amplitude                                   |         | 10 | 1         | 10      |     | V        |
| Reset Gate (RG) amplitude       5       10       10       V         Reset Gate (RG) low level       3       V         Charge Reset (CR) pulse on Nsub <sup>6</sup> 0       10       10       V                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | Summing          | Gate (SG) low level                                   |         | 3. | 5         |         |     | V        |
| Reset Gate (RG) low level 3 V Charge Reset (CR) pulse on Nsub <sup>6</sup> 0 10 10 V                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | OTHER C          | CLOCKS:                                               |         |    |           |         |     |          |
| Charge Reset (CR) pulse on Nsub <sup>6</sup> 0 10 V                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | Reset Ga         | te (RG) amplitude                                     | 5       | 10 | 1         | 10      |     | V        |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | Reset Ga         | te (RG) low level                                     |         | 3  |           |         |     | V        |
| During Charge Reset it is allowed to exceed maximum rating levels (see note 5)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                  |                                                       | _       | 10 | )         | 10      |     | V        |

During Charge Reset it is allowed to exceed maximum rating levels (see note 5)

All voltages in relation to SFS

Power-up sequence: VNS, SFD, RD, VPS, others

To set the VNS voltage for optimal Vertical Antiblooming (VAB), it should be adjustable between minimum and maximum values

Three-level clock is preferred for maximum charge; the swing during vertical transport should be 4V higher than the voltage during integration A two level clock (typically 10V) can be used if a lower maximum charge handling capacity is allowed

Charge Reset can be achieved in two ways:

<sup>•</sup> The typical CR level is applied to all image clocks simultaneously (preferred).

<sup>•</sup> The typical A-clock low level is applied to all image clocks; for proper CR, an additional Charge Reset pulse on VNS is required. This will also affect the charge handling capacity in the storage areas.

FTT1010M

### Timing diagrams (for default operation)

| AC CHARACTERISTICS                       | MIN | TYPICAL | MAX    | UNIT |
|------------------------------------------|-----|---------|--------|------|
| Horizontal frequency (1/Tp) <sup>1</sup> | 0   | 18      | 40     | MHz  |
| Vertical frequency                       | 0   | 450     | 1000   | kHz  |
| Charge Reset (CR) time                   | 2   | 20      |        | μs   |
| Rise and fall times: image clocks (A)    | 10  | 20      |        | ns   |
| storage clocks (B)                       | 10  | 20      |        | ns   |
| register clocks (C) <sup>2</sup>         | 3   | 5       | 1/6 Tp | ns   |
| summing gate (SG)                        | 3   | 5       | 1/6 Tp | ns   |
| reset gate (RG)                          | 3   | 5       | 1/6 Tp | ns   |



Figure 3 - Line and pixel timing diagrams

### FTT1010M



Figure 4 - Frame timing diagrams

FTT1010M



Figure 5 - Vertical readout



Figure 6 - Start horizontal readout

FTT1010M

#### **Performance**

The test conditions for the performance characteristics are as follows:

- All values are measured using typical operating conditions.
- VNS is adjusted as low as possible while maintaining proper Vertical Antiblooming
- Sensor temperature=60°C (333K)
- Horizontal transport frequency=18MHz

- Vertical transport frequency=450kHz
- Integration time=10ms
- The light source is a lamp of 3200K in conjunction with neutral density filters and a 1.7mm thick BG40 infrared cut-off filter. For Linear Operation measurements, a temperature conversion filter (Melles Griot type no. 03FCG261, -120 mired, thickness: 2.5mm) is applied.

| LINEAR OPERATION                                                                                                                                                                                                                                     | MIN       | TYPICAL                                   | MAX                | UNIT               |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|-------------------------------------------|--------------------|--------------------|
| Charge Transfer Efficiency <sup>1</sup> vertical Charge Transfer Efficiency <sup>1</sup> horizontal Image lag Smear <sup>2</sup> Resolution (MTF) @ 42lp/mm Light sensitivity Low Pass Shading <sup>3</sup> Random Non-Uniformity (RNU) <sup>4</sup> | 65<br>180 | 0.999995<br>0.999999<br>-39<br>250<br>0.3 | 0<br>0<br>2.5<br>5 | % dB % kel/lux•s % |

<sup>&</sup>lt;sup>1</sup>Charge Transfer Efficiency values are tested by evaluation and expressed as the value per gate transfer.

 $<sup>^4</sup>$ RNU is defined as the ratio of the one- $\sigma$  value of the highpass image to the mean signal value at nominal light.



Figure 7 - Typical Linear dynamic range vs. horizontal read-out frequency and sensor temperature

<sup>&</sup>lt;sup>2</sup>Smear is defined as the ratio of 10% of the vertical transport time to the integration time. It indicates how visible a spot of 10% of the image height would become.

 $<sup>^{3}</sup>$ Low Pass Shading is defined as the ratio of the one- $\sigma$  value of the pixel output distribution expressed as a percentage of the mean value output (low-pass image).

### FTT1010M



Figure 8 - Maximum number of images/second versus integration time



Figure 9 - Angular response versus angle of illumination

FTT1010M



Figure 10 - Quantum efficiency versus wavelength

FTT1010M

| LINEAR/SATURATION                                       | MIN | TYPICAL | MAX | UNIT         |
|---------------------------------------------------------|-----|---------|-----|--------------|
| Full-well capacity saturation level (Qmax) <sup>1</sup> | 250 | 500     | 600 | kel          |
| Full-well capacity linear operation (Qlin) <sup>2</sup> | 200 | 350     |     | kel          |
| Charge handling capacity <sup>3</sup>                   |     | 600     |     | kel          |
| Overexposure <sup>4</sup> handling                      | 100 | 200     |     | x Qmax level |



Figure 11 – Charge handling versus integration/transport voltage

<sup>&</sup>lt;sup>1</sup>Qmax is determined from the low-pass filtered image.

<sup>2</sup>The linear full-well capacity Qlin is calculated from linearity test (see dynamic range). The evaluation test guarantees 97% linearity.

<sup>3</sup>Charge handling capacity is the largest charge packet that can be transported through the register and read-out through the output buffer.

4Overexposure over entire area while maintaining good Vertical Antiblooming (VAB). It is tested by measuring the dark line.

## FTT1010M

| OUTPUT BUFFERS                                                            | MIN | TYPICAL | MAX | UNIT  |
|---------------------------------------------------------------------------|-----|---------|-----|-------|
| Conversion factor                                                         | 6   | 8       | 12  | μV/el |
| Mutual conversion factor matching (ΔACF) <sup>1</sup>                     |     | 0       | 2   | μV/el |
| Supply current                                                            |     | 4       |     | mA    |
| Bandwidth                                                                 |     | 110     |     | MHz   |
| Output impedance buffer (R <sub>load</sub> =3.3Ω, C <sub>load</sub> =2pF) |     | 400     |     | Ω     |

 $<sup>^{1}</sup>$ Matching of the four outputs is specified as  $\Delta$ ACF with respect to reference measured at the operating point ( $Q_{lin}/2$ )

| DARK CONDITION                                | MIN | TYPICAL | MAX | UNIT               |
|-----------------------------------------------|-----|---------|-----|--------------------|
| Dark current level @ 20°C                     |     | 10      | 30  | pA/cm <sup>2</sup> |
| Dark current level @ 60°C                     |     | 0.3     | 0.6 | nA/cm <sup>2</sup> |
| Fixed Pattern Noise <sup>1</sup> (FPN) @ 60°C |     | 15      | 25  | el                 |
| RMS readout noise @ 9MHz bandwidth after CDS  |     | 25      | 30  | el                 |

 $<sup>^{1}\</sup>text{FPN}$  is one- $\sigma$  value of the high-pass image.



Figure 12 - Dark current versus temperature

FTT1010M

#### **Application information**

#### Current handling

One of the purposes of VPS is to drain the holes that are generated during exposure of the sensor to light. Free electrons are either transported to the VRD connection and, if excessive (from overexposure), free electrons are drained to VNS. No current should flow into any VPS connection of the sensor. During high overexposure a total current of 10 to 15mA through all VPS connections together may be expected. The PNP emitter follower in the circuit diagram (figure 12) serves these current requirements.

VNS drains superfluous electrons as a result of overexposure. In other words, it only sinks current. During high overexposure, a total current of 10 to 15mA through all VNS connections together may be expected. The clamp circuit, consisting of the diode and electrolytic capacitor, enables the addition of a Charge Reset (CR) pulse on top of an otherwise stable VNS voltage. To protect the CCD, the current resulting from this pulse should be limited. This can be accomplished by designing a pulse generator with a rather high output impedance.

#### Decoupling of DC voltages

All DC voltages (not VNS, which has additional CR pulses as described above) should be decoupled with a 100nF decoupling capacitor. This capacitor must be mounted as close as possible to the sensor pin. Further noise reduction (by bandwidth limiting) is achieved by the resistors in the connections between the sensor and its voltage supplies. The electrons that build up the charge packets that will reach the floating diffusions only add up to a small current, which will float through VRD. Therefore, a large series resistor in the VRD connection may be used.

#### Outputs

To limit the on-chip power dissipation, the output buffers are designed with open source outputs. Outputs to be used should therefore be loaded with a current source or more simply with a resistance to GND. In order to prevent the output (which typically has an output impedance of about  $400\Omega)$  from bandwidth limitation as a result of capacitive loading, load the output with an emitter follower built from a high-frequency transistor. Mount the base of this transistor as close as possible to the sensor and keep the connection between the emitter and the next stage short. The CCD output buffer can easily be destroyed by ESD. By using this

emitter follower, this danger is suppressed; do NOT reintroduce this danger by measuring directly on the output pin of the sensor with an oscilloscope probe. Instead, measure on the output of the emitter follower. Slew rate limitation is avoided by avoiding a too-small quiescent current in the emitter follower; about 10mA should do the job. The collector of the emitter follower should be decoupled properly to suppress the Miller effect from the base-collector capacitance.

A CCD output load resistor of  $3.3\Omega$  typically results in a bandwidth of 110MHz. The bandwidth can be enlarged to about 130MHz by using a resistor of  $2.2k\Omega$  instead, which, however, also enlarges the on-chip power dissipation.

#### Device protection

The output buffers of the FTT1010M are likely to be damaged if VPS rises above SFD or RD at any time. This danger is most realistic during power-on or power-off of the camera. The RD voltage should always be lower than the SFD voltage.

Never exceed the maximum output current. This may damage the device permanently. The maximum output current should be limited to 10mA. Be especially aware that the output buffers of these image sensors are very sensitive to ESD damage.

Because of the fact that our CCDs are built on an n-type substrate, we are dealing with some parasitic npn transistors. To avoid activation of these transistors during switch-on and switch-off of the camera, we recommend the application diagram of figure 12.

#### Unused sections

To reduce power consumption, the following steps can be taken. Connect unused output register pins (C1...C3, SG, OG) and unused SFS pins to zero Volts.

#### More information

Detailed application information is provided in the application note AN01 entitled "Camera Electronics for the mK x nK CCD Image Sensor Family".

FTT1010M

#### **Device Handling**

An image sensor is a MOS device which can be destroyed by electro-static discharge (ESD). Therefore, the device should be handled with care.

Always store the device with short-circuiting clamps or on conductive foam. Always switch off all electric signals when inserting or removing the sensor into or from a camera (the ESD protection in the CCD image sensor process is less effective than the ESD protection of standard CMOS circuits).

Being a high quality optical device, it is important that the cover glass remain undamaged. When handling the sensor, use fingercots.

When cleaning the glass we recommend using ethanol (or possibly water). Use of other liquids is strongly discouraged:

- if the cleaning liquid evaporates too quickly, rubbing is likely to cause ESD damage.
- the cover glass and its coating can be damaged by other liquids.

Rub the window carefully and slowly.

Dry rubbing of the window may cause electro-static charges or scratches which can destroy the device.



Figure 13- Application diagram

FTT1010M

#### Pin configuration

The FTT1010M is mounted in a Pin Grid Array (PGA) package with 80 pins in a 15x13 grid of  $40.00 \times 40.00 \text{ mm}^2$ . The position of pin A1 is marked with a gold dot on top of the

package. The image clock phases of quadrant W are internally connected to X, and the clock phases of Y are connected to Z.

| SYMBOL | LINEAR/SATURATION        | PIN # W | PIN # X | PIN # Y | PIN # Z |
|--------|--------------------------|---------|---------|---------|---------|
| VNS    | N substrate              | A12     | A3      | J2      | F11     |
| VNS    | N substrate              | D11     | B2      | F3      | H12     |
| VNS    | N substrate              | E11     | D3      | -       | J11     |
| VNS    | N substrate              | E12     | E2      | -       | -       |
| VNS    | N substrate              | -       | E3      | -       | -       |
| VPS    | P substrate              | C11     | C3      | G3      | G11     |
| SFD    | Source Follower Drain    | A13     | A1      | J1      | J13     |
| SFS    | Source Follower Source   | A10     | B5      | J4      | H9      |
| VCS    | Current Source           | A11     | A4      | J3      | J10     |
| OG     | Output Gate              | B13     | B1      | H1      | H13     |
| RD     | Reset Drain              | B12     | B3      | H2      | H11     |
| A1     | Image Clock (Phase 1)    | -       | -       | F1      | F13     |
| A2     | Image Clock (Phase 2)    | -       | -       | G2      | G12     |
| A3     | Image Clock (Phase 3)    | -       | -       | F2      | F12     |
| A4     | Image Clock (Phase 4)    | -       | -       | G1      | G13     |
| B1     | Storage Clock (Phase 1)  | D13     | D1      | -       | -       |
| B2     | Storage Clock (Phase 2)  | C12     | C2      | -       | _       |
| B3     | Storage Clock (Phase 3)  | D12     | D2      | -       | =       |
| B4     | Storage Clock (Phase 4)  | C13     | C1      | -       | _       |
| C1     | Register Clock (Phase 1) | B9      | A6      | H5      | J8      |
| C2     | Register Clock (Phase 2) | B8      | A7      | H6      | J7      |
| C3     | Register Clock (Phase 3) | A8      | B6      | J6      | H8      |
| SG     | Summing Gate             | B10     | A2      | H4      | J12     |
| RG     | Reset Gate               | A9      | A5      | J5      | J9      |
| OUT    | Output                   | B11     | B4      | НЗ      | H10     |
| NC     | Not Connected            | B7      |         | H7      | -       |



Figure 14 - Pin configuration (top view)

## FTT1010M



Figure 15- Mechanical drawing of the PGA package of the FTT1010M

FTT1010M

#### **Order codes**

The sensor can be ordered using the following code:

| FTT1010M sensors |                  |                |  |
|------------------|------------------|----------------|--|
| Description      | Quality Grade    | Order Code     |  |
| FTT1010M/TG      | Test grade       | 9922 157 35231 |  |
| FTT1010M/EG      | Economy grade    | 9922 157 35251 |  |
| FTT1010M/IG      | Industrial grade | 9922 157 35221 |  |
| FTT1010M/HG      | High grade       | 9922 157 35211 |  |



#### **Defect Specifications**

The CCD image sensor can be ordered in a specific quality grade. The grading is defined with the maximum amount of pixel defects, column defects, row defects and cluster defects, in both illuminated and non-illuminated conditions. For detailed grading information, please contact your local DALSA representative.

#### For More Information

For more detailed information on this and other products, contact your local rep or visit our Web site at <a href="http://www.dalsa.com/sensors/products/products.asp">http://www.dalsa.com/sensors/products/products.asp</a>.

#### **DALSA Professional Imaging**

Sales Department High Tech Campus 27 5656 AE Eindhoven The Netherlands Tel: +31 40 259 9009 Fax: +31 40 259 9015 www.dalsa.com/sensors

sales.sensors@dalsa.com

This information is subject to change without notice.

