# HD63701Y0, HD637A01Y0, HD637B01Y0 (Limiting Suppli

(Limiting Supplies. For Development Only.)

#### Description

The HD63701Y0 is a CMOS 8-bit single-chip microcomputer unit with 16k-byte EPROM, programmed by the same method as the standard 27256 EPROM. It is available in a ceramic package. The user-programmable on-chip EPROM reduces lead time between software development and production. The ceramic package with window is used in the debugging development stage and small volume production. The ceramic package is a hermetically sealed 64-pin shrink DIP with quartz window that allows for EPROM erasure in the same way as a 27256 EPROM.

#### **■ FEATURES**

- Instruction set compatible with the HD6301Y0
- 16k bytes EPROM
- 256 bytes RAM
- 53 parallel I/O lines
- Parallel handshake interface (port 6)
- Darlington transistor direct drive lines (port 2) and port 6)
- 16-bit programmable timer
- 8-bit reloadable timer
- Serial communications interface (SCI)
- Three kinds of memory-ready function for low-speed memory access
- Halt function
- Error detection function (address error, opcode error)
- Interrupts
  - -3 external
  - -7 internal
- MCU operation modes
  - -Mode 1: expanded mode (internal ROM inhibited)
  - -Mode 2: expanded mode (internal ROM valid)
  - ---Mode 3: single-chip mode
- EPROM programming mode
- Address space up to 65k bytes
- Low power modes
  - -Sleep mode
  - -Standby mode
- Minimum instruction time 0.5 μs (f = 2 MHz)

#### PROGRAM DEVELOPMENT SUPPORT TOOLS

- Cross assembler and C compiler software for IBM PC and compatibles
- In circuit emulator for use with IBM PCs and compatibles
- Programming socket adapter for programming the EPROM-on-chip device.

| Part No.    | Clock Freq. (MHz) | Package        |
|-------------|-------------------|----------------|
| HD63701Y0C  | 0.1 to 1.0        | 64-pin ceramic |
| HD637A01Y0C | 0.1 to 1.5        | shrink DIP     |
| HD637B01Y0C | 0.1 to 2.0        | (DC-64S)       |



#### PIN ARRANGEMENT

| HD63701Y0C                                                                                    |                                                                                                                                                                                                                                                                            |
|-----------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Vss   1   0   XTAL   2   EXTAL   3   MPo   4   MP1   5   5   5   5   5   5   5   5   5        | 64 E 63 RD/P70 62 WR/P71 51 R/W/P72 50 LIR/P73 59 BA/P74 58 D0/P30/E00 57 D0/P31/E01 56 D2/P32/E02 55 D3/P33/E03 54 D4/P34/E04 53 D5/P36/E06 51 D0/P37/E07 50 A0/P10/EA0 49 A1/P11/EA1 48 A2/P12/EA2 47 A3/P13/EA3 46 A4/P14/EA4 45 A5/P15/EA6 44 A6/P16/EA6 43 A7/P17/EA7 |
| P2s/Tout2 14 P2e/Tout3 15 P2-/TCLK 16 P5o/IRQ1 17 P5-/IRQ2 18 P5-/MR 19 P5-/HALT 20 P54/IS 21 | 51 D7/P37/E07 50 A6/P16/EA0 43 A1/P11/EA1 48 A2/P12/EA2 47 A3/P13/EA3 46 A4/P14/EA4 45 A5/P15/EA6 44 A6/P16/EA6                                                                                                                                                            |
| P56 23 P57 24 P60 25 P61 26 P62 27 P63 28 P64 29 P66 30 P66 31 P67 32                         | 42 Vss 41 Aa/P4o/EAa 40 As/P41/OE 39 A10/P42/EA10 38 A11/P43/EA11 37 A12/P44/EA12 36 A13/P45/EA13 35 A14/P46/EA14 34 A15/P47/CE 33 Vcc                                                                                                                                     |

### **Block Diagram**



# Pin Description

| Pin No. | R                                   | Mode 1, Mode 2                        |                                     | Mode 3                                |                 | EPROM Mode                |
|---------|-------------------------------------|---------------------------------------|-------------------------------------|---------------------------------------|-----------------|---------------------------|
| DC-64S  | Pin<br>Name                         | Function                              | Pin<br>Name                         | Function                              | Pin<br>Name     | Function                  |
| 1       | Vss                                 | Ground                                | Vss                                 | Ground                                | Vss             | Ground                    |
| 2       | XTAL                                | Crystal connection                    | XTAL                                | Crystal connection                    |                 |                           |
| 3       | EXTAL                               | Crystal or external clock connection  | EXTAL                               | Crystal or external clock connection  |                 |                           |
| 4       | MP <sub>0</sub>                     | Mode select inputs                    | MP <sub>0</sub>                     | Mode select inputs                    |                 |                           |
| 5       | MP <sub>1</sub>                     |                                       | MP <sub>1</sub>                     | _                                     |                 |                           |
| 6       | RES                                 | Reset input                           | RES                                 | Reset input                           | V <sub>PP</sub> | EPROM Programming voltage |
| 7       | STBY                                | Standby mode input                    | STBY                                | Standby mode input                    |                 |                           |
| 8       | NMI                                 | Nonmaskable interrupt                 | NMI                                 | Nonmaskable interrupt                 | EA <sub>9</sub> | Address bus, bit 9        |
| 9       | P2 <sub>0</sub> /T <sub>in</sub>    | Port 2, bit 0/<br>Timer 1 input       | P2 <sub>0</sub> /T <sub>in</sub>    | Port 2, bit 0/<br>Timer 1 input       | -               |                           |
| 10      | P2 <sub>1</sub> /T <sub>out</sub> 1 | Port 2, bit 1/<br>Timer 1 output 1    | P2 <sub>1</sub> /T <sub>out</sub> 1 | Port 2, bit 1/<br>Timer 1 output 1    |                 |                           |
| 11      | P2 <sub>2</sub> /SCLK               | Port 2, bit 2/<br>SCI clock           | P2 <sub>2</sub> /SCLK               | Port 2, bit 2/<br>SCI clock           |                 |                           |
| 12      | P2 <sub>3</sub> /R <sub>X</sub>     | Port 2, bit 3/<br>SCI receive input   | P2 <sub>3</sub> /R <sub>X</sub>     | Port 2, bit 3/<br>SCI receive input   |                 |                           |
| 13      | P2 <sub>4</sub> /T <sub>X</sub>     | Port 2, bit 4/<br>SCI transmit output | P2 <sub>4</sub> /T <sub>X</sub>     | Port 2, bit 4/<br>SCI transmit output |                 |                           |
| 14      | P25/Tout 2                          | Port 2, bit 5/<br>Timer 1 output 2    | P25/Tout 2                          | Port 2, bit 5/<br>Timer 1 output 2    |                 |                           |
| 15      | P26/Tout 3                          | Port 2, bit 6/<br>Timer 2 output 3    | P26/Tout 3                          | Port 2, bit 6/<br>Timer 2 output 3    |                 |                           |
| 16      | P27/TCLK                            | Port 2, bit 7/<br>Timer 2 clock       | P27/TCLK                            | Port 2, bit 7/<br>Timer 2 clock       |                 |                           |
| 17      | P5 <sub>0</sub> /IRQ <sub>1</sub>   | Port 5, bit 0/<br>Interrupt input 1   | P5 <sub>0</sub> /IRQ <sub>1</sub>   | Port 5, bit 0/<br>Interrupt input 1   |                 |                           |
| 18      | P5 <sub>1</sub> /IRQ <sub>2</sub>   | Port 5, bit 1/<br>Interrupt input 2   | P5 <sub>1</sub> /IRQ <sub>2</sub>   | Port 5, bit 1/<br>Interrupt input 2   |                 |                           |
| 19      | P5 <sub>2</sub> /MR                 | Port 5, bit 2/<br>Memory ready input  | P5 <sub>2</sub>                     | Port 5, bit 2                         |                 |                           |
| 20      | P5 <sub>3</sub> /HALT               | Port 5, bit 3/<br>Halt input          | P5 <sub>3</sub>                     | Port 5, bit 3                         |                 |                           |
| 21      | P5 <sub>4</sub> /IS                 | Port 5, bit 4/<br>Input strobe        | P5 <sub>4</sub> /ĪS                 | Port 5, bit 4/<br>Input strobe        | -               |                           |
| 22      | P5 <sub>5</sub> /0S                 | Port 5, bit 5/<br>Output strobe       | P5 <sub>5</sub> /OS                 | Port 5, bit 5/<br>Output strobe       |                 |                           |
| 23      | P5 <sub>6</sub>                     | Port 5,                               | P5 <sub>6</sub>                     | Port 5,                               |                 |                           |
|         |                                     |                                       |                                     |                                       |                 |                           |

(continued)

# Pin Description (Cont)

| Pin No.<br> |                       | Mode 1, Mode 2                   |                 | Mode 3                |                  | EPROM Mode         |
|-------------|-----------------------|----------------------------------|-----------------|-----------------------|------------------|--------------------|
| DC-64S      | Pin<br>Name           | Function                         | Pin<br>Name     | Function              | Pin<br>Name      | Function           |
| 25          | P6 <sub>0</sub>       | Port 6, bits 0-7                 | P6 <sub>0</sub> | Port 6, bits 0-7      |                  |                    |
| 26          | P6 <sub>1</sub>       | · <b>-</b>                       | P6 <sub>1</sub> | _                     |                  |                    |
| 27          | P6 <sub>2</sub>       | _                                | P6 <sub>2</sub> | _                     |                  |                    |
| 28          | P6₃                   | _                                | P6 <sub>3</sub> | _                     |                  |                    |
| 29          | P64                   | _                                | P64             |                       |                  |                    |
| 30          | P6 <sub>5</sub>       | _                                | P6 <sub>5</sub> | <del>-</del>          |                  |                    |
| 31          | P6 <sub>6</sub>       | _                                | P6 <sub>6</sub> |                       |                  |                    |
| 32          | P67                   | _                                | P67             |                       |                  |                    |
| 33          | Vcc                   | +5 V power supply                | Vcc             | +5 V power supply     | Vcc              | +5 V power supply  |
| 34          | A <sub>15</sub>       | Address bus,                     | P47             | Port 4, bits 7-0      | CE               | Chip enable        |
| 35          | A <sub>14</sub>       | bits 15-8                        | P4 <sub>6</sub> | <del>_</del>          | EA <sub>14</sub> | Address bus,       |
| 36          | A <sub>13</sub>       | _                                | P4 <sub>5</sub> | _                     | EA <sub>13</sub> | bits 14-10         |
| 37          | A <sub>12</sub>       | _                                | P4 <sub>4</sub> | _                     | EA <sub>12</sub> |                    |
| 38          | A <sub>11</sub>       | _                                | P4 <sub>3</sub> | _                     | EA <sub>11</sub> |                    |
| 39          | A <sub>10</sub>       | _                                | P4 <sub>2</sub> | _                     | EA <sub>10</sub> |                    |
| 40          | A9                    | _                                | P4 <sub>1</sub> | _                     | ŌĒ               | Output enable      |
| 41          | A <sub>8</sub>        | _                                | P4 <sub>0</sub> | _                     | EAB              | Address bus, bit 8 |
| 42          | Vss                   | Ground                           | Vss             | Ground                | V <sub>SS</sub>  | Ground             |
| 43          | A <sub>7</sub>        | Address bus,                     | P17             | Port 1, bits 7-0      | EA <sub>7</sub>  | Address bus,       |
| 44          | A <sub>6</sub>        | bits 7-0                         | P16             |                       | EA <sub>6</sub>  | bits 7-0           |
| <del></del> | A <sub>5</sub>        | _                                | P15             | <del></del>           | EA <sub>5</sub>  | <del></del>        |
| 46          | A4                    | _                                | P14             | <del></del>           | EA <sub>4</sub>  | _                  |
| 47          | Аз                    | _                                | P13             | . <del></del>         | EA <sub>3</sub>  | _                  |
| 48          | A <sub>2</sub>        | _                                | Pl2             | <del></del>           | EA <sub>2</sub>  | - <del></del>      |
| 49          | A <sub>1</sub>        | _                                | P1 <sub>1</sub> | <del></del>           | EA <sub>1</sub>  | <del></del>        |
| 50          | Ao                    | _                                | P1 <sub>0</sub> | <u> </u>              | EA <sub>0</sub>  | <del></del>        |
| 51          | <b>D</b> <sub>7</sub> | Data bus,                        | P3 <sub>7</sub> | Port 3, bits 7-0      | EO <sub>7</sub>  | Data bus,          |
| 52          | D <sub>6</sub>        | bits 7-0                         | P36             | <del></del>           | EO <sub>6</sub>  | bits 7-0           |
| 53          | D <sub>5</sub>        | _                                | P3 <sub>5</sub> | _                     | EO <sub>5</sub>  | _                  |
| 54          | D <sub>4</sub>        | _                                | P3 <sub>4</sub> | <del>_</del>          | EO <sub>4</sub>  | <del>_</del>       |
| 55          | D <sub>3</sub>        | _                                | P3 <sub>3</sub> | <del>_</del>          | EO <sub>3</sub>  |                    |
| 56          | D <sub>2</sub>        | _                                | P3 <sub>2</sub> |                       | EO <sub>2</sub>  |                    |
| 57          | D <sub>1</sub>        | _                                | P3 <sub>1</sub> |                       | EO <sub>1</sub>  | <del></del>        |
| 58          | D <sub>0</sub>        | _                                | P3 <sub>0</sub> | <del>-</del>          | EO <sub>0</sub>  |                    |
| 59          | BA                    | Bus available output             | P7 <sub>4</sub> | Port 7, bits 4-0      |                  |                    |
| 60          | LIR                   | Load instruction register output | P7 <sub>3</sub> |                       |                  |                    |
| 61          | R/W                   | Read/Write output                | P7 <sub>2</sub> |                       |                  |                    |
| 62          | WR                    | Write output                     | P71             |                       |                  |                    |
| 63          | RD                    | Read output                      | P7 <sub>0</sub> |                       |                  |                    |
| 64          | E                     | External clock output            | E               | External clock output |                  |                    |

#### Pin Function

#### Power (VCC, VSS)

 $V_{cc}$  and  $V_{ss}$  are the power supply pins. Apply  $\pm 5V$   $\pm 10\%$  to  $V_{cc}.$  Connect the  $V_{ss}$  pins to ground.

#### Clock (XTAL, EXTAL)

XTAL and EXTAL connected to an AT-cut parallel resonant crystal supply the system clock. The chip has a divide-by-four circuit. For example, if a 4 MHz crystal is used, the system clock will be 1 MHz.

Figure 1 is an example of the crystal oscillator connection. The crystal and  $C_{L1}$  and  $C_{L2}$  should be located as close as possible to the XTAL and EXTAL pins. No line must cross the lines between the crystal oscillator and the XTAL and EXTAL pins.

The EXTAL pin can be driven by an external clock with a 45% to 55% duty cycle. The LSI divides the external clock frequency by foru. The external clock should therefore be less than four times the maximum clock frequency. When using an external clock, the XTAL pin should be left open.

#### Enable Clock (E)

E provides a system clock to external circuits. Its frequency is one-fourth that of the crystal oscillator or external clock.

#### Reset (RES)

This pin resets the MCU's internal state and initiates a startup procedure.

#### Nonmaskable Interrupt (NMI)

When CPU detects a falling edge at the NMI input, it begins the internal nonmaskable interrupt sequence. The instruction being executed when the NMI is detected will proceed to completion. The interrupt mask bit of the condition code register does not affect the nonmaskable interrupt.

#### Interrupt Requests (IRQ1, IRQ2)

The interrupt requests are level-sensitive inputs which request an internal interrupt sequence from the CPU.



Figure 1. Recommended Crystal Oscillator Connection

#### Mode Program (MPo, MP1)

These pins determine the MCU operation mode (expanded modes 1 or 2, or single-chip mode 3).

#### Standby (STBY)

The STBY pin puts the MCU in standby mode.

#### Halt (HALT)

The halt control input stops instruction execution and release the buses. When  $\overline{HALT}$  switches low, the CPU finishes the current instruction, then stops and enters the halt state.

#### Memory Ready (MR)

The memory ready control input lengthens the system clock's high period to allow access to low-speed memory.

## Read and Write $(\overline{RD}, \overline{WR})$

The read and write outputs show active low outputs to peripherals or memories when the CPU is reading or writing.

#### Read/Write (R/W)

The read/write signal is high when the CPU is reading, and low when it is writing to peripherals or memory.

## Load Instruction Register (LIR)

The LIR output is low when the CPU executes an opcode fetch cycle.

#### Bus Available (BA)

The bus available output control signal goes high when the CPU accepts  $\overline{HALT}$  and releases the buses. It is normally low.

#### Input Handshake, Output Handshake (IS, OS)

 $\overline{\text{IS}}$  and  $\overline{\text{OS}}$  are the handshake interface input and output.

#### Timer 1 Input (Tin)

Tin is the external input-capture pin for timer 1.

#### Timer 1 Outputs 1 and 2 (Tout1, Tout2)

Tout1 and Tout2 are the outputs of timer 1's output compare registers.

#### Timer 2 Output (Tout3)

Tout3 is the output for timer 2.

#### Timer 2 Clock Input (TCLK)

TCLK is timer 2's external clock input.

#### SCI Clock (SCLK)

SCLK is the serial communication interface (SCI) I/O pin.

#### Receive, Transmit (Rx, Tx)

Rx and Tx are the SCI receive input and transmit output.

#### Port 1 (P10-P17)

In mode 3 (single-chip mode), these pins are an 8-bit I/O port.

#### Port 2 (P20-P27)

Port 2 is an 8-bit I/O port.

#### Port 3 (P30-P37)

In mode 3 (single-chip mode), these pins are an 8-bit I/O port.

#### Port 4 (P40-P47)

In mode 3 (single-chip mode), these pins are an 8-bit I/O port.

#### Port 5 (P50-P57)

Port 5 is an 8-bit I/O port.

#### Port 6 (P60-P67)

Port 6 is an 8-bit I/O port.

#### Port 7 (P70-P74)

In mode 3 (single-chip mode), port 7 is a 5-bit output port.

#### Address Bus (A0-A15)

In modes 1 and 2 (expanded modes), these pins are the 16-bit address bus.

#### Data Bus (Do-D7)

In modes 1 and 2 (expanded modes), these pins are the 8-bit data bus.

#### Chip Enable (CE)

The chip enable input enables EPROM programming and verifying. When this signal is low, the EPROM is enabled.

# **OHITACHI**

#### $Program\ Voltage\ (V_{PP})$

 $V_{PP}$  is the input for the program voltage (12.5V  $\pm$  0.3V) for programming the EPROM.

#### Output Enable (OE)

 $\overline{OE}$  is the control for data verification output.

#### EPROM Address Bus (EA<sub>0</sub>-EA<sub>14</sub>)

In the PROM programming mode,  $EA_0$ - $EA_{14}$  are the PROM address bus.

#### EPROM Data Bus (EA<sub>0</sub>-EA<sub>7</sub>

In the PROM programming mode,  $EO_0$ - $EO_7$  are the PROM data bus.

## **Functional Description**

#### **CPU**

Registers: Figure 2 is the HD63701Y0 register programming model. The double accumulator D consists of accumulators A and B, so using accumulator D destroys the contents of A and B.

CPU Operation Modes: When active, the CPU fetches an instruction from a memory location and executes it. This sequence starts when reset is

cancelled, and repeats if not affected by a special instruction (such as SWI, RTI, WAI, or SLP), or control signal (such as  $\overline{NMI}$ ,  $\overline{IRQ_1}$ ,  $\overline{IRQ_2}$ ,  $IRQ_3$ , HALT, or STBY). Other than the active mode, the CPU can be in the reset mode, the halt mode, or either of the low power dissipation modes, sleep or standby. Figure 3 shows the operation mode transitions, and figure 4 is a flow chart of the transition control. Table 1 shows the CPU operating states and port states.

| Table 1. | CPU | Operation | and | Port State | S |
|----------|-----|-----------|-----|------------|---|
|----------|-----|-----------|-----|------------|---|

| Port                                 | Mode      | Reset       | STBY 4 | HALT <sup>3</sup> | Sleep  |
|--------------------------------------|-----------|-------------|--------|-------------------|--------|
| Port 1                               | Mode 1, 2 | High        | High Z | High Z            | High   |
| (A <sub>0</sub> to A <sub>7</sub> )  | Mode 3    | High Z      |        |                   | Keep   |
| Port 2                               | Mode 1, 2 | High Z      | High Z | Keep              | Keep   |
|                                      | Mode 3    |             |        |                   |        |
| Port 3                               | Mode 1, 2 | High Z      | High Z | High Z            | High Z |
| (D <sub>0</sub> to D <sub>7</sub> )  | Mode 3    |             |        |                   | Кеер   |
| Port 4                               | Mode 1    | High        | High Z | High Z            | High   |
| (A <sub>8</sub> to A <sub>15</sub> ) | Mode 2    | High Z      |        |                   | Note 5 |
|                                      | Mode 3    | <del></del> |        |                   | Keep   |
| Port 5                               | Mode 1, 2 | High Z      | High Z | Кеер              | Keep   |
|                                      | Mode 3    |             |        |                   |        |
| Port 6                               | Mode 1, 2 | High Z      | High Z | Keep              | Keep   |
|                                      | Mode 3    | <del></del> |        |                   |        |
| Port 7                               | Mode 1, 2 | Note 1      | High Z | Note 2            | Note 1 |
|                                      | Mode 3    | High Z      | -      |                   | Keep   |

- Notes: 1. RD, WR, R/W, LIR=High, BA=Low
  - 2. RD, WR, R/W=High Z, LIR, BA=High
  - 3. HALT is unacceptable in mode 3.
  - 4. E pin goes to high impedance state.
  - 5. Address output pin=High Input port=High Z
  - 6. Keep: The output port is retained, and the input port goes to the high impedance state.



Figure 2. CPU Registers



Figure 3. CPU Operation Mode Transitions



(1) HITACHI

**Reset Mode**: To reset the MCU, hold RES low for at least 3 clock cycles during operation, or for at

least 20 ms during power-up. When  $\overline{RES}$  is brought high, the MCU begins the reset procedure :

Table 2. Registers at Reset

| Address | Register                                                 | Abbreviation | R/W <sup>2</sup> | Value at Reset <sup>3</sup> |
|---------|----------------------------------------------------------|--------------|------------------|-----------------------------|
| 00      | Port 1 DDR (Data Direction Register)                     | P1DDR        | W                | \$FE                        |
| 01      | Port 2 DDR                                               | P2DDR        | W                | \$00                        |
| 02      | Port 1                                                   | PORT1        | R/W              | Indefinite                  |
| 03      | Port 2                                                   | PORT2        | R/W              | Indefinite                  |
| 04      | Port 3 DDR                                               | P3DDR        | W                | \$FE                        |
| 05      | Port 4 DDR                                               | P4DDR        | W                | \$00                        |
| 06      | Port 3                                                   | PORT3        | R/W              | Indefinite                  |
| 07      | Port 4                                                   | PORT4        | R/W              | Indefinite                  |
| 08      | Timer Control/Status Register 1                          | TCSR1        | R/W              | \$00                        |
| 09      | Free Running Counter (MSB)                               | FRCH         | R/W              | \$00                        |
| 0A      | Free Running Counter (LSB)                               | FRCL         | R/W              | \$00                        |
| ОВ      | Output Compare Register 1 (MSB)                          | OCR1H        | R/W              | \$FF                        |
| 0C      | Output Compare Register 1 (LSB)                          | OCR1L        | R/W              | \$FF                        |
| 0D      | Input Capture Register (MSB)                             | ICRH         | R                | \$00                        |
| 0E      | Input Capture Register (LSB)                             | ICRL         | R                | \$00                        |
| 0F      | Timer Control/Status Register 2                          | TCSR2        | R/W              | \$10                        |
| 10      | Rate/Mode Control Register                               | RMCR         | R/W              | \$C0                        |
| 11      | T <sub>X</sub> /R <sub>X</sub> Control Status Register 1 | TRCSR1       | R/W              | \$20                        |
| 12      | Receive Data Register                                    | RDŘ          | R                | \$00                        |
| 13      | Transmit Data Register                                   | TDR          | w                | Indefinite                  |
| 14      | RAM/Port 5 Control Register                              | RP5CR        | R/W              | \$F8 or \$78                |
| 15      | Port 5                                                   | PORT5        | R/W              | Indefinite                  |
| 16      | Port 6 DDR                                               | P6DDR        | W                | \$00                        |
| 17      | Port 6                                                   | PORT6        | R/W              | Indefinite                  |
| 18      | Port 7                                                   | PORT7        | R/W              | Indefinite                  |
| 19      | Output Compare Register 2 (MSB)                          | OCR2H        | R/W              | \$FF                        |
| 1A      | Output Compare Register 2 (LSB)                          | OCR2L        | R/W              | \$FF                        |
| 18      | Timer Control/Status Register 3                          | TCSR3        | R/W              | \$20                        |
| 1C      | Time Constand Register                                   | TCONR        | w                | \$FF                        |
| 1D      | Timer 2 Up Counter                                       | T2CNT        | R/W              | \$00                        |
| 1E      | Tx/Rx Control Status Register 2                          | TRCSR2       | R/W              | \$28                        |
| 1F      | Reserved (Note 1)                                        | TSTREG       |                  |                             |
| 20      | Port 5 DDR                                               | P5DDR        | W                | \$00                        |
| 21      | Port 6 Control/Status Register                           | P6CSR        | R/W              | \$07                        |
| 22      | Reserved                                                 | <del>-</del> | <del>-</del>     |                             |
| 23      | Reserved                                                 | -            |                  |                             |
| 24      | Reserved                                                 | -            |                  | _                           |
| 25      | Reserved                                                 | _            | <del></del>      | _                           |
| 26      | Reserved                                                 |              |                  |                             |
| 27      | Reserved                                                 |              |                  |                             |

Notes :

- 1. Test register. Don't access this register.
- 2. R: Read-only register, W: Write-only register, R/W: Read/write register.
- 3. Unused bits set to 1.

- Latch the value of the port mode program pins (MP<sub>0</sub>, MP<sub>1</sub>)
- 2. Initialize the internal registers (table 2)
- 3. Set the interrupt mask bit
- Put the contents of the last two addresses (\$FFFE, FFFF) into the program counter (start address) and start the program from this address.

Halt Mode: When the HALT signal is low, the CPU will be in halt mode. In halt mode, the CPU does not execute instructions, and address and data buses are released.

- Internal clocks do not stop
- Peripherals (timer, SCI, etc) function
- Interrupts are accepted

Table 1 shows the state of each port. Halt mode is released when HALT goes high. A RES or STBY signal also releases the halt mode and put the CPU into reset or standby modes, respectively.

**Sleep Mode**: The SLP instruction causes the CPU to stop operation and go into sleep mode. In sleep mode, power dissipation is one-fifth of that in the active mode.

- Internal clocks stop
- Register contents are retained
- Peripherals function
- Interrupts are accepted

Table 1 shows the state of each port. Sleep mode is released by a  $\overline{RES}$ ,  $\overline{STBY}$ , or interrupt. After being released, the CPU goes to reset, standby, or interrupt, respectively.

Standby Mode: The MCU goes to standby mode when the  $\overline{STBY}$  signal goes low, or when the STBY flag in the RAM/port 5 control register (RP5CR: \$0014) is cleared by software (figure 5). In standby mode, power dissipation is reduced to several  $\mu A$ .

- All clocks stop
- MCU goes to reset state
- RAM contents are retained

Table 1 shows the state of each port. Reset releases standby mode.



Figure 5. Standby Mode Timing

#### Interrupts

The HD63701Y0 provides 3 external and 7 internal interrupts (figure 6, table 3). At an interrupt request, the CPU will complete the current instruction before beginning the interrupt sequence.

The MCU pushes the program counter, index register, accumulator, and condition code register onto the stack. Then the CPU sets the interrupt mask bit. Finally, it fetches the interrupt's vector (table 4) and branches to the interrupt routine that begins at the vector address.



Figure 6. Interrupt Block Diagram

Table 3. Interrupt Sources

| Туре     | Interrupt              | Symbol                                  | Description                                                                          |
|----------|------------------------|-----------------------------------------|--------------------------------------------------------------------------------------|
| External | Nonmaskable interrupt  | NMI                                     | Generated by falling edge of NMI signal.  Accepted regardless of interrupt mask bit. |
|          | Interrupt request 1, 2 | $\overline{IRQ}_1$ , $\overline{IRQ}_2$ | Generated by low level at $\overline{IRQ}_1$ , $\overline{IRQ}_2$ pins.              |
|          | Port 6 input strobe    | ISF                                     | Generated by IS                                                                      |
| Soft     | Software interrupt     | SWI                                     | Generated by interrupt instruction                                                   |
|          | Trap                   | TRAP                                    | Generated by fetching undefined instruction or request                               |
| Timer    | Timer 1 input capture  | ICI                                     | The timer and serial interrupts generate the                                         |
|          | Timer 1 output compare | OCI                                     | internal interrupt IRQ <sub>3</sub>                                                  |
|          | Timer 1 overflow       | TOI                                     |                                                                                      |
|          | Timer 2 counter match  | CMI                                     |                                                                                      |
| Serial   | Serial Interrupt       | SCI                                     | _                                                                                    |

Table 4. Interrupt Vectors

#### **Vector**

| terrupt kind                           |
|----------------------------------------|
| <u></u>                                |
|                                        |
| AP Soft                                |
| MI External                            |
| VI (Software interrupt) Soft           |
| Q1, ISF (Port 6 input strobe) External |
| (Timer 1 input capture) Timer          |
| CI (Timer 1 output compare 1, 2) Timer |
| OI (Timer 1 overflow) Timer            |
| // (Timer 2 counter match) Timer       |
| Q <sub>2</sub> External                |
| O (RDRF+ORFE+TDRE+PER) Serial          |
| N N R C C C N R                        |

#### Memory Ready

When MR is high, the system clock operates normally. But when MR is low, the high period will be lengthened depending on its low time in integral multiples of its cycle time. It can be lengthened up to 9  $\mu$ s. The one of three memory ready functions can be chosen by the MRE and AMRE bits in the RAM/port 5 control register (figure 7). See RAM/port 5 control register for details.

During internal address or invalid memory access. MR is prohibited internally from decreasing operation speed. Even in the halt state, MR can lengthen the high period of the system clock to allow peripheral devices to access low-speed memories. MR is also used as P5<sub>2</sub>.

#### Trap

The CPU generates an internal interrupt with the highest priority, TRAP, when it tries to fetch an undefined instruction or address. At a TRAP, the CPU pushes the internal registers onto the stack and restarts from \$FFEE, \$FFEF.

The TRAP prevents the system from failing due to noise or program error. Which addresses are undefined depend on the port mode (table 5).

Table 5. Undefined Address Space

| Mode 1    | Mode 2    | Mode 3    |
|-----------|-----------|-----------|
| \$0000 to | \$0000 to | \$0000 to |
| \$0027    | \$0027    | \$003F,   |
| ·         |           | \$0140 to |
|           |           | \$BFFF    |



Figure 7. Memory Ready Timing

#### Port Mode Selection

The mode program pins,  $MP_0$  and  $MP_1$ , determine the operation mode of the MCU as shown in table 6. These modes allow for either external memory access (expanded modes) or more I/O ports (single-chip mode). Table 7 and figure 8 show how the ports are used in the 3 modes.

**Mode 1** (**Expanded**): In mode 1, port 3 is the data bus. Port 1 is the lower address bus and port 4 is the upper address bus. These buses interface directly with the HMCS6800 buses. Port 7 is used for control

signals. In mode 1, on-chip ROM is disabled, and external address space is expandable up to 65k bytes.

**Mode 2** (Expanded): In mode 2, on-chip ROM is available. External address space is expandable to 48k dytes. Port 3 is the data bus. Port 1 is the lower address bus and port 4 can be either the upper address bus or an input port.

**Mode 3** (**Single Chip**): In mode 3, all ports are available for I/O. No external memory can be accessed.

Table 6. Mode Selection

| Mode            | MP <sub>1</sub> | MP <sub>0</sub> | ROM | RAM  | Interrupt Vector |
|-----------------|-----------------|-----------------|-----|------|------------------|
| 1 (Expanded)    | Low             | High            | Ext | Int* | Ext              |
| 2 (Expanded)    | High            | Low             | Int | Int* | Int              |
| 3 (Single chip) | High            | High            | Int | Int  | Int              |

Note: \*External RAM can be addressed by clearing the RAME bit in RP5CR (\$0014).

Table 7. Ports in Each Mode

| Port | Mode 1                                         | Mode 2                                        | Mode 3      |
|------|------------------------------------------------|-----------------------------------------------|-------------|
| 1    | Address Bus (A <sub>0</sub> —A <sub>7</sub> )  | Address Bus (A <sub>0</sub> -A <sub>7</sub> ) | I/O Port    |
| 2    | I/O Port                                       | I/O Port                                      | I/O Port    |
| 3    | Data Bus (D <sub>0</sub> -D <sub>7</sub> )     | Data Bus (D <sub>0</sub> D <sub>7</sub> )     | I/O Port    |
| 4    | Address Bus (A <sub>8</sub> -A <sub>15</sub> ) | 1/O Port or Address Bus (A8-A15)              | I/O Port    |
| 5    | I/O Port                                       | I/O Port                                      | I/O Port    |
| 6    | I/O Port                                       | I/O Port                                      | I/O Port    |
| 7    | RD, WR, R/W, LIR, BA                           | RD, WR, R/W, LIR, BA                          | Output Port |



Figure 8. Operation Mode Pin Function and Memory Map

#### **Ports**

The HD63701Y0 provides six 8-bit I/O ports and one 5-bit output-only port. Each I/O port has a data direction register (DDR) which controls the direction of the port  $(0=\text{input},\ 1=\text{output})$ . The DDRs are cleared at reset, and the I/O ports all become input ports.

**Port 1**: Port 1 is an 8-bit I/O port (figure 9). The LSB of the DDR (\$0000) selects the data direction of the whole port (Figure 10). In the expanded modes (1 and 2) port 1 is the lower address bus ( $A_7$ -  $A_0$ ). Port 1 can drive one TTL load and 90 pF capacitance.



Figure 9. Port 1 Block Diagram



Figure 10. Port 1 Register and Data Direction Register

**Port 2**: Port 2 is an 8-bit I/O port (figure 11). Each bit of the DDR (\$0001) defines the data direction of the corresponding bit of port 2 (figure 12). Port 2 can drive one TTL load and 30 pF capacitance. It can produce 1 mA when  $V_{\text{out}} = 1.5 \text{ V}$ 

to directly drive the base of a Darlington transistor.

Port 2 pins are also used as I/O pins by timers 1, 2, and the SCI (table 8). The pin functions are controlled by registers in timers 1, 2, and the SCI.



Figure 11. Port 2 Block Diagram

(continued)





Figure 12. Port 2 Register and Data Direction Register

Table 8. Port 2 Pin Functions

| Tin Tout1      | Timer 1 input                             |
|----------------|-------------------------------------------|
| T-1.61         |                                           |
| Tout1          | Timer 1 output 1                          |
| SCLK           | SCI clock                                 |
| R <sub>X</sub> | SCI receive input                         |
| T <sub>X</sub> | SCI transmit output                       |
| Tout2          | Timer 1 output 2                          |
| Tout3          | Timer 2 output 3                          |
| TCLK           | Timer 2 clock                             |
|                | R <sub>X</sub> T <sub>X</sub> Tout2 Tout3 |

**Port 3**: Port 3 is an 8-bit I/O port (figure 13). The LSB of the DDR (\$0004) selects the data direction of the whole port (figure 14). In the expanded

modes (1 and 2) port 3 is the lower data bus ( $D_7$ - $D_6$ ). Port 3 can drive one TTL load and 90 pF capacitance.



Figure 13. Port 3 Block Diagram



Figure 14. Port 3 Register and Data Direction Register

**Port 4**: Port 4 is an 8-bit I/O port (figure 15). Each bit of the DDR (\$0005) defines the data direction of the corresponding bit of port 4 (figure 16). In the expanded modes (1 and 2), port 4 is the upper address bus  $(A_{15}-A_8)$ . In mode 1 (expanded mode with no external ROM), the DDR is set

automatically and port 4 outputs addresses. In mode 2 (expanded mode with external ROM), the DDR must be set to 1 for port 4 to function as the address bus. Pins that are not needed for the address bus can be used as input pins. Port 4 can drive one TTL load and 90 pF capacitance.



Figure 15. Port 4 Block Diagram



Figure 16. Port 4 Register and Data Direction Register

**Port 5**: Port 5 is an 8-bit I/O port (figure 17). Each bit of the DDR (\$0020) befines the data direction of the corresponding bit of port 5 (figure 18). Port 5 can drive one TTL load and 30 pF capacitance.

 $P5_{s}-P5_{0}$  are also used as control pins (table 9). The function of these pins is determined by the RAM/port 5 control register (RP5CR), except for  $P5_{4}/\overline{IS}$  and  $P5_{s}/\overline{OS}$ , which are controlled by the port 6 control/status register (P6CSR).



Figure 17. Port 5 Block Diagram

(continued)



Figure 17. Port 5 Block Diagram (Cont)



Figure 18. Port 5 Register and Data Direction Register

Table 9. Port 5 Pin Functions

| Alternate Function | Description                                  |
|--------------------|----------------------------------------------|
| ĪRQ <sub>1</sub>   | Interrupt input 1                            |
| ĪRQ <sub>2</sub>   | Interrupt input 2                            |
| MR                 | Memory ready input                           |
| HALT               | Halt input                                   |
| ĪS                 | Input strobe                                 |
| ŌŚ                 | Output strobe                                |
|                    | IRQ <sub>1</sub> IRQ <sub>2</sub> MR HALT IS |

- **RAM/Port 5 Control Register**: The RAM/port 5 control register (RP5CR: \$0014) controls onchip RAM and port 5 (figure 19).
- IRQ<sub>1</sub>E, IRQ<sub>2</sub>E: Setting IRQ<sub>1</sub>E and IRQ<sub>2</sub>E to 1 selects P5<sub>0</sub> and P5<sub>1</sub> as the  $\overline{IRQ_1}$  and  $\overline{IRQ_2}$  interrupt inputs. These bits are cleared at reset.
- MRE, AMRE: When MRE or AMRE is set to 1. P52 becomes the MR input. When both are 0, memory ready is inhibited (table 10). In mode 3. memory ready is always inhibited, regardless of these bits. MRE is cleared at reset, AMRE is set to 1.
- HLTE: When HLTE is set to 1, P5<sub>3</sub> becomes the HALT input. When 0, HALT is inhibited. In mode 3, HALT is always inhibited, regardless of HLTE. This bit is set to 1 at reset.

- ●STBY FLAG: Clearing STBY FLAG by software puts the MCU into standby mode. This flag is set to 1 at reset, so reset cancels the standby mobe. If the STBY pin is low, this flag cannot be cleared.
- RAME: When RAME is set to 1, on-chip RAM is enabled. When 0, it is disabled. RAME is set to 1 at reset. This bit should be set to 0 before going into standby state to protect on-chip RAM data.
- •STBY PWR: When  $V_{cc}$  is not provided in standby mode, STBY PWR is cleared. If STBY PWR is set before the MCU goes to standby, and remains set after standby,  $V_{cc}$  was continuously supplied, and the contents of on-chip RAM are valid



Figure 19. RAM/Port 5 Control Register

Table 10. Memory Ready Function

| MRE | AMRE | Function                                                                                                                                                                                                                                          |  |
|-----|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 0   | 0    | Memory ready inhibited.                                                                                                                                                                                                                           |  |
| 0   | 1    | Auto memory ready. When the CPU accesses the external address regardless of MR E clock automatically stays high one-cycle longer. This state is retained during reset                                                                             |  |
| 1   | 0    | Memory ready. MR pin controls E clock high time.                                                                                                                                                                                                  |  |
| 1   | 1    | When the CPU accesses the external address space with the P5 <sub>2</sub> (MR) pin low the auto memory ready operates. This function useful if there is both high-speed memory and slow memory outside. Input CS signal of slow memory to MR pin. |  |

**Port 6**: Port 6 is an 8-bit I/O port (figure 20). Each bit of the DDR (\$0016) defines the data direction of the corresponding bit of port 6 (figure 21). Port 5 can drive one TTL load and 30 pF capacitance. In addition, it can drive the base of Darlington transistors directly.

Port 6 can function as a parallel handshake interface under the control of the port 6 control/status register (P6CSR: \$0021). Port 6 has a data latch for input data (IS LATCH).



Figure 20. Port 6 Block Diagram



Figure 21. Port 6 Register and Data Direction Register

- Port 6 Control/Status Register: The port 6 control/status register (P6CSR: \$0021) controls and holds the status of the port 6 handshake interface (figure 22). The handshake interface functions as follows.
- 1. Latches the data input at port 6 on the falling edge of  $\overline{IS}$  (P5<sub>4</sub>).
- Outputs OS (P5s) when reading or writing to port 6.
- 3. When IS FLAG is set by the falling edge of IS, an interrupt occurs (figure 23).
- LATCH ENABLE: The LATCH ENABLE bit controls the port 6 input latch (IS LATCH). When it is set, the input data at port 6 will be latched in at the falling edge of IS (P5₄). Reading port 6 clears the latch. If LATCH ENABLE is 0, the input latch is disabled, and P5₄ acts as an ordinary I/O port. LATCH ENABLE is cleared at reset.

- OSS: When OSS is set, writing to port 6 initiates an output strobe signal (OS/P5₅). When OSS is cleared, reading port 6 initiates an OS. OSS is cleared at reset.
- OSE: When OSE is set, P5₅ is the output strobe,
   OS. When cleared, it is a normal I/O port.
- •IS IRQ<sub>1</sub> ENABLE: When IS IRQ<sub>1</sub> ENABLE is set, IS FLAG set causes an IRQ<sub>1</sub> interrupt. When cleared, IS FLAG does not cause an interrupt. This bit is cleared at reset.
- IS FLAG: The IS FLAG is set by the falling edge of  $\overline{\text{IS}}$ . It is a read-only flag. It is cleared by reading or writing to port 6 after reading the P6CSR. IS FLAG is cleared during reset.

Table 11 shows the conditions that set and reset the port 6 control/status register flags.



Figure 22. Port 6 Control/Status Register



Figure 23. Input Strobe Interrupt Block Diagram

Table 11. Port 6 Control Status Register Status Flags Set and Reset Conditions

| Flag    | Set Condition                                                                   | Clear Condition                                                                                          |  |
|---------|---------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------|--|
| IS FLAG | Falling edge input to P5 <sub>4</sub> (IS)                                      | <ul> <li>Read the P6CSR then read or write the port</li> <li>6, when IS FLAG=1</li> <li>RES=0</li> </ul> |  |
| ICF     | FRC→ICR by rising or falling edge input to P2 <sub>0</sub> . (Selected by IEDG) | <ul> <li>Read the TCSR1 or TCSR2 then ICRH, wher ICF=1</li> <li>RES=0</li> </ul>                         |  |

**Port 7**: Port 7 is a 5-bit output only port (figures 24, 25). In the expanded modes (1 and 2), port 7 outputs control signals from the CPU. Port 7 goes

to high-impedance state during reset. Port 7 can drive one TTL load and 30 pF capacitance.



Figure 24. Port 7 Block Diagram



Figure 25. Port 7 Register

#### 16-Bit Programmable Timer (Timer 1)

Timer 1 can simultaneously measure an input waveform and generate two independent output waveforms. The pulse widths of both input and outputs can vary from microseconds to seconds.

Timer 1 (figure 26) is configured as follows:

#### Registers:

- Control/status registers 1 and 2
- · Free-running counter
- · Output compare registers 1 and 2
- · Input capture register

#### Timer I/O pins:

- · Tin (P2<sub>0</sub>), input
- Tout1  $(P2_1)$ , output
- Tout2  $(P2_5)$ , output



Figure 26. Timer 1 Block Diagram

Free-Running Counter: The free-running counter (FRC: \$0009, \$000A) is a 16-bit free-running counter incremented by the system clock. Its value can be read without affecting its operation. The FRC is cleared at reset.

Output Compare Registers: The output compare registers (OCR1: \$000B, \$000C, OCR2: \$0019, \$001A) are 16-bit read/write registers that control the output waveforms. The data in the FRC is always being compared to the OCRs. When the data matches, an output compare flag (OCF) is set in the corresponding timer control/status register (TCSR).

Input Capture Register: The input capture register (ICR: \$000D, \$000E) is a 16-bit read-only register which stores the FRC's value when a P20 transition causes an input capture pulse. IEDG of TCSR1 determines which transition causes the input capture. ICR is cleared at reset.

Timer Control/Status Register 1: The timer control/status register 1 (TCSR1: \$0008; figure 27) is an eight bit register. All bits can be read and the lower five can be written. The upper three are read-only status bits. TCSR1 is cleared at reset.



Figure 27. Timer Control/Status Register 1

- OLVL1: If OE1 of TCSR2 is set, the value of OLVL1 will appear at Tout1 (P2₁) when a match occurs between the FRC and OCR1.
- IEDG: IEDG determines which edge of Tin/P2₀ will trigger data transfer from the counter to the ICR. IEDG=0 selects the falling edge (high to low transition), IEDG=1 selects the rising edge (low to high transition).
- ETOI: When ETOI is set to 1, timer overflow will cause internal interrupt IRQ₃. When it is cleared, the interrupt is inhibited.
- EOCI1: When EOCI1 is set to 1, a counter match with OCI1 will cause an IRQ₃ interrupt. When it is cleared, the interrupt is inhibited.
- EICI: When EICI is set to 1, an input capture signal (Tin) will cause an interrupt IRQ<sub>3</sub>. When it is cleared, the interrupt is inhibited.
- TOF: The read-only flag TOF is set to 1 when the counter increments from \$FFFF to \$0000. It is

- cleared when the CPU reads the FRC's upper byte (\$0009) after it reads the TCSR1 with TOF=1.
- ◆OCF1: The read-only flag OCF1 is set to 1 when a match occurs between OCR1 and the FRC. It is cleared when the CPU writes to the OCR1 (\$000B or \$000C) after it reads the TCSR1 or TCSR2 with OCF1 or OCF2=1. OCF1 is also available at TCSR2, bit 6.
- ICF: The read-only flag ICF1 is set to 1 when Tin/P2₀ makes the transition defined by IEDG and the FRC is transferred to the ICR. It is cleared when the CPU reads the upper byte or the ICR after it reads the TCSR1 or TCSR2 with ICF = 1. ICF is also available at TCSR2, bit 7.

Timer Control/Status Register 2: The timer control/status register 2 (TCSR2: \$000F; figure 28) is a seven bit register. All bits can be read and the lower four can be written. The upper three are read-only status bits. All bits are cleared at reset, except bit 4, which isn't used.



Figure 28. Timer Control/Status Register 2

- •OE1: When OE1 is set, OLVL1 will be output to Tout1/P2₁ when there is a match between the FRC and OCR1. When OE1 is 0, P2₁ will be an I/O port.
- OE2: When OE2 is set, OLVL2 will be output to Tout2/P2₅ when there is a match between the FRC and OCR2. When OE1 is 0, P2₅ will be an I/O port.
- OLVL2: If OE2 of the TCSR2 is set, the value of OLVL2 will appear at Tout2 (P25) when a match occurs between the FRC and OCR2.
- EOC12: When EOC12 is set, a counter match with OC12 will cause an interrupt IRQ₃. When it is cleared, the interrupt is inhibited.
- OCF2: The read-only flag OCF2 is set when a match occurs between OCR2 and the FRC. It is cleared when the CPU writes to OCR2 (\$0019 or \$001A) after it reads the TCSR2 with OCF2=1.
- ●OCF1, ICF: OCF1, ICF in the TCSR2 are the

same as in the TCSR1. They can be addressed at either register.

Table 12 shows the conditions that set and reset the timer 1 flags.

#### 8-Bit Reloadable Timer (Timer 2)

In addition to timer 1, the HD63701Y0 has an 8-bit reloadable timer, which can count external events. Timer 2 has one output, so together with timer 1, the HD63701Y0 can output three independent waveforms.

Timer 2 (figure 29) is configured as follows:

#### Registers:

- · Control/status register (7 bits)
- Upcounter (8 bits)
- Time constant register (8 bits)

#### Timer I/O pins:

- · Tout3 (P2<sub>6</sub>), output
- TCLK  $(P2_7)$ , input

Table 12. Timer 1 Status Flags Set and Reset Conditions

| Flag | Set Condition      | Clear Condition                                                                                          |
|------|--------------------|----------------------------------------------------------------------------------------------------------|
| OCF1 | OCR1 = FRC         | <ul> <li>Read the TCSR1 or TCSR2 then write to the OCR1H or OCR1L, when OCF1=1</li> <li>RES=0</li> </ul> |
| OCF2 | OCR2=FRC           | Read the TCSR2 then write to the OCR2H or OCR2L, when OCF2=1     RES=0                                   |
| TOF  | FRC=\$FFFF+1 cycle | • Read the TCSR1 then FRCH, when TOF=1 • RES=0                                                           |



Figure 29. Timer 2 Block Diagram

Timer 2 Upcounter: The 8-bit upcounter (T2CNT: \$001D) counts the clock specified by CKS0 and CKS1 of the TCSR3. The CPU can read the value of the T2CNT at any time without affecting its operation. In addition, any value can be written to it at any time, even when counting.

It is cleared when a match occurs between the T2CNT and the TCONR, or at reset.

Time Constant Register: The 8-bit, write-only

time constant register (TCONR: \$001C) is constantly compared to the T2CNT. A match sets the counter match flag (CMF) of the timer control status register 3 (TCSR3). It is set to \$FF at reset.

Timer Control/Status Register 3: Timer control/status register 3 (TCSR3: \$001B; figure 30) is a 7-bit register. All bits can be read and all bits except for bit 7, CMF, can be written to. CMF can only be cleared, not set. The TCSR3 is cleared at reset.



Figure 30. Timer Control/Status Register 3

- CKS0, CKS1: CKS0 and CKS1 select timer 2's input clock as shown in figure 30. When an external clock is selected, P27 will be the clock input automatically.
- TOS0, TOS1: TOS0 and TOS1 select the output that occurs on a counter match as shown is figure 30.
- T2E: When T2E is set, a clock is input to the T2CNT. When it is 0, the clock is inhibited.
- ECMI: When ECMI is set, a match between the T2CNT and the TCONR will cause an interrupt IRQ<sub>3</sub>. When it is cleared, the interrupt is inhibited.
- CMF: CMF is set by a match between the T2CNT and the TCONR. It is cleared by writing a 0 to it when it is set to 1. You cannot write a 1 to CMF.

Table 13 shows the conditions that set and reset the timer 2 flags.

#### Serial Communication Interface

The serial communications interface (SCI) operates in two modes: asynchronous with NRZ encoding, and synchronous.

The SCI (figure 31) is configured as follows:

#### Registers:

- Transmit/receive control/status registers 1 and 2 (TRCSR1, TRCSR2)
- Rate/mode control register (RMCR)
- Receive data register (RDR)
- · Receive shift register
- · Transmit data register (TDR)
- · Transmit shift register

#### SCI I/O pins:

- · SCLK(P22), input/output
- $\cdot R_x(P2_3)$ , input
- $\cdot T_x(P2_4)$ , output

Asynchronous Mode: The asynchronous mode has eight transfer frame formats with 7 or 8 data bits, 1 or 2 stop bits and parity or no parity (figure 32)

Setting TE in the TRCSR1 enables transmission, making P24 the serial output Tx regardless of the direction set in port 2's DDR. To transmit data, set the desired format in the RMCR and the TRCSR2. When TE is set, transmission can begin after a preamble for internal synchronization, consisting of one frame with all 1s for the data. At this stage, if the TDR is empty (TDRE=1), consecutive 1s are output to indicate the idle state. If the TDR contains data, it is sent to the transmit shift register and transmitted.

During data transmission, the SCI transmits a 0 start bit first, then the 7-or 8-bit data, starting with bit 0. When PEN of the TRCSR2=1, it sends the even or odd parity bit as selected by EOP. Lastly, the SCI sends one or two stop bits of 1.

When the TDR is empty, hardware sets the TDRE flag. If the CPU doesn't respond to the flag before the next data transfer to the transmit shift register should take place, a 1 is sent instead of the 0 start bit, and continues to transmit 1s (marking) until the CPU puts data in the TDR.

Setting the RE bit of the TRCSR1 enables reception, making  $P2_3$  the serial input  $R_x$ . The TRCSR2 and the RMCR specify reception operation. The SCI uses the first 0 received as a start bit, and synchronizes the receive bit flow. Each following bit will be strobed in the middle.

If a stop bit is not 1, the SCI assumes a framing error, and sets ORFE. Then the received data is transferred to the RDR so the CPU can read it. This makes it possible to detect a line break. ORFE is cleared when the CPU reads the RDR after reading the TRCSR.

When PEN is set to 1, the SCI checks the parity bit. If the parity bit does not match the parity selected by EOP, the SCI set PER to indicate a parity error. The data can be read after a parity error, as with the framing error.

Table 13. Timer 2 Status Flag Set and Reset Conditions

| Flag | Set Condition | Clear Condition                      |
|------|---------------|--------------------------------------|
| CMF  | T2CNT=TCONR   | • Write 0 to CMF, when CMF=1 • RES=0 |



Figure 31. SCI Block Diagram



Figure 32. Asynchronous Formats

The SCI sets the RDRF flag if the frame is received without framing or parity errors. The CPU can get the received data by reading the RDR after reading the TRCSR, which clears RDRF. If RDRF is still set when the SCI is receiving the stop bit of the next frame, the SCI sets the ORFE flag to indicate an overflow error. In 7-bit data format, bit 8 is 0.

The clock source is selected by CC1 and CC0. If they are 10, the internal bit rate clock is output at  $P2_2$ , regardless of TE or RE. If they are 11, an external TTL-compatible clock must be connected to  $P2_2$  at 16 times ( $16\times$ ) the desired bit rate, but not greater than E.

**Synchronous Mode**: In the clocked synchronous mode, data is transmitted synchronously with a clock pulse. Since the HD63701Y0 has an independent transmitter and receiver, full duplex operation is available, but only in asynchronous mode. In synchronous mode, P2<sub>2</sub> is the only clock pin, so simultaneous transmission and reception is impossible. TE and RE should therefore never be set to 1 at the same time. Figure 33 shows the clock and data format in synchronous mode.

Setting TE in TRCSR1 enables transmission, making P24 the serial output Tx regardless of the direction set in port 2's DDR. To transmit data, set the desired format in RMCR and TRCSR2. When an external clock is selected and TDRE is 0, the SCI

transmits data from Tx, synchronized with 8 clock pulses input at SCLK. If clock output is selected, the SCI outputs transmit data and clock pulses.

The SCI transmits data starting with bit 0. TDRE is set when the transmit shift register is empty. After eight clock pulses, external clock pulses are ignored.

Setting the RE bit of the TRCSR1 enables reception, making  $P2_3$  the serial input Rx. Reception operation is specified by the TRCSR2 and the RMCR.

If external clock input is selected, eight external clock pulses and synchronized data are input at Rx and SCLK. The SCI receives the data in the receive shift register by this clock, and sets the RDRF flag after it receives the eighth data bit. More than eight external clock pulses are ignored. When RDRF is cleared, the SCI starts receiving the next data immediately, so RDRF should be cleared when SCLK is high.

When clock output is selected, eight clocks are output from SCLK when RE is set. The external transmitter should synchronize to these clocks. Reception of the first byte of data sets RDRF. Clearing RDRF causes reception to continue by transmitting eight more clocks.



Figure 33. Synchronous Format

Transmit/Receive Control/Status Register 1: Transmit/receive control/status register 1 (TRCSR1: \$0011; figure 34) has eight readable

bits, four of which can also be written to. It is initialized to \$20 at reset.



Figure 34. Transmit/Receive Control/Status Register 1

- •WU: WU is the asynchronous mode wake-up function. When WU is set, the SCI stops receiving data until the next message. The reception of a frame of consecutive 1s wakes the SCI up, clears WU and starts reception. The RE flag should be set before setting WU. The wake-up function is not available in synchronous mode.
- ◆TE: When TE is set, transmit data will appear at Tx/P24. It is preceded by a one-frame preamble in asynchronous mode, in synchronous mode it appears immediately.
- TIE: When TIE is set, TDRE set will cause an IRQ₃ interrupt. When it is cleared, the interrupt is inhibited. TIE is cleared at reset.
- RE: When RE is set, a signal is input at Rx/P2₃. When RE is cleared, P2₂ can be used as an I/O port.

- RIE: When RIE is set, RDRF or ORFE set will cause an IRQ₃ interrupt. When it is cleared, the interrupt is inhibited. RIE is cleared at reset.
- ◆TDRE: The SCI sets TDRE when the TDR is transferred to the transmit shift register in the asynchronous mode, leaving the TDR empty. It is set in the synchronous mode when the transmit shift register is empty. TDRE is cleared by reading the TRCSR1 or the TRCSR2 and writing new data to the TDR while TDRE=1. TDRE is set to 1 at reset. The TDRE should be cleared in the transmit state after TE is set.
- ORFE: The SCI sets ORFE when an overrun or framing error occurs during data receive. ORFE is cleared by reading the TRCSR1 or the TR-CSR2 and the RDR when ORFE=1. ORFE is cleared at reset.
- RDRF: The SCI sets RDRF when data is received normally and transferred from the receive shift register to the RDR. It is cleared by reading the TRCSR1 or the TRCSR2 and the RDR when RDRF=1. RDRF is cleared at reset.

**Transmit/Receive Control/Status Register 2**: Transmit/receive control/status register 2 (TRCSR2: \$001E; figure 35) has seven readable bits, the lower three of which can also be written to.

- SBL: When SBL is 0, 1 stop bit is selected for asynchronous mode. When SBL is 1, 2 stop bits are used. SBL is cleared at reset.
- ◆EOP: EOP selects even or odd parity in asynchronous mode if PEN=1. If EOP is 1, the SCI uses odd parity. If it is 0, the SCI uses even parity.
- PEN: If PEN is 1, the SCI generates and checks

parity bits in the asynchronous mode. If it is 0, it uses no parity.

The above 3 bits (SBL, EOP, PEN) do not affect the SCI operation in the clocked synchronous mode.

- PER: PER is set when a parity error occurs. It is cleared by reading the RDR after reading the TRCSR2 with PER=1.
- TDRE, ORFE, RDRF: TDRE, ORFE, RDRF are the same as in the TRCSR1. These bits can be accessed at either address.



Figure 35. Transmit/Receive Control/Status Register 2



**Transfer Rate/Mode Control Register**: The 6-bit transfer rate/mode control register (RMCR: \$0010; figure 36) controls the following SCI functions.

- · Baud rate
- · Clock source
- · Operation mode
- · Data format
- · P2<sub>2</sub>/SCLK function

All bits are read/write. Bits 0-6 are cleared at reset.

• SS0-SS2: SS0-SS2 select the transfer rate as shown in tables 14 and 15.

• CC0-CC2: CC0-CC2 control the data format and clock source as shown in table 16. CC0-CC2 are cleared at reset, putting the SCI into clock synchronous mode with external clock. This makes P2₂ into the serial clock input. To use P2₂ as an I/O port after reset, set CC1 and CC0 to 0, 1.

When using the SCI with an internal clock, do not write to the timer/counter which is the clock source for the SCI.

Table 17 shows the conditions that set and reset the SCI flags.



Figure 36. Transfer Rate/Mode Control Register

Table 14. SCI Bit Times and Transfer Rates

#### (1) Asynchronous Mode

|     |     |     | XTAL   | 2.4576 MHz       | 4.0 MHz                 | 4.9152 MHz         |
|-----|-----|-----|--------|------------------|-------------------------|--------------------|
| SS2 | SS1 | SSO | Ε      | 614.4 kHz        | 1.0 MHz                 | 1.2288 MHz         |
| 0   | 0   | 0   | E÷16   | 26 μs/38400 Baud | 16 μs/62500 Baud        | 13 μs/76800 Baud   |
| 0   | 0   | 1   | E÷128  | 208 μs/4800 Baud | $128 \mu s/7812.5 Baud$ | 104.2 μs/9600 Baud |
| 0   | 1   | 0   | E÷1024 | 1.67 ms/600 Baud | 1.024 ms/976.6 Baud     | 833.3 μs/1200 Baud |
| 0   | 1   | 1   | E÷4096 | 6.67 ms/150 Baud | 4.096 ms/244.1 Baud     | 3.333 ms/300 Baud  |
| 1   |     | _   |        | *                | *                       | *                  |

\*When SS2 is 1, timer 2 provides SCI clocks. The baud rate is shown as follows with the TCONR as N.

Baud Rate =  $\frac{f}{32(N+1)}$ 

f: input clock frequency to the timer 2 counter N=0-255

#### (2) Clocked Synchronous Mode\*

|     |     |     | XTAL  | 4.0 MHz    | 6.0 MHz          | 8.0 MHz    |
|-----|-----|-----|-------|------------|------------------|------------|
| SS2 | SS1 | SS0 | E     | 1.0 MHz    | 1.5 MHz          | 2.0 MHz    |
| 0   | 0   | 0   | E÷2   | 2 μs/bit   | 1.33 μs/bit      | 1 μs/bit   |
| 0   | 0   | 1   | E÷16  | 16 μs/bit  | $10.7 \mu s/bit$ | 8 μs/bit   |
| 0   | 1   | 0   | E÷128 | 128 μs/bit | 85.3 μs/bit      | 64 μs/bit  |
| 0   | 1   | 1   | E÷512 | 512 μs/bit | 341 μs/bit       | 256 μs/bit |
| 1   | _   | _   |       | * *        | **               | **         |

\*Bit rates in the case of internal clock operation. In the case of external clock operation, the external clock is operatable up to DC to 1/2 system

Bit Rate( $\mu$ s/bit) =  $\frac{4(N+1)}{f}$  f: input clock frequency to the timer 2 counter N=0-255

Table 15. Baud Rate and TCONR Example

|                 |                                                                   |                                                                    | XTAL                                                                                                                                                                                                                 |                                                                                                                                                                                                                                                                                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|-----------------|-------------------------------------------------------------------|--------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Baud Rate(Baud) | 2.4576 MHz                                                        | 3.6864 MHz                                                         | 4.0 MHz                                                                                                                                                                                                              | 4.9152 MHz                                                                                                                                                                                                                                                                          | 8.0 MHz                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| 110             | 21*                                                               | 32*                                                                | 35*                                                                                                                                                                                                                  | 43*                                                                                                                                                                                                                                                                                 | 70*                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| 150             | 127                                                               | 191                                                                | 207                                                                                                                                                                                                                  | 255                                                                                                                                                                                                                                                                                 | 51*                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| 300             | 63                                                                | 95                                                                 | 103                                                                                                                                                                                                                  | 127                                                                                                                                                                                                                                                                                 | 207                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| 600             | 31                                                                | 47                                                                 | 51                                                                                                                                                                                                                   | 63                                                                                                                                                                                                                                                                                  | 103                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| 1200            | 15                                                                | 23                                                                 | 25                                                                                                                                                                                                                   | 31                                                                                                                                                                                                                                                                                  | 51                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| 2400            | 7                                                                 | 11                                                                 | 12                                                                                                                                                                                                                   | 15                                                                                                                                                                                                                                                                                  | 25                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| 4800            | 3                                                                 | 5                                                                  | _                                                                                                                                                                                                                    | 7                                                                                                                                                                                                                                                                                   | 12                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| 9600            | 1                                                                 | 2                                                                  | _                                                                                                                                                                                                                    | 3                                                                                                                                                                                                                                                                                   | _                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| 19200           | 0                                                                 | _                                                                  | _                                                                                                                                                                                                                    | 1                                                                                                                                                                                                                                                                                   | _                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| 38400           | _                                                                 | _                                                                  | _                                                                                                                                                                                                                    | 0                                                                                                                                                                                                                                                                                   | _                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|                 | 110<br>150<br>300<br>600<br>1200<br>2400<br>4800<br>9600<br>19200 | 110 21* 150 127 300 63 600 31 1200 15 2400 7 4800 3 9600 1 19200 0 | 110     21*     32*       150     127     191       300     63     95       600     31     47       1200     15     23       2400     7     11       4800     3     5       9600     1     2       19200     0     — | 110     21*     32*     35*       150     127     191     207       300     63     95     103       600     31     47     51       1200     15     23     25       2400     7     11     12       4800     3     5     -       9600     1     2     -       19200     0     -     - | Baud Rate(Baud)         2.4576 MHz         3.6864 MHz         4.0 MHz         4.9152 MHz           110         21*         32*         35*         43*           150         127         191         207         255           300         63         95         103         127           600         31         47         51         63           1200         15         23         25         31           2400         7         11         12         15           4800         3         5         -         7           9600         1         2         -         3           19200         0         -         -         1 |

<sup>\*</sup>E/8 clock is input to the timer 2 up counter. E clock for all others.

<sup>\*\*</sup>The bit rate is shown as follows with the TCONR as N.

Table 16. SCI Format and Clock Source

| CC2 | CC1 | CCO | Mode       | Transmit Format | Clock Source |
|-----|-----|-----|------------|-----------------|--------------|
| 0   | 0   | 0   | Clock Sync | 8-bit data      | Ext          |
| 0   | 0   | 1   | Async      | 8-bit data      | Int          |
| 0   | 1   | 0   | Async      | 8-bit data      | Int          |
| 0   | 1   | 1   | Async      | 8-bit data      | Ext          |
| 1   | 0   | 0   | Clock Sync | 8-bit data      | Int          |
| 1   | 0   | 1   | Async      | 7-bit data      | Int          |
| 1   | 1   | 0   | Async      | 7-bit data      | Int          |
| 1   | 1   | 1   | Async      | 7-bit data      | Ext          |

Table 17. SCI Status Flags Set and Reset Conditions

| Flag | Set Condition                                                                                                                                                        | Clear Condition                                                                      |
|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------|
| RDRF | Receive shift register→RDR                                                                                                                                           | • Read the TRCSR1 or TRCSR2 then RDR,<br>when RDRF=1<br>• RES=0                      |
| ORFE | <ul> <li>Framing error (Asynchronous mode)</li> <li>Stop bit=0</li> <li>Overrun error (Asynchronous mode)</li> <li>Receive shift register→RDR when RDRF=1</li> </ul> | • Read the TRCSR1 or TRCSR2 then RDR, when ORFE=1 • RES=0                            |
| TDRE | <ul> <li>Asynchronous mode         TDR→Transmit shift register     </li> <li>Clocked synchronous mode</li> </ul>                                                     | <ul> <li>Read the TRCSR1 or TRCSR2 then write to<br/>the TDR, when TDRE=1</li> </ul> |
|      | Transmit shift register is "empty" • RES=0                                                                                                                           | Note: TDRE should be reset after the TE is set.                                      |
| PER  | Parity when PEN=1                                                                                                                                                    | • Read the TRCSR2 then RDR, when PER=1 • RES=0                                       |

### **EPROM Operation**

The HD63701Y0's on-chip EPROM is programmed in the EPROM mode (figures 37 and 38). EPROM mode is set by bringing MP0, MP1, and STBY low. In PROM mode, the MCU doesn't operate. It can be

programmed like a standard 27256 EPROM using a standard EPROM programmer and a socket adapter. Table 18 lists recommended EPROM programmers and socket adapters.



Figure 37. EPROM Mode Functional Diagram and Memory Map

Socket Adapter

Table 18. EPROM Programmers and Socket Adapters

|           |           |         | Type Name   |  |
|-----------|-----------|---------|-------------|--|
| Maker     | Type Name | Maker   | Part Number |  |
| DATA I/O  | 121B      | Hitachi | HS31YESS11H |  |
|           | 22B       | -       |             |  |
|           | 29B       | _       |             |  |
| AVAL Corp | PKW-1000  | _       | HS31YESS21H |  |

#### **Table 19. EPROM Mode Selection**

**EPROM Programmer** 

|                       |      | Pin  |                 |                                  |
|-----------------------|------|------|-----------------|----------------------------------|
| Mode                  | CE   | ŌĒ   | Vpp             | E0 <sub>0</sub> —E0 <sub>7</sub> |
| Programming           | Low  | High | V <sub>PP</sub> | Data input                       |
| Verify                | High | Low  | V <sub>PP</sub> | Data output                      |
| Programming inhibited | High | High | V <sub>PP</sub> | High impedance                   |



Figure 38. EPROM Mode Pin Arrangement

### Programming and Verification

The HD63701Y0 can be high-speed programmed without causing voltage stress or affecting data reliability. Table 19 shows how programming and verification modes are selected. Figure 39 is a programming flowchart, and figure 54 is a timing chart.

Since the HD63701Y0 has a 16k byte capacity, when programming start at address \$0000 and end at \$3FFF (figure 37), and data from address \$4000 to \$7FFF should be programmed \$FF.

#### Erasing

The EPROM on HD63701Y0s in ceramic "window" packages can be erased by ultraviolet light. All erased bits become 1s.

Erasing conditions are: ultraviolet (UV) light with wavelength 2537 Å with a minimum irradiation of 15 W·s/cm². These conditions are satisfied by exposing the LSI to a 12,000μW/cm² UV source for 15-20 minutes, at a distance of 1 inch.

#### Precautions

Note that the ceramic package HD63701Y0 can be erased and reprogrammed, but the plastic package type cannot.

If an attempt is made to access addresses of \$4000 or higher, the EPROM may not be programmed or verified correctly.

Be careful that the EPROM programmer, socket adapter and LSI match. Using the wrong programmer of socket adapter may cause an overvoltage and damage the LSI. Make sure that the LSI is firmly fixed in the socket adapter, and that the socket adapter is firmly fixed in the programmer.

The EPROM should be programmed with  $V_{PP} = 12.5$  V. Other PROMs use 21 V. If 21 V is applied to the HD63701Y0, the LSI may be permanently damaged. 12.5 V is Intel's 27256  $V_{PP}$  specification.

To avoid erasure, shield the window of ceramic-package HD63701Y0s from UV light and electrostatic charges. Conductive, UV-opaque labels are available for this purpose.



Figure 39. High-Speed Programming Flowchart

#### Instruction Set

HD63701Y0 object code is upwardly compatible with the HD6801 to use the entire instruction set of the HMCS6800. It also reduces the execution times of key instructions to improve throughput. Bit manipulation, index and accumulator change, and sleep instructions have also been added.

#### Addressing Modes

The HD63701Y0 provides 7 addressing modes.

**Accumulator** (ACCX) Addressing: Only one accumulator, A or B, is selected. These are one-byte instructions.

**Immediate Addressing**: The data is located in the second byte of the instruction, except for LDS and LDX, where the data is in the second and third bytes. These are two-or three-byte instructions.

**Direct Addressing**: The second byte of the instruction is the address that the data is stored at. Bytes \$00 through \$FF (0.255) can be addressed directly. Storing data in this area reduces execution time, so it is suggested that \$00.\$FF by used as user's data storage when configuring a system. These are two-byte instructions, or three bytes for AIM, OIM, EIM, or TIM.

**Extended Addressing:** The second byte is the upper 8 bits of the data's absolute address, and the third byte is the lower 8 bits. These are three-byte instructions.

Indexed Addressing: The lower eight bits of the index register are added to the second byte of the instruction (third byte for AIM, OIM, EIM, or TIM). The carry is added to the upper byte of the index register and the result is put in the temporary address register so the index register contents don't change. This result is the address of the data. These are two-byte instructions, or three bytes for AIM, OIM, EIM, or TIM.

**Implied Addressing**: The instruction only addresses particular operands, such as the stack pointer, or index register. These are one-dyte instructions.

**Relative Addressing**: The second byte of the instruction is added to the lower eight bits of the program counter. The carry or borrow is added to the upper 8 bits. This allows addresses from -126 to +129 bytes from the current instruction to be accessed. These are two-byte instructions.

#### Instruction Set Summary

Table 20 shows the general operation of each instruction. Table 21 is an opcode map. Table 22 shows the detailed operation of the instructions.

Table 20. Instruction Set Summary Accumulator, Memory Manipulation Instructions

|                                  |          |           |                                                  |                                                  |              |                                                  | Ade                                              | dres                                             | ing            | Mod            | es             |              |    |              |                                                  |              | Barbara/                                                        | i           |               | ditio<br>Regi: |                |          |   |
|----------------------------------|----------|-----------|--------------------------------------------------|--------------------------------------------------|--------------|--------------------------------------------------|--------------------------------------------------|--------------------------------------------------|----------------|----------------|----------------|--------------|----|--------------|--------------------------------------------------|--------------|-----------------------------------------------------------------|-------------|---------------|----------------|----------------|----------|---|
| Operations                       | Mnemonic | IN        | ME                                               | D .                                              | DI           | REC                                              | т                                                | (1                                               | (DE            | (              | EX             | TEN          | ID | IM           | PLIE                                             | D            | Boolean/                                                        | 5           | 4             | 3              | 2              | 1        | 0 |
|                                  |          | ОР        | ~                                                | #                                                | OP           | ~                                                | #                                                | OP                                               | ~              | #              | OP             | ~            | #  | OP           | ~                                                | #            | Arithmetic Operation                                            | н           | ı             | N              | z              | ٧        | C |
| Add                              | ADDA     | 8B        | 2                                                | 2                                                | 9B           | 3                                                | 2                                                | AB                                               | 4              | 2              | вв             | 4            | 3  |              |                                                  |              | A+M →A                                                          | :           | •             | ;              | :              | :        | : |
|                                  | ADDB     | СВ        | 2                                                | 2                                                | DB           | 3                                                | 2                                                | EB                                               | 4              | 2              | FB             | 4            | 3  |              |                                                  |              | B+M·→B                                                          | :           | •             | :              | 1              | :        |   |
| Add Double                       | ADDD     | СЗ        | 3                                                | 3                                                | D3           | 4                                                | 2                                                | E3                                               | 5              | 2              | F3             | 5            | 3  |              |                                                  |              | A:B+M:M+1 →<br>A:B                                              | •           | •             | :              | :              | :        |   |
| Add Accumulators                 | ABA      |           |                                                  |                                                  |              |                                                  |                                                  |                                                  |                |                |                |              |    | 1 B          | 1                                                | 1            | A+B-•A                                                          | :           | •             | :              | :              | :        |   |
| Add With Carry                   | ADCA     | 89        | 2                                                | 2                                                | 99           | 3                                                | 2                                                | Α9                                               | 4              | 2              | В9             | 4            | 3  |              |                                                  |              | A+M+CA                                                          | :           | •             | :              | :              | :        |   |
|                                  | ADCB     | Ç9        | 2                                                | 2                                                | D9           | 3                                                | 2                                                | E9                                               | 4              | 2              | F9             | 4            | 3  |              |                                                  |              | B+M+C→B                                                         | :           | •             | :              | :              | :        |   |
| AND                              | ANDA     | 84        | 2                                                | 2                                                | 94           | 3                                                | 2                                                | A4                                               | 4              | 2              | В4             | 4            | 3  |              |                                                  |              | A • M → B                                                       | •           | •             | :              | :              | R        | ļ |
|                                  | ANDB     | C4        | 2                                                | 2                                                | D4           | 3                                                | 2                                                | E4                                               | 4              | 2              | F4             | 4            | 3  |              | <br> <br> -                                      |              | B • M •B                                                        | •           | •             | :              | :              | R        | į |
| Bit Test                         | BIT A    | 85        | 2                                                | 2                                                | 95           | 3                                                | 2                                                | A5                                               | 4              | 2              | В5             | 4            | 3  | -            | -                                                | !            | A · M                                                           | •           | •             | :              | :              | R        | , |
|                                  | BIT B    | C5        | 2                                                | 2                                                | <b>D</b> 5   | 3                                                | 2                                                | E5                                               | 4              | 2              | F5             | 4            | 3  | †            |                                                  |              | В•М                                                             | •           | •             | :              | :              | R        | • |
| Clear                            | CLR      | -         |                                                  | -                                                |              | -                                                |                                                  | 6F                                               | 5              | 2              | 7F             | 5            | 3  |              |                                                  |              | 00 -M                                                           | •           | •             | R              | s              | R        |   |
|                                  | CLRA     | $\vdash$  | -                                                |                                                  | <u> </u>     |                                                  | <del>                                     </del> |                                                  |                |                | <del> </del>   | <del> </del> |    | 4F           | 1                                                | 1            | 00 →A                                                           | •           | •             | R              | s              | R        | Ī |
|                                  | CLRB     |           |                                                  | -                                                | T            |                                                  |                                                  |                                                  |                |                |                |              |    | 5F           | 1                                                | 1            | 00 <b>→ B</b>                                                   | •           | •             | R              | S              | R        | l |
| Compare                          | CMPA     | 81        | 2                                                | 2                                                | 91           | 3                                                | 2                                                | A1                                               | 4              | 2              | <b>B</b> 1     | 4            | 3  | <u> </u>     | ļ <u>-</u>                                       | 1            | A-M                                                             | •           | •             | ī              | :              | :        |   |
|                                  | CMPB     | C1        | 2                                                | 2                                                | D1           | 3                                                | 2                                                | E1                                               | 4              | 2              | F1             | 4            | 3  | <del> </del> | !                                                | İ            | B-M                                                             | •           | •             | :              | :              | :        | T |
| Compare                          | СВА      | -         |                                                  | ļ                                                | <del> </del> | $\vdash$                                         | <del> </del>                                     |                                                  |                | -              | 1              |              |    | 11           | 1                                                | 1            | A-B                                                             | •           | •             | :              | :              | :        | Ī |
| Accumulators  Complement, 1's    | сом      | 1         |                                                  | <del>                                     </del> |              | <u> </u>                                         |                                                  | 63                                               | 6              | 2              | 73             | 6            | 3  | 1            | <del>                                     </del> |              | M→M                                                             | •           | •             | :              | :              | R        |   |
|                                  | COMA     | +         |                                                  |                                                  | †            | ļ -                                              | -                                                | <del>                                     </del> | <u> </u>       | _              | $\vdash$       |              |    | 43           | 1                                                | 1            | Ā→A                                                             | •           |               | :              | :              | R        | T |
|                                  | COMB     | +-        | <del>  -</del>                                   |                                                  | -            | <del>                                     </del> | <del>                                     </del> | -                                                |                |                | ļ —            | $\vdash$     |    | 53           | 1                                                | 1            | <u>B</u> -+B                                                    | •           | •             | :              | :              | R        | Ţ |
| Complement, 2's                  | NEG      | +-        | <del> </del>                                     | -                                                | 1-           | -                                                | -                                                | 60                                               | 6              | 2              | 70             | 6            | 3  | 1            |                                                  | <del> </del> | 00 – M⊶M                                                        | •           | •             | :              | :              | Ū        | 1 |
| (Negate)                         | NEGA     | +         | <del>                                     </del> | <del>                                     </del> | +            | T                                                | <del>                                     </del> | +                                                | -              |                |                | 1            |    | 40           | 1                                                | 1            | 00 − A → A                                                      | •           | 1 •           | :              | :              | ī        |   |
| (1106210)                        | NEGB     | +         | <del> </del>                                     |                                                  | +-           | <del> </del>                                     | -                                                | +                                                | +-             |                | Ì              | +            | +  | 50           | 1                                                | 1            | 00 - B → B                                                      | •           | •             | :              | :              | ī        |   |
| Decimal Adjust, A                | DAA      |           |                                                  |                                                  |              |                                                  |                                                  |                                                  |                | <u> </u>       | † <del>-</del> |              |    | 19           | 2                                                | 1            | Converts binary<br>add of BCD char<br>acters into BCD<br>format |             | •             | :              | !              | :        |   |
| Decrement                        | DEC      | $\dagger$ | +-                                               | +-                                               | +-           | +                                                |                                                  | 6A                                               | 6              | 2              | 7A             | 6            | 3  | 1            |                                                  | <u> </u>     | M-1→M                                                           | •           | •             | :              | :              | 4        | † |
| Bostomone                        | DECA     | +         | $\vdash$                                         | -                                                | $\dagger$    | +                                                | $\vdash$                                         | +                                                | <del> </del>   | †-             | -              | +            |    | 44           | 1                                                | 1            | A-1 →A                                                          | •           | •             | <del>  :</del> | 1:             | <u>4</u> | † |
|                                  | DECB     | +         | +-                                               | ╁                                                | +            | +                                                |                                                  | +                                                | -              | -              |                | 1            | +  | 5A           | 1                                                | 1            | 8-1-8                                                           | •           | •             | 1:             | 1              | .4       | † |
| Exclusive OR                     | EORA     | 88        | 2                                                | 2                                                | 98           | 3                                                | 2                                                | A8                                               | 4              | 2              | B8             | 4            | 3  | +            | +                                                | <del> </del> | A⊕M⊶A                                                           | •           | •             | 1              | 1              | R        | + |
| Exclusive on                     | EORB     | CE        | -+                                               | 2                                                | +            | +                                                | +                                                | +                                                | +              | 2              | +-             | 4            | 3  | +            | 1                                                |              | B⊕M⊶B                                                           |             | •             | :              | 1:             | R        | Ť |
| Increment                        | INC      | +         | +-                                               | +                                                | +            | +                                                | t                                                | 60                                               | +              | 2              | +-             | ╁            | +- | +            | <del> </del>                                     | +            | M+1→M                                                           | •           | •             | :              | :              | .5       | 1 |
|                                  | INCA     | +         | +                                                | +                                                | +            | +                                                | +                                                | +                                                | +              | +              | +              | +            | Ť  | 40           | 1                                                | 1            | A+1 →A                                                          | •           | •             | :              | <del> </del> : | <u>5</u> | 1 |
|                                  | INCB     | +         | +                                                | +-                                               | +            |                                                  | +-                                               | +                                                | +              | †              | +              | $\dagger$    | +- | 50           | -                                                | 1            | B+1→B                                                           | +-          | •             | :              | 1:             | 5        | + |
| Load                             | LDAA     | 86        | 2                                                | 2                                                | 96           | 3                                                | 2                                                | A                                                | 4              | 2              | Ве             | 5 4          | 3  | +            | +                                                | +            | M-→A                                                            | •           | •             | :              | 1:             | R        | + |
| Accumulator                      | LDAB     | Cé        | +                                                | +                                                | +            | +                                                | ┽                                                |                                                  | +              | +-             | +-             | +-           | +  | +            | +-                                               | +-           | M→B                                                             | •           |               | <del> </del>   | :              | R        | † |
| Load Double                      | LDD      | CC        | +                                                | +                                                | +            | +                                                |                                                  | +                                                | +-             | +              | +              | +            | ÷  | +-           | +                                                |              | M+1→B, M→A                                                      | •           | •             | 1;             | :              | R        | + |
| Accumulator<br>Multiply Unsigned | MUL      | +         | +                                                | +                                                | +            | +                                                | +-                                               | +                                                | +              | <del>  -</del> | +              | +-           | +  | 30           | 7                                                | 1            | <del></del>                                                     |             | •             | •              | +-             |          | + |
|                                  | ORAA     | 8/        | 1 2                                              | 2                                                | 9/           | 3                                                | 2                                                | A                                                | 4              | 2              | B/             | 4            | 3  | +            | +-                                               | +-           | A.♣M→A                                                          | •           | <del></del> - | +:             | 1:             | R        | + |
| OR, Inclusive                    | ORAB     | C         | +                                                | +                                                | +            | +-                                               | +                                                | E                                                | +              | +-             | FA             | +-           | ÷  |              | +-                                               | -            | B <b>∔</b> M→B                                                  | +           | +             | 1              | +-             | R        | + |
| Purh Data                        | PSHA     | + "       | +-                                               | +-                                               | -            | . 3                                              | +-                                               |                                                  | +              | +              | 1              | +            | +- | +-           | 5 4                                              | 1            | A→Msp.                                                          | +           | +-            | •              | +-             |          | + |
| Push Data                        | FUTA     |           | $\perp$                                          | $\bot$                                           |              | -                                                | +-                                               | -                                                | <del> </del> - | $\perp$        | 1              | 4-           | -  |              | +                                                |              | SP-1SP<br>B-Msp,                                                | _+ <u>_</u> | +-            | +              |                | +        | + |

(continued)

#### Accumulator, Memory Manipulation Instructions (Cont)

|                                  |          |     |    |   |            |     | Ac | dres       | sing | Мо | des        |     |    |    |       |    | Bester- 4              |   | Co |   | on C<br>ister |   |   |
|----------------------------------|----------|-----|----|---|------------|-----|----|------------|------|----|------------|-----|----|----|-------|----|------------------------|---|----|---|---------------|---|---|
| Operations                       | Mnemonic | \$1 | MM | D | D          | IRE | CT | 1          | NDE  | X  | E          | XTE | ND | IN | IPLII | ED | Boolean/               | 5 | 4  | 3 | 2             | 1 | T |
|                                  |          | OP  | ~  | # | OР         | ~   | *  | OP         | ~    | #  | OР         | ~   | #  | ОР | ~     | #  | - Arithmetic Operation | н | 1  | N | z             | ٧ |   |
| Pull Data                        | PULA     |     |    |   |            |     |    |            |      |    |            |     |    | 32 | 3     | 1  | SP+1→SP,<br>Msp→A      | • | •  | • | •             | • | T |
|                                  | PULB     |     |    |   |            |     |    |            |      |    |            |     |    | 33 | 3     | 1  | SP+1→SP,<br>Msp→B      | • | •  | • | •             | • | Ī |
| Rotate Left                      | ROL      |     |    |   |            |     |    | 69         | 6    | 2  | 79         | 6   | 3  |    |       |    |                        | • | •  | : | ī             | 6 | Ī |
|                                  | ROLA     |     |    |   |            |     |    |            |      |    |            |     |    | 49 | 1     | 1  | :\ <u>رئىسىئ</u>       | • | •  | ī | 1             | 6 | Ī |
|                                  | ROLB     |     |    |   |            |     |    |            |      |    |            |     |    | 59 | 1     | 1  |                        | • | •  | ī | 1             | 6 | T |
| Rotate Right                     | ROR      |     |    |   |            |     |    | 66         | 6    | 2  | 76         | 6   | 3  |    |       |    |                        | • | •  | I | 1             | 6 | Ī |
|                                  | RORA     |     |    |   |            |     |    |            |      |    |            |     |    | 46 | 1     | 1  | <u> </u>               | • | •  | ı | ī             | 6 | Ī |
|                                  | RORB     |     |    |   |            |     |    |            |      |    |            |     |    | 56 | 1     | 1  |                        | • | •  | 1 | 1             | 6 | Ť |
| Shift Left                       | ASL      |     |    |   |            |     |    | 68         | 6    | 2  | 78         | 6   | 3  |    |       |    |                        | • | •  | ī | 1             | 6 | T |
| Arithmetic                       | ASLA     |     |    |   |            |     |    |            |      |    |            |     |    | 48 | 1     | 1  | i o commo              | • | •  | 1 | 1             | 6 | T |
|                                  | ASLB     |     |    |   |            |     |    |            |      |    |            |     |    | 58 | 1     | 1  | 1                      | • | •  | 1 | ī             | 6 | Ť |
| Double Shift<br>Left, Arithmetic | ASLD     |     |    |   |            |     |    |            |      |    |            |     |    | 05 | 1     | 1  | ACC A ACC B            | • | •  | 1 | 1             | 6 | ļ |
| Shift Right<br>Arithmetic        | ASR      |     |    |   |            |     |    | 67         | 6    | 2  | 77         | 6   | 3  |    |       |    |                        | • | •  | 1 | 1             | 6 | T |
| Antometic                        | ASRA     |     |    |   |            |     |    |            |      |    |            |     |    | 47 | 1     | 1  | ئەنىيىيىئە-ن           | • | •  | 1 | 1             | 6 |   |
|                                  | ASRB     |     |    |   |            |     |    |            |      |    |            |     |    | 57 | 1     | 1  |                        | • | •  | 1 | I             | 6 | Ī |
| Shift Right                      | LSR      |     |    |   |            |     |    | 64         | 6    | 2  | 74         | 6   | 3  |    |       |    |                        | • | •  | R | 1             | 6 | İ |
| Logical                          | LSRA     |     |    |   |            |     |    |            |      |    |            |     |    | 44 | 1     | 1  | <del>0111110</del> -0  | • | •  | R | 1             | 6 | İ |
|                                  | LSRB     |     |    |   |            |     |    |            |      |    |            |     |    | 54 | 1     | 1  |                        | • | •  | R | 1             | 6 | İ |
| Double Shift<br>Right Logical    | LSRD     |     |    |   |            |     |    |            |      |    |            |     |    | 04 | 1     | 1  | 0 ACC A ACC B C        | • | •  | R | 1             | 6 |   |
| Store                            | STAA     |     |    |   | <b>9</b> 7 | 3   | 2  | <b>A</b> 7 | 4    | 2  | B7         | 4   | 3  |    |       |    | A→M                    | • | •  | 1 | 1             | R |   |
| Accumulator                      | STAB     |     |    |   | <b>D</b> 7 | 3   | 2  | E7         | 4    | 2  | F7         | 4   | 3  |    |       |    | B→M                    | • | •  | 1 | 1             | R |   |
| Store Double<br>Accumulator      | STD      |     |    |   | DD         | 4   | 2  | ED         | 5    | 2  | FD         | 5   | 3  |    |       |    | A→M<br>B→M+1           | • | •  | 1 | 1             | R |   |
| Subtract                         | SUBA     | 80  | 2  | 2 | 90         | 3   | 2  | ΑO         | 4    | 2  | <b>B</b> 0 | 4   | 3  |    |       |    | A-M→A                  | • | •  | I | 1             | 1 |   |
|                                  | SUBB     | CO  | 2  | 2 | D0         | 3   | 2  | EO         | 4    | 2  | F0         | 4   | 3  |    |       |    | B-M→B                  | • | •  | 1 | 1             | 1 |   |
| Double Subtract                  | SUBD     | 83  | 3  | 3 | 93         | 4   | 2  | АЗ         | 5    | 2  | В3         | 5   | 3  |    |       |    | A:B-M:M+1→<br>A:B      | • | •  | 1 | 1             | 1 |   |
| Subtract<br>Accumulators         | SBA      |     |    |   |            |     |    |            |      |    |            |     |    | 10 | 1     | 1  | A-B→A                  | • | •  | 1 | 1             | I |   |
| Sabtract<br>With Carry           | SBCA     | 82  | 2  | 2 | 92         | 3   | 2  | A2         | 4    | 2  | B2         | 4   | 3  |    |       |    | A-M-C→A                | • | •  | 1 | 1             | 1 |   |
|                                  | SBCB     | C2  | 2  | 2 | D2         | 3   | 2  | E2         | 4    | 2  | F2         | 4   | 3  |    |       |    | B-M-C→B                | • | •  | 1 | 1             | 1 |   |
| Transfer<br>Accumulators         | TAB      |     |    |   |            |     |    |            |      |    |            |     |    | 16 | 1     | 1  | A→B                    | • | •  | 1 | 1             | R | Ĺ |
| , 1000 Huid(013                  | TBA      |     |    |   |            |     |    |            |      |    |            |     |    | 17 | 1     | 1  | B→A                    | • | •  | 1 | I             | R | Ĺ |
| Test Zero or<br>Minus            | TST      |     |    |   |            |     |    | 6D         | 4    | 2  | 7D         | 4   | 3  |    |       |    | M-00                   | • | •  | 1 | Ī             | R |   |
| minus                            | TSTA     |     |    |   |            |     |    |            |      |    |            |     |    | 4D | 1     | 1  | A-00                   | • | •  | I | 1             | R |   |
|                                  | TSTB     |     |    |   |            |     |    |            |      |    |            |     |    | 5D | 1     | 1  | B-00                   | • | •  | 1 | 1             | R |   |
| And Immediate                    | AIM      |     |    |   | 71         | 6   | 3  | 61         | 7    | 3  |            |     |    |    |       |    | M • IMM→M              | • | •  | ı | 1             | R | Ī |
| OR Immediate                     | OIM      |     |    |   | 72         | 6   | 3  | 62         | 7    | 3  |            |     |    |    |       |    | M+IMM→M                | • | •  | ı | 1             | R | Ī |
| EOR Immediate                    | EIM      |     |    |   | 75         | 6   | 3  | 65         | 7    | 3  |            |     |    |    |       |    | M⊕IMM→M                | • | •  | I | ı             | R | _ |
| Test Immediate                   | TIM      |     |    |   | 7B         | 4   | 3  | 6B         | 5    | 3  |            |     |    |    |       |    | M - IMM                | • | •  | 1 | ı             | R | 1 |

#### Index Register, Stack Manipulation Instructions

|                         |          |     |                                                  |          |          |     | Ad       | dres | sing | Mod | des |      |    |    |      |   | Boolean/                                                             |   |   |   | on Co<br>ster |   |              |
|-------------------------|----------|-----|--------------------------------------------------|----------|----------|-----|----------|------|------|-----|-----|------|----|----|------|---|----------------------------------------------------------------------|---|---|---|---------------|---|--------------|
| Pointer                 | Mnemonic | I N | AME                                              | D        | DI       | REC | T        | 11   | NDE  | x   | E)  | (TEN | ID | IM | PLIE | D |                                                                      | 5 | 4 | 3 | 2             | 1 | 0            |
| Operations              |          | OP  | ~                                                | *        | OP       | ~   |          | OP   | ~    | *   | OP  | ~    | *  | OP | ~    | , | Arithmetic Operation                                                 | н | ı | N | z             | ٧ |              |
| Compare Index Reg       | CPX      | 8C  | 3                                                | 3        | 9C       | 4   | 2        | AC   | 5    | 2   | вс  | 5    | 3  |    |      |   | X-M:M+1                                                              | • | • | 1 | 1             | ī |              |
| Decrement Index<br>Reg  | DEX      |     |                                                  |          |          |     |          |      |      |     |     |      |    | 09 | 1    | 1 | X-1-X                                                                | • | • | • | I             | • | 1            |
| Decrement Stack Pntr    | DES      |     |                                                  |          |          |     |          |      |      |     |     |      |    | 34 | 1    | 1 | SP-1→SP                                                              | • | • | • | •             | • | Ľ            |
| increment Index Reg     | INX      | -   |                                                  |          |          |     |          |      |      |     |     |      |    | 08 | 1    | 1 | X+1 →X                                                               | • | • | • | 1             | • | Ľ            |
| Increment Stack Pntr    | INS      |     |                                                  |          |          |     | <u> </u> |      |      |     |     |      |    | 31 | 1    | 1 | SP+1 →SP                                                             | • | • | • | •             | • | Ľ            |
| Load Index Reg          | LDX      | CE  | 3                                                | 3        | DE       | 4   | 2        | ΕE   | 5    | 2   | FE  | 5    | 3  |    |      |   | М→Хн,<br>(M+1) →Х∟                                                   | • | • | Ŧ | 1             | R | Ŀ            |
| Load Stack Pntr         | LDS      | 8E  | 3                                                | 3        | 9E       | 4   | 2        | AE   | 5    | 2   | BE  | 5    | 3  |    |      |   | M→SPH,<br>(M+1)→SPL                                                  | • | • | T | 1             | R |              |
| Store Index Reg         | STX      |     |                                                  | -        | DF       | 4   | 2        | EF   | 5    | 2   | FF  | 5    | 3  |    |      |   | X <sub>H</sub> →M,<br>X <sub>L</sub> →(M+1)                          | • | • | Ð | 1             | R |              |
| Store Stack Pntr        | STS      |     |                                                  | <u> </u> | 9F       | 4   | 2        | AF   | 5    | 2   | BF  | 5    | 3  |    |      |   | SP <sub>H</sub> →M,<br>SP <sub>L</sub> → (M+1)                       | • | • | Ī | 1             | R |              |
| Index Reg → Stack       | TXS      | 1   |                                                  |          | <u> </u> |     |          |      |      |     |     |      |    | 35 | 1    | 1 | X−1→SP                                                               | • | • | • | •             | • |              |
| Stack Pntr⊸Index<br>Reg | TSX      |     | <u> </u>                                         |          |          |     | 1        |      |      |     |     |      |    | 30 | 1    | 1 | SP+1→X                                                               | • | • | • | •             | • | $\downarrow$ |
| Add                     | ABX      |     |                                                  |          |          |     |          |      |      |     |     |      |    | 3A | 1    | 1 | B+X→X                                                                | • | • | • | •             | • | 1            |
| Push Data               | PSHX     |     | <del>                                     </del> |          | 1        | Ī   |          |      | Π    |     |     |      |    | 3C | 5    | 1 | X <sub>L</sub> →Msp, SP − 1 → SP<br>X <sub>H</sub> →Msp, SP − 1 → SP | • | • | • | •             | • |              |
| Pull Data               | PULX     | T   | 1                                                |          |          |     |          |      |      |     |     |      |    | 38 | 4    | 1 | SP+1 -SP, Msp -XH<br>SP+1 -SP, Msp -XL                               | • | • | • | •             | • | $\perp$      |
| Exchange                | XGDX     | †   |                                                  | 1        | 1        | 1   |          | 1    |      | 1   |     | 1    |    | 18 | 2    | 1 | ACCD-IX                                                              | • | • | • | •             | • |              |

Jump, Branch Instructions

|                             |          |            |     |     |    |      | Ad | ldres | sing | Mo | des |     |    |    |       |    |                              |   | Cod |    | on C<br>ister |   |    |
|-----------------------------|----------|------------|-----|-----|----|------|----|-------|------|----|-----|-----|----|----|-------|----|------------------------------|---|-----|----|---------------|---|----|
| Operations                  | Mnemonic | RE         | LAT | IVE | D  | IREC | T  | ŧ     | NDE  | X  | E)  | CTE | ND | IN | 1PLII | ED | Branch Test                  | 5 | 4   | 3  | 2             | 1 | a  |
|                             |          | OP         | ~   | #   | OP | ~    | *  | ОР    | ~    | *  | OP  | ~   | *  | OP | ~     | *  |                              | н | ı   | N  | 2             | ٧ | C  |
| Branch Always               | BRA      | 20         | 3   | 2   |    |      |    |       |      |    |     |     |    |    |       |    | None                         | • | •   | •  | •             | • | •  |
| Branch Never                | BRN      | 21         | 3   | 2   |    |      |    |       |      |    |     |     |    |    |       |    | None                         | • | •   | •  | •             | • | •  |
| Branch if Carry<br>Clear    | BCC      | 24         | 3   | 2   |    |      |    |       |      |    |     |     |    |    |       |    | C=0                          | • | •   | •  | •             | • | •  |
| Branch if Carry Set         | BCS      | 25         | 3   | 2   |    |      |    |       |      |    |     |     |    |    |       |    | C=1                          | • | •   | •  | •             | • | ŀ  |
| Branch if=Zero              | BEQ      | 27         | 3   | 2   |    |      |    |       |      |    |     |     |    |    |       |    | Z=1                          | • | •   | •  | •             | • | •  |
| Branch if≧Zero              | BGE      | 2C         | 3   | 2   |    |      |    |       |      |    |     |     |    |    |       |    | N⊕V=0                        | • | •   | •  | •             | • | •  |
| Branch if > Zero            | BGT      | 2E         | 3   | 2   |    |      |    |       |      |    |     |     |    |    |       |    | Z+ (N⊕V) =0                  | • | •   | •  | •             | • | •  |
| Branch if Higher            | ВНІ      | 22         | 3   | 2   |    |      |    |       |      |    |     |     |    |    |       |    | C+Z=0                        | • | •   | •  | •             | • | 4  |
| Branch if≤Zero              | BLE      | 2F         | 3   | 2   |    |      |    |       |      |    |     |     |    |    |       |    | Z+ (N⊕V) =1                  | • | •   | •  | •             | • | Ī  |
| Branch if Lower Or Same     | BLS      | 23         | 3   | 2   |    |      |    |       |      |    |     |     |    |    |       |    | C+Z=1                        | • | •   | •  | •             | • | •  |
| Branch if < Zero            | BLT      | 2D         | 3   | 2   |    |      |    |       |      |    |     |     |    |    |       |    | N⊕V=1                        | • | •   | •  | •             | • | •  |
| Branch if Minus             | BMI      | 2 <b>B</b> | 3   | 2   |    |      |    |       |      |    |     |     |    |    |       |    | N=1                          | • | •   | •  | •             | • | •  |
| Branch if Not Equal Zero    | BNE      | 26         | 3   | 2   |    |      |    |       |      |    |     |     |    |    |       |    | Z=0                          | • | •   | •  | •             | • | •  |
| Branch if Overflow<br>Clear | BVC      | 28         | 3   | 2   |    |      |    |       |      |    |     |     |    |    |       |    | V=0                          | • | •   | •  | •             | • | •  |
| Branch if Overflow<br>Set   | BVS      | 29         | 3   | 2   |    |      |    |       |      |    |     |     |    |    |       |    | V=1                          | • | •   | •  | •             | • | •  |
| Branch if Plus              | BPL      | 2A         | 3   | 2   |    |      |    |       |      |    |     |     |    |    |       |    | N=0                          | • | •   | •  | •             | • | •  |
| Branch To Subroutine        | BSR      | 8D         | 5   | 2   |    |      |    |       |      |    |     |     |    |    |       |    |                              | • | •   | •  | •             | • | •  |
| Jump                        | JMP      |            |     |     |    |      |    | 6E    | 3    | 2  | 7E  | 3   | 3  |    |       |    |                              | • | •   | •  | •             | • | •  |
| Jump To Subroutine          | JSR      |            |     |     | 9D | 5    | 2  | AD    | 5    | 2  | BD  | 6   | 3  |    |       |    |                              | • | •   | •  | •             | • | [• |
| No Operation                | NOP      |            |     |     |    |      |    |       |      |    |     |     |    | 01 | 1     | 1  | Advances Prog.<br>Cntr. Only | • | •   | •  | •             | • | •  |
| Return From Interrupt       | RTI      |            |     |     |    |      |    |       |      |    |     |     |    | 3B | 10    | 1  |                              |   |     | -( | <b>D</b> —    | _ |    |
| Return From<br>Subroutine   | RTS      |            |     |     |    |      |    |       |      |    |     |     |    | 39 | 5     | 1  |                              | • | •   | •  | •             | • | [• |
| Software Interrupt          | SWI      |            |     |     |    |      |    |       |      |    |     |     |    | 3F | 12    | 1  |                              | • | s   | •  | •             | • | 1  |
| Wait for Interrupt*         | WAI      |            |     |     |    |      |    |       |      |    |     |     |    | 3E | 9     | 1  |                              | • | 9   | •  | •             | • | -  |
| Sleep                       | SLP      |            |     |     |    |      |    |       |      |    |     |     |    | 1A | 4     | 1  |                              | • | •   | •  | •             | • | Ī  |

Note: \*WAI puts  $R/\overline{W}$  high; Address Bus goes to FFFF; Data Bus goes to the three state.

**Condition Code Symbols:** 

Interrupt mask

N Negative (sign bit)

Z Zero (byte)

R Reset Always

Not Affected

S Set Always

H Half-carry from bit 3 to bit 4

V Overflow, 2's complement

C Carry/Borrow from/to bit 7

Set if true after test or clear

#### Condition Code Register Manipulation Instructions

|                      |          | Addre | ssing N | Modes | ·····                    | Cor | nditio | n C      | ode      | Regi | ster |
|----------------------|----------|-------|---------|-------|--------------------------|-----|--------|----------|----------|------|------|
| Operations           | Mnemonic | 11    | MPLIE   | D     | <b>Boolean Operation</b> | 5   | 4      | 3        | 2        | 1    | 0    |
|                      |          | OP    | ~       | #     |                          | H   | ı      | N        | Z        | ٧    | С    |
| Clear Carry          | CLC      | ОС    | 1       | 1     | 0 → C                    | •   | •      | •        | •        | •    | R    |
| Clear Interrupt Mask | CLI      | 0E    | 1       | 1     | 0 →1                     | •   | R      | •        | •        | •    | •    |
| Clear Overflow       | CLV      | 0A    | 1       | 1     | 0 → V                    | •   | •      | •        | •        | R    | •    |
| Sat Carry            | SEC      | 0D    | 1       | 1     | 1 →C                     | •   | •      | •        | •        | •    | S    |
| Set Interrupt Mask   | SEI      | OF    | 1       | 1     | 1 → I                    | •   | S      | •        | •        | •    | •    |
| Set Overflow         | SEV      | OB    | 1       | 1     | 1 → V                    | •   | •      | •        | •        | S    | •    |
| Accumulator A→CCR    | TAP      | 06    | 1       | 1     | A→CCR                    |     |        | <u> </u> | <u> </u> |      |      |
| CCR → Accumulator A  | TPA      | 07    | 1       | 1     | CCR→A                    | •   | •      | •        | •        | •    | •    |

### --- Description of symbols ----

#### Legend:

OP Operation Code (Hexadecimal)

~ Number of MCU Cycles

M<sub>sp</sub> Contents of memory location pointed by Stack Pointer

# Number of Program Bytes

+ Arithmetic plus

Arithmetic Minus

Boolean AND

Boolean Inclusive OR

Boolean Exclusive OR

M Complement of M

→ Transfer into

0 Bit = Zero

00 Byte=Zero

Note: Condition Code Register Notes: (Bit set if test is true and cleared otherwise)

① (Bit V) Test : Result=10000000?

② (Bit C) Test : Result≠00000000?

③ (Bit C) Test: BCD Character of high-order byte greater than 10? (Not cleared if previously set.)

(Bit V) Test: Operand=10000000 prior to execution?

(Bit V) Test: Operand=01111111 prior to execution?

⑥ (Bit V) Test: Set equal to N⊕C=1 after the execution of instructions

⑦ (Bit N) Test: Result less than zero? (Bit 15=1)

(All Bit) Load Condition Code Register from Stack.

(Bit I) Set when interrupt occurs. If previously set, a Non-Maskable Interrupt is required to exit the wait

state

(Mail Bit) Set according to the contents of Accumulator A.

(Bit C) Result of Multiplication Bit 7=1? (ACCB)

# (C) HITACHI

Table 21. Opcode Map

| OP   |    |      |      |      |      | ACC  | ACC  |      | EXT     |      | ACCA | or SP         |      |            | ACCE         | 3 or X |      |   |
|------|----|------|------|------|------|------|------|------|---------|------|------|---------------|------|------------|--------------|--------|------|---|
| COD  | E  |      |      |      |      | A    | В    | IND  | DIR.    | IMM  | DIR  | IND           | EXT  | IMM        | DIR          | IND    | EXT  | 1 |
|      | HI | 0000 | 0001 | 0010 | 0011 | 0100 | 0101 | 0110 | 0111    | 1000 | 1001 | 1010          | 1011 | 1100       | 1101         | 1110   | 1111 | İ |
| го   | \  | 0    | 1    | 2    | 3    | 4    | 5    | 6    | 7       | 8    | 9    | Α             | В    | С          | D            | E      | F    | 1 |
| 0000 | 0  |      | SBA  | BRA  | TSX  |      | NI   | EG   |         |      | L    |               | SI   | JB         | <del>1</del> | L.     |      | 0 |
| 0001 | 1  | NOP  | CBA  | BRN  | INS  |      |      | Α    | IM      |      |      |               | CI   | MP         |              |        |      | 1 |
| 0010 | 2  |      |      | ВНІ  | PULA |      |      | 0    | IM      |      |      |               | SI   | ВС         |              |        | •    | 2 |
| 0011 | 3  |      |      | BLS  | PULB |      | CC   | M    |         |      | SU   | BD            |      | Ţ <u>.</u> | AD           | DD     |      | 3 |
| 0100 | 4  | LSRD |      | BCC  | DES  |      | LS   | SR   |         |      |      |               | Al   | ND         |              |        |      | 4 |
| 0101 | 5  | ASLD |      | BCS  | TXS  |      |      | E    | М       |      |      |               | В    | IT         |              |        |      | 5 |
| 0110 | 6  | TAP  | TAB  | BNE  | PSHA |      | RO   | OR   |         |      |      |               | L    | )A         |              |        |      | 6 |
| 0111 | 7  | TPA  | TBA  | BEQ  | PSHB |      | AS   | SR   |         |      |      | STA           |      |            |              | STA    |      | 7 |
| 1000 | 8  | INX  | XGDX | BVC  | PULX |      | AS   | SL   |         |      | L    |               | E    | OR         |              |        |      | 8 |
| 1001 | 9  | DEX  | DAA  | BVS  | RTS  |      | R    | DL   |         |      |      |               | Al   | С          |              |        |      | 9 |
| 1010 | Α  | CLV  | SLP  | BPL  | ABX  |      | ĐI   | EC . |         | -    |      |               | OI   | RA         |              |        |      | Α |
| 1011 | В  | SEV  | ABA  | BM!  | RTI  | TIM  |      |      |         |      | ΑC   | ADD           |      |            |              | В      |      |   |
| 1100 | С  | CLC  |      | BGE  | PSHX |      | IN   | iC   |         |      | CF   | <b>&gt;</b> X |      |            | LC           | D O    |      | С |
| 1101 | D  | SEC  |      | BLT  | MUL  |      | TS   | ST   |         | BSR  |      | JSR           |      |            |              | STD    |      | D |
| 1110 | E  | CLI  |      | BGT  | WAI  |      |      | ,JN  | 1P      | 1    | LC   | S             |      |            | LC           | X      |      | E |
| 1111 | F  | SEI  |      | BLE  | SWI  |      | CI   | .R   | STS STX |      |      | F             |      |            |              |        |      |   |
|      | •  | 0    | 1    | 2    | 3    | 4    | 5    | 6    | 7       | 8    | 9    | Α             | В    | С          | D            | Ε      | F    |   |

Notes: 1. Undefined Opcode

<sup>2. \*</sup>Only each instructions of AIM, OIM, EIM, TIM

Operand Data (LSB)

Next Op Code

Table 22. Cycle-by-Cycle Operation

| Address M<br>Instruct |            | Cycles         | Cycle | Address Bus         | R/W | RD | WR  | LIR | Data Bus           |
|-----------------------|------------|----------------|-------|---------------------|-----|----|-----|-----|--------------------|
| MMEDIATE              |            | <del> </del>   | · ·   | On Code Address ±1  | 1   | 0  | 1   | 1   | Operand Data       |
| ADC AD                | D O        | 1              | 1     | Op Code Address+1   | 1   |    |     | 1   | 1 -                |
| AND BIT               | Γ          |                | 2     | Op Code Address + 2 | 1   | 0  | 1   | 0   | Next Op Code       |
| CMP EO                | R          | 2              |       |                     |     |    |     |     |                    |
| LDA OR                | ł <b>A</b> |                |       |                     |     |    |     |     |                    |
| SBC SU                | IB         |                |       |                     |     |    |     |     |                    |
| ADDD CP               | DY         | <del> </del> - | 1     | Op Code Address+1   | 1   | 0  | 1   | 1   | Operand Data (MSB) |
| MUUUU CF              | ^          | 1              | 1 -   | op ottoda. otto i a | _   | _  | 1 . |     | Onemand Data (LSB) |

Op Code Address + 2

Op Code Address + 3

0

1

LDD

LDX

LDS

SUBD

| HECT  |      |              |   |                       |   |   |   |   |                           |
|-------|------|--------------|---|-----------------------|---|---|---|---|---------------------------|
| ADC   | ADD  |              | 1 | Op Code Address +1    | 1 | 0 | 1 | 1 | Address of Operand (LSB)  |
| AND   | BIT  |              | 2 | Address of Operand    | 1 | 0 | 1 | 1 | Operand Data              |
| CMP   | EOR  | 3            | 3 | Op Code Address + 2   | 1 | 0 | 1 | 0 | Next Op Code              |
| LDA   | ORA  |              |   |                       | ļ | , |   |   |                           |
| SBC   | SUB  |              |   |                       |   |   |   |   |                           |
| STA   |      |              | 1 | Op Code Address+1     | 1 | 0 | 1 | 1 | Destination Address       |
| •     |      | 3            | 2 | Destination Address   | 0 | 1 | 0 | 1 | Accumulator Data          |
|       |      |              | 3 | Op Code Address+2     | 1 | 0 | 1 | 0 | Next Op Code              |
| ADDD  | CPX  |              | 1 | Op Code Address+1     | 1 | 0 | 1 | 1 | Address of Operand (LSB)  |
| LDD   | LDS  |              | 2 | Address of Operand    | 1 | 0 | 1 | 1 | Operand Data (MSB)        |
| LDX   | SUBD | 4            | 3 | Address of Operand+1  | 1 | 0 | 1 | 1 | Operand Data (LSB)        |
| LDA   | 0022 |              | 4 | Op Code Address + 2   | 1 | 0 | 1 | 0 | Next Op Code              |
| STD   | STS  |              | 1 | Op Code Address+1     | 1 | 0 | 1 | 1 | Destination Address (LSB) |
| STX   | 313  | 1            | 2 | Destination Address   | 0 | 1 | 0 | 1 | Register Data (MSB)       |
| 317   |      | 4            | 3 | Destination Address+1 | 0 | 1 | 0 | 1 | Register Data (LSB)       |
|       |      |              | 4 | Op Code Address+2     | 1 | 0 | 1 | 0 | Next Op Code              |
| JSR   |      | -            | 1 | Op Code Address + 1   | 1 | 0 | 1 | 1 | Jump Address (LSB)        |
| JON   |      |              | 2 | FFFF                  | 1 | 1 | 1 | 1 | Restart Address (LSB)     |
| İ     |      | 5            | 3 | Stack Pointer         | 0 | 1 | 0 | 1 | Return Address (LSB)      |
| Ì     |      | •            | 4 | Stack Pointer-1       | 0 | 1 | 0 | 1 | Return Address (MSB)      |
|       |      |              | 5 | Jump Address          | 1 | 0 | 1 | 0 | First Subroutine Op Code  |
| TIM   |      | <del> </del> | 1 | Op Code Address+1     | 1 | 0 | 1 | 1 | Immediate Data            |
| ''''' |      |              | 2 | Op Code Address+2     | 1 | 0 | 1 | 1 | Address of Operand (LSB)  |
|       |      | 4            | 3 | Address of Operand    | 1 | 0 | 1 | 1 | Operand Data              |
|       |      |              | 4 | Op Code Address + 3   | 1 | 0 | 1 | 0 | Next Op Code              |
| AIM   | EIM  | †            | 1 | Op Code Address+1     | 1 | 0 | 1 | 1 | Immediate Data            |
| OIM   |      |              | 2 | Op Code Address + 2   | 1 | 0 | 1 | 1 | Address of Operand (LSB)  |
| J     |      |              | 3 | Address of Operand    | 1 | 0 | 1 | 1 | Operand Data              |
|       |      | 6            | 4 | FFFF                  | 1 | 1 | 1 | 1 | Restart Address (LSB)     |
| 1     |      | 1            | 5 | Address of Operand    | 0 | 1 | 0 | 1 | New Operand Data          |
|       |      | 1            | 6 | Op Code Address + 3   | 1 | 0 | 1 | 0 | Next Op Code              |

(continued)

Table 22. Cycle-by-Cycle Operation (Cont)

| Address Mode &<br>Instructions | Cycles       | Cycle    | Address Bus                   | R/W | RD  | WR                                     | LIR    | Data Bus                                  |
|--------------------------------|--------------|----------|-------------------------------|-----|-----|----------------------------------------|--------|-------------------------------------------|
| INDEXED                        |              |          |                               |     |     |                                        |        |                                           |
| JMP                            |              | 1        | Op Code Address+1             | 1   | 0   | 1                                      | 1      | Offset                                    |
|                                | 3            | 2        | FFFF                          | 1   | 1   | 1                                      | 1      | Restart Address (LSB)                     |
|                                |              | 3        | Jump Address                  | 1   | 0   | 1                                      | 0      | First Op Code of Jump<br>Routine          |
| ADC ADD                        |              | 1        | Op Code Address+1             | 1   | 0   | 1                                      | 1      | Offset                                    |
| AND BIT                        |              | 2        | FFFF                          | 1   | 1   | 1                                      | 1      | Restart Address (LSB)                     |
| CMP EOR                        | 4            | 3        | IX+Offset                     | 1   | 0   | 1                                      | 1      | Operand Data                              |
| LDA ORA<br>SBC SUB             |              | 4        | Op Code Address + 2           | 1   | 0   | 1                                      | 0      | Next Op Code                              |
| TST                            |              |          |                               |     |     |                                        |        |                                           |
| STA                            |              | 1        | Op Code Address+1             | 1   | 0   | 1                                      | 1      | Offset                                    |
|                                | 4            | 2        | FFFF                          | 1   | 1   | 1                                      | 1      | Restart Address (LSB)                     |
|                                |              | 3<br>4   | IX+Offset                     | 0   | 1   | 0                                      | 1<br>0 | Accumulator Data                          |
| ADDD CDV                       | +            | <u> </u> | Op Code Address + 2           | +   |     |                                        |        | Next Op Code                              |
| ADDD CPX<br>LDD LDS            |              | 1 2      | Op Code Address + 1 FFFF      | 1 1 | 0   | 1 1                                    | 1      | Offset<br>Restart Address (LSB)           |
| LDX SUBD                       | 5            | 3        | IX+Offset                     | 1   | 0   | 1                                      | 1      | Operand Data (MSB)                        |
| ADD                            |              | 4        | IX+Offset+1                   | 1   | Ö   | i                                      | 1      | Operand Data (MSB)                        |
|                                |              | 5        | Op Code Address + 2           | 1   | Ō   | 1                                      | 0      | Next Op Code                              |
| STD STS                        |              | 1        | Op Code Address+1             | 1   | 0   | 1                                      | 1      | Offset                                    |
| STX                            |              | 2        | FFFF                          | 1   | 1   | 1                                      | 1      | Restart Address (LSB)                     |
|                                | 5            | 3        | IX+Offset                     | 0   | 1   | 0                                      | 1      | Register Data (MSB)                       |
|                                |              | 4        | IX+Offset+1                   | 0   | 1   | 0                                      | 1      | Register Data (LSB)                       |
| <u> </u>                       |              | 5        | Op Code Address + 2           | 1   | 0   | 1                                      | 0      | Next Op Code                              |
| JSR                            |              | 1        | Op Code Address+1             | 1   | 0   | 1                                      | 1      | Offset                                    |
|                                | _            | 2 3      | FFFF                          | 1 1 | 1   | 1                                      | 1      | Restart Address (LSB)                     |
|                                | 5            | 4        | Stack Pointer Stack Pointer—1 | 0   | 1   | 0                                      | 1<br>1 | Return Address (LSB) Return Address (MSB) |
|                                |              | 5        | IX+Offset                     | 1   | 0   | 1                                      | 0      | First Subroutine Op Code                  |
| ASL ASR                        | + +          | 1        | Op Code Address+1             | 1   | 0   | 1                                      | 1      | Offset                                    |
| COM DEC                        |              | 2        | FFFF                          | i   | 1   | i                                      | 1      | Restart Address (LSB)                     |
| INC LSR                        | 6            | 3        | IX+Offset                     | 1   | 0   | 1                                      | 1      | Operand Data                              |
| NEG ROL                        | "            | 4        | FFFF                          | 1 1 | 1   | 1                                      | 1      | Restart Address (LSB)                     |
| ROR                            |              | 5        | IX+Offset                     | 0   | 1   | 0                                      | 1      | New Operand Data                          |
| ·····                          | 1            | 6        | Op Code Address + 2           | 1   | 0   | 1                                      | 0      | Next Op Code                              |
| TIM                            |              | 1        | Op Code Address+1             | 1   | 0   | 1                                      | 1      | Immediate Data                            |
|                                | 5            | 2        | Op Code Address + 2 FFFF      | 1   | 0   | 1                                      | 1      | Offset                                    |
|                                | 9            | 4        | IX+Offset                     | 1 1 | 1 0 | $\begin{bmatrix} 1 \\ 1 \end{bmatrix}$ | 1 1    | Restart Address (LSB) Operand Data        |
|                                |              | 5        | Op Code Address + 3           | i   | ő   | i                                      | ō      | Next Op Code                              |
| CLR                            | <del> </del> | 1        | Op Code Address+1             | 1   | 0   | 1                                      | 1      | Offset                                    |
|                                |              | 2        | FFFF                          | 1 1 | 1   | 1                                      | 1      | Restart Address (LSB)                     |
|                                | 5            | 3        | IX+Offset                     | 1 i | ò   | 1                                      | i      | Operand Data                              |
|                                |              | 4        | IX+Offset                     | 0   | 1   | ō                                      | 1      | 00                                        |
|                                |              | 5        | Op Code Address+2             | 1   | 0   | 1                                      | 0      | Next Op Code                              |
| AIM EIM                        |              | 1        | Op Code Address+1             | 1   | 0   | 1                                      | 1      | Immediate Data                            |
| OIM                            |              | 2        | Op Code Address+2             | 1   | 0   | 1                                      | 1      | Offset                                    |
|                                |              | 3        | FFFF                          | 1   | 1   | 1                                      | 1      | Restart Address (LSB)                     |
|                                | 7            | 4        | IX+Offset                     | 1 1 | 0   | 1                                      | 1      | Operand Data                              |
|                                |              | 5<br>6   | FFFF<br>IX+Offset             | 0   | 1   | 1                                      | 1      | Restart Address (LSB)                     |
|                                |              | 7        | Op Code Address + 3           |     | 1 0 | 0                                      | 0      | New Operand Data<br>Next Op Code          |
| <del></del>                    |              |          | op oode nodiess t 3           |     |     | •                                      |        | (continued                                |

(continued)

Table 22. Cycle-by-Cycle Operation (Cont)

| Address Mode & Instructions | Cycles                                           | Cycle<br># | Address Bus           | R/W | RD | WR | LIR | Data Bus                  |
|-----------------------------|--------------------------------------------------|------------|-----------------------|-----|----|----|-----|---------------------------|
| XTEND                       |                                                  |            |                       |     |    |    |     |                           |
| JMP                         | T                                                | 1          | Op Code Address+1     | i   | 0  | 1  | 1   | Jump Address (MSB)        |
| JIVII                       | 3                                                | 2          | Op Code Address+2     | 1   | 0  | 1  | 1   | Jump Address (LSB)        |
|                             |                                                  | 3          | Jump Address          | 1   | 0  | 1  | 0   | Next Op Code              |
| ADC ADD TST                 | <del>                                     </del> | 1          | Op Code Address+1     | 1   | 0  | 1  | 1   | Address of Operand (MSB)  |
| AND BIT                     |                                                  | 2          | Op Code Address + 2   | 1   | 0  | 1  | 1   | Address of Operand (LSB)  |
| CMP EOR                     | 4                                                | 3          | Address of Operand    | 1   | 0  | 1  | 1   | Operand Data              |
| LDA ORA                     | -                                                | 4          | Op Code Address+3     | 1   | 0  | 1  | 0   | Next Op Code              |
| SBC SUB                     |                                                  | ,          |                       |     |    |    |     |                           |
| STA                         | <del></del>                                      | 1          | Op Code Address+1     | 1   | 0  | 1  | 1   | Destination Address (MSB) |
| 317                         | 1                                                | 2          | Op Code Address+2     | 1   | 0  | 1  | 1   | Destination Address (LSB) |
|                             | 4                                                | 3          | Destination Address   | 0   | 1  | 0  | 1   | Accumulator Data          |
|                             |                                                  | 4          | Op Code Address+3     | 1   | 0  | 1  | 0   | Next Op Code              |
| ADDD                        |                                                  | 1          | Op Code Address+1     | 1   | 0  | 1  | 1   | Address of Operand (MSB)  |
| CPX LDD                     |                                                  | 2          | Op Code Address + 2   | 1   | 0  | 1  | 1   | Address of Operand (LSB)  |
| LDS LDX                     | 5                                                | 3          | Address of Operand    | 1   | 0  | 1  | 1   | Operand Data (MSB)        |
| SUBD                        |                                                  | 4          | Address of Operand+1  | 1   | 0  | 1  | 1   | Operand Data (LSB)        |
| 3000                        |                                                  | 5          | Op Code Address+3     | 1   | 0  | 1  | 0   | Next Op Code              |
| STD STS                     |                                                  | 1          | Op Code Address+1     | 1   | 0  | 1  | 1   | Destination Address (MSB) |
| STX                         | j                                                | 2          | Op Code Address + 2   | 1   | 0  | 1  | 1   | Destination Address (LSB) |
| JIN                         | 5                                                | 3          | Destination Address   | 0   | 1  | 0  | 1   | Register Data (MSB)       |
|                             | 1                                                | 4          | Destination Address+1 | 0   | 1  | 0  | 1   | Register Data (LSB)       |
|                             |                                                  | 5          | Op Code Address+3     | 1   | 0  | 1  | 0   | Next Op Code              |
| JSR                         |                                                  | 1          | Op Code Address+1     | 1   | 0  | 1  | 1   | Jump Address (MSB)        |
| 331                         |                                                  | 2          | Op Code Address + 2   | 1   | 0  | 1  | 1   | Jump Address (LSB)        |
|                             |                                                  | 3          | FFFF                  | 1   | 1  | 1  | 1   | Restart Address (LSB)     |
|                             | 6                                                | 4          | Stack Pointer         | 0   | 1  | 0  | 1   | Return Address (LSB)      |
|                             |                                                  | 5          | Stack Pointer-1       | 0   | 1  | 0  | 1   | Return Address (MSB)      |
|                             |                                                  | 6          | Jump Address          | 1   | 0  | 1  | 0   | First Subroutine Op Code  |
| ASL ASR                     |                                                  | 1          | Op Code Address+1     | 1   | 0  | 1  | 1   | Address of Operand (MSB   |
| COM DEC                     |                                                  | 2          | Op Code Address + 2   | 1   | 0  | 1  | 1   | Address of Operand (LSB   |
| INC LSR                     |                                                  | 3          | Address of Operand    | 1   | 0  | 1  | 1   | Operand Data              |
| NEG ROL                     | 6                                                | 4          | FFFF                  | 1   | 1  | 1  | 1   | Restart Address (LSB)     |
| ROR                         |                                                  | 5          | Address of Operand    | 0   | 1  | 0  | 1   | New Operand Data          |
|                             | 1                                                | 6          | Op Code Address+3     | 1   | 0  | 1  | 0   | Next Op Code              |
| CLR                         |                                                  | 1          | Op Code Address+1     | 1   | 0  | 1  | 1   | Address of Operand (MSE   |
| OLIN                        | İ                                                | 2          | Op Code Address+2     | 1   | 0  | 1  | 1   | Address of Operand (LSE   |

(continued)

0

1

1

0

Address of Operand

Address of Operand

Op Code Address + 3

3

1

0

1

1

Operand Data

Next Op Code

00

Table 22. Cycle-by-Cycle Operation (Cont)

| Address Mode<br>Instructions | & Cycles | Cycle | Address Bus         | R/W | RD | WR  | LIR | Data Bus                                         |
|------------------------------|----------|-------|---------------------|-----|----|-----|-----|--------------------------------------------------|
| MPLIED                       | ·        |       |                     |     |    |     |     |                                                  |
| ABA ABX                      |          | 1     | Op Code Address+1   | 1   | 0  | 1   | 0   | Next Op Code                                     |
| ASL ASLD                     |          |       |                     | 1   |    |     |     | ,                                                |
| ASR CBA                      |          |       |                     |     |    |     |     |                                                  |
| CLC CLI                      |          |       |                     |     |    |     |     |                                                  |
| CLR CLV                      |          |       |                     |     |    |     |     |                                                  |
| COM DEC                      |          |       |                     |     |    | 1   |     |                                                  |
| DES DEX                      |          |       |                     |     |    | ]   |     |                                                  |
| INC INS                      |          |       |                     |     |    |     |     | ]                                                |
| INX LSR                      | 1        |       |                     |     |    |     |     |                                                  |
| LSRD ROL                     | _        |       |                     |     |    | -   |     |                                                  |
| ROR NOP                      |          |       |                     |     |    |     |     |                                                  |
| SBA SEC                      |          |       |                     |     |    |     |     |                                                  |
| SEI SEV                      |          |       |                     |     |    | {   |     |                                                  |
| TAB TAP                      |          | l     |                     |     |    |     |     |                                                  |
| TBA TPA                      |          |       |                     |     |    |     |     |                                                  |
| TST TSX                      |          |       |                     |     |    |     |     |                                                  |
| TXS                          |          |       |                     |     |    |     |     |                                                  |
|                              |          |       |                     |     |    |     |     |                                                  |
| DAA XGDX                     | 2        | 1     | Op Code Address+1   | 1   | 0  | 1   | 0   | Next Op Code                                     |
|                              |          | 2     | FFFF                | 1   | 1  | 1   | 1   | Restart Address (LSB)                            |
| PULA PULB                    |          | 1     | Op Code Address+1   | 1   | 0  | 1   | 0   | Next Op Code                                     |
|                              | 3        | 2     | FFFF                | 1   | 1  | 1   | 1   | Restart Address (LSB)                            |
|                              |          | 3     | Stack Pointer+1     | 1   | 0  | 1   | 1   | Data from Stack                                  |
| PSHA PSHB                    |          | 1     | Op Code Address + 1 | 1   | 0  | 1   | 1   | <del>                                     </del> |
| FORE FORE                    |          | _     | FFFF                | 1 1 |    | -   | -   | Next Op Code                                     |
|                              | 4        | 2     |                     | _ i | 1  | 1   | 1   | Restart Address (LSB)                            |
|                              |          | 4     | Stack Pointer       | 0   | 1  | 0   | 1   | Accumulator Data                                 |
|                              |          | 4     | Op Code Address+1   | 1   | 0  | 1   | 0   | Next Op Code                                     |
| PULX                         |          | 1     | Op Code Address+1   | 1   | 0  | 1   | 0   | Next Op Code                                     |
|                              | 4        | 2     | FFFF                | 1   | 1  | 1   | 1   | Restart Address (LSB)                            |
|                              |          | 3     | Stack Pointer+1     | 1   | 0  | 1   | 1   | Data from Stack (MSB)                            |
|                              |          | 4     | Stack Pointer+2     | 1   | 0  | 1   | 1   | Data from Stack (LSB)                            |
| PSHX                         |          | 1     | Op Code Address+1   | 1   | 0  | 1   | 1   | Next Op Code                                     |
|                              |          | 2     | FFFF                | 1   | 1  | 1 1 | 1   | Restart Address (LSB)                            |
|                              | 5        | 3     | Stack Pointer       | 0   | 1  | ō   | 1   | Index Register (LSB)                             |
|                              |          | 4     | Stack Pointer-1     | o   | 1  | ō   | 1   | Index Register (MSB)                             |
|                              |          | 5     | Op Code Address+1   | i   | ō  | i   | ō   | Next Op Code                                     |
| DTC                          | 1        |       |                     | +   |    | _   |     |                                                  |
| RTS                          |          | 1     | Op Code Address+1   | 1   | 0  | 1   | 1   | Next Op Code                                     |
|                              | _        | 2     | FFFF                | 1 1 | 1  | 1   | 1   | Restart Address (LSB)                            |
|                              | 5        | 3     | Stack Pointer+1     | 1 1 | 0  | 1   | 1   | Return Address (MSB)                             |
|                              | ;        | 4     | Stack Pointer+2     | 1   | 0  | 1   | 1   | Return Address (LSB)                             |
|                              |          | 5     | Return Address      | 1   | 0  | 1   | 0   | First Op Code of Return Routine                  |
| MUL                          | l i      | 1     | Op Code Address+1   | 1   | 0  | 1   | 0   | Next Op Code                                     |
|                              |          | 2     | FFFF                | 1   | 1  | 1   | 1   | Restart Address (LSB)                            |
|                              | ] [      | 3     | FFFF                | 1 1 | 1  | 1   | 1   | Restart Address (LSB)                            |
|                              | 7        | 4     | FFFF                | 1   | 1  | 1   | 1   | Restart Address (LSB)                            |
|                              |          | 5     | FFFF                | 1   | 1  | 1   | 1   | Restart Address (LSB)                            |
|                              |          | 6     | FFFF                | 1   | 1  | 1   | 1   | Restart Address (LSB)                            |
|                              |          | 7     | FFFF                | 1 1 | 1  | i   | 1   | Restart Address (LSB)                            |
|                              |          |       |                     | 1 - |    |     |     | (continue                                        |

(continued)

Table 22. Cycle-by-Cycle Operation (Cont)

| Address Mode & Instructions | Cycles   | Cycle | Address Bus | R/W | RD | WR | LIR | Data Bus |
|-----------------------------|----------|-------|-------------|-----|----|----|-----|----------|
| -                           | <u> </u> |       |             |     |    |    |     |          |

|  |   |   | • |
|--|---|---|---|
|  | м | • |   |
|  |   |   |   |

| MPLIED |    |       |                        |     |          | <del> </del> |          |                                       |
|--------|----|-------|------------------------|-----|----------|--------------|----------|---------------------------------------|
| WAI    |    | 1     | Op Code Address+1      | 1   | 0        | 1            | 1        | Next Op Code                          |
|        |    | 2     | FFFF                   | 1   | 1        | 1            | 1        | Restart Address (LSB)                 |
|        |    | 3     | Stack Pointer          | 0   | 1        | 0            | 1        | Return Address (LSB)                  |
|        |    | 4     | Stack Pointer - 1      | 0   | 1        | 0            | 1        | Return Address (MSB)                  |
|        | 9  | 5     | Stack Pointer 2        | 0   | 1        | 0            | 1        | Index Register (LSB)                  |
|        |    | 6     | Stack Pointer - 3      | 0   | 1        | 0            | 1        | Index Register (MSB)                  |
|        |    | 7     | Stack Pointer - 4      | 0   | 1        | 0            | 1        | Accumulator A                         |
|        |    | 8     | Stack Pointer - 5      | 0   | 1        | 0            | 1        | Accumulator B                         |
|        |    | 9     | Stack Pointer-6        | 0   | 1        | 0            | 1        | Conditional Code Register             |
| RTI    |    | 1     | Op Code Address+1      | 1   | 0        | 1            | 1        | Next Op Code                          |
| NII    |    | 2     | FFFF                   | 1   | 1        | 1            | 1        | Restart Address (LSB)                 |
|        |    | 3     | Stack Pointer+1        | 1   | 0        | 1            | 1        | Conditional Code Register             |
|        |    | 4     | Stack Pointer + 2      | 1   | 0        | 1            | 1        | Accumulator A                         |
|        |    | 5     | Stack Pointer+3        | 1   | Ô        | 1            | 1        | Accumulator B                         |
|        | 10 | 6     | Stack Pointer+4        | 1   | 0        | 1            | 1        | Index Register (MSB)                  |
|        |    | 7     | Stack Pointer + 5      | 1   | 0        | 1            | 1        | Index Register (LSB)                  |
|        |    | 8     | Stack Pointer+6        | 1   | Ô        | 1            | 1        | Return Address (MSB)                  |
|        |    | 9     | Stack Pointer+7        | 1   | ō        | 1            | 1        | Return Address (LSB)                  |
|        |    | 10    | Return Address         | 1   | 0        | 1            | 0        | First Op Code of Return Routine       |
| SWI    |    | 1     | Op Code Address+1      | 1   | 0        | 1            | 1        | Next Op Code                          |
| 2MI    |    | 2     | FFFF                   | 1   | i        | 1            | ī        | Restart Address (LSB)                 |
|        |    | 3     | Stack Pointer          | ō   | ī        | ō            | i        | Return Address (LSB)                  |
|        |    | 4     | Stack Pointer - 1      | ő   | i        | o            | 1        | Return Address (MSB)                  |
|        |    | 5     | Stack Pointer 2        | 0   | 1        | 0            | 1        | Index Register (LSB)                  |
|        |    | 6     | Stack Pointer 2        | ŏ   | i        | o            | ī        | Index Register (MSB)                  |
|        |    | 7     | Stack Pointer 5        | o   | 1        | ŏ            | ī        | Accumulator A                         |
|        | 12 | 8     | Stack Pointer -5       | ŏ   | i        | o            | 1        | Accumulator B                         |
|        |    | 9     | Stack Pointer - 6      | a   | i        | o            | ī        | Conditional Code Register             |
|        |    | 10    | Vector Address FFFA    | 1   | 0        | 1            | 1        | Address of SWI Routine (MSB)          |
|        |    | 11    | Vector Address FFFB    | 1   | 0        | 1            | 1        | Address of SWI Routine                |
|        |    | 1.0   | Address of SWI Routine | 1   | 0        | 1            | 0        | (LSB)<br>First Op Code of SWI Routine |
|        |    | 12    |                        | 1   | 0        | 1            | 1        | Next Op Code                          |
| SLP    |    | 1     | Op Code' Address + 1   | 1   | 1        | 1            | 1        | Restart Address (LSB)                 |
|        | 4  | Sleep | FFFF                   |     |          |              |          | restait Aouress (LSD)                 |
|        |    | 🔻     | FFFF                   | 1   | 1        | l i          | l i      | Restart Address (LSB)                 |
|        |    | 3     | Op Code Address+1      | 1   | 0        | 1            | ō        | Next Op Code                          |
|        |    | 4     | Op Code Address + 1    | 1 1 | <u> </u> |              | <u> </u> | TOAL OF COOL                          |

(continued)

Table 22. Cycle-by-Cycle Operation (Cont)

|                                        | ess Mode & structions                  | Cycles | Cycle<br># | Address Bus                                                      | R/W | RD | WR  | LIR | Data Bus                                        |
|----------------------------------------|----------------------------------------|--------|------------|------------------------------------------------------------------|-----|----|-----|-----|-------------------------------------------------|
| RELAT                                  | IVE                                    |        |            |                                                                  |     |    |     |     |                                                 |
| BCC                                    | BCS                                    |        | 1          | Op Code Address+1                                                | 1   | 0  | 1   | 1   | Branch Offset                                   |
| BEQ                                    | BGE                                    |        | 2          | FFFF                                                             | 1   | 1  | 1   | 1   | Restart Address (LSB)                           |
| BGT<br>BLE<br>BLT<br>BNE<br>BRA<br>BVC | BHI<br>BLS<br>BMT<br>BPL<br>BRN<br>BVS | 3      | 3          | Branch Address··Test = "1"<br>  Op Code Address + 2···Test = "0" | 1   | 0  | 1   | 0   | First Op Code of Branch Routine<br>Next Op Code |
| BSR                                    |                                        |        | 1          | Op Code Address+1                                                | 1   | 0  | 1   | 1   | Offset                                          |
|                                        |                                        |        | 2          | FFFF                                                             | 1   | 1  | 1   | 1   | Restart Address (LSB)                           |
|                                        |                                        | 5      | 3          | Stack Pointer                                                    | 0   | 1  | 0   | 1   | Return Address (LSB)                            |
|                                        |                                        |        | 4          | Stack Pointer - 1                                                | 0   | 1  | 0   | 1   | Return Address (MSB)                            |
|                                        |                                        |        | 5          | Branch Address                                                   | 1   | 0  | 1 1 | 0   | First Op Code of Subroutine                     |

### The Differences Between HD63701Y0 and HD6301Y0

| Item                                                              | HD63701Y0                                                                                             |                                                    |                                                         |     |             | HD6301Y0                                                                                              |
|-------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------|----------------------------------------------------|---------------------------------------------------------|-----|-------------|-------------------------------------------------------------------------------------------------------|
| Input low<br>voltage of RES,<br>MP <sub>0</sub> , MP <sub>1</sub> | V <sub>fL</sub> = 0.6 V max                                                                           |                                                    |                                                         |     |             | V <sub>IL</sub> = 0.8 V max                                                                           |
| l <sub>in</sub> and C <sub>in</sub> of RES                        | $I_{in}=10~\mu A$ max<br>$C_{in}=65~pF$ max<br>$I_{in}$ and $C_{in}$ are larger<br>used as $V_{PP}$ . | $f_{in}=1.0~\mu A~max$ $C_{in}=12.5~pF~max$ s also |                                                         |     |             |                                                                                                       |
| Crystal oscillator characteristics                                | Internal resistance of crystal oscillator R                                                           | l's                                                |                                                         |     |             | Internal resistance of crystal oscillator Rs                                                          |
|                                                                   | Frequency (MHz)                                                                                       | 2.5                                                | 4.0                                                     | 6.0 | 8.0         | $R_S = 60 \Omega \text{ max}$                                                                         |
|                                                                   | R <sub>s</sub> max (Ω)                                                                                | 500                                                | 120                                                     | 80  | 60          |                                                                                                       |
| Storage temperature                                               | $T_{\text{stg}} = -55 \text{ to } 125 ^{\circ}\text{C}$                                               | ;                                                  | $T_{\text{stg}} = -55 \text{ to } 150 ^{\circ}\text{C}$ |     |             |                                                                                                       |
| Caution                                                           | applying the HD6370                                                                                   | )1Y0 sys                                           | stem to                                                 | HD6 | 301 Y0, and | gn and manufacturing process. When HD6301Y0 system to HD63701Y0, ne even if guaranteed values are the |

### **Absolute Maximum Ratings**

| Item                    | Symbol           | Value                        | Unit |
|-------------------------|------------------|------------------------------|------|
| Supply voltage          | Vcc              | -0.3 to +7.0                 | ٧    |
| V <sub>PP</sub> voltage | Vpp              | -0.3 to +13.0                | ٧    |
| Input voltage           | V <sub>in</sub>  | -0.3 to V <sub>CC</sub> +0.3 | ٧    |
| Operating temperature   | Topr             | 0 to +70                     | °C   |
| Storage temperature     | T <sub>stg</sub> | -55 to +125                  | °C   |

Note:

This product has protection circuits in input terminal from high static electricity voltage and high electric field. But be careful not to apply overvoltage more than maximum ratings to these high input impedance protection circuits. To assure the normal operation, we recommend  $V_{in}$ ,  $V_{out}$ :  $V_{ss} \leq (V_{in} \text{ or } V_{out}) \leq V_{cc}$ .

### **Electrical Characteristics**

#### **DC** Characteristics

(V<sub>CC</sub>=5.0 V  $\pm$  10%, f=0.1 to 2.0 MHz, V<sub>SS</sub>=0 V, Ta=0 to +70 °C, unless otherwise noted.)

| Item                        |                           | Symbol          | Min                  | Тур  | Max                                   | Unit | Test Condition                                 |  |
|-----------------------------|---------------------------|-----------------|----------------------|------|---------------------------------------|------|------------------------------------------------|--|
| Input high voltage          | RES, STBY, MPo, MP1       | ViH             | V <sub>CC</sub> -0.5 |      | V <sub>CC</sub> +0.3                  | V    |                                                |  |
|                             | EXTAL                     | -               | V <sub>CC</sub> ×0.7 |      | V <sub>CC</sub> +0.3                  | ٧    | _                                              |  |
|                             | Other inputs              | -               | 2.0                  |      | V <sub>CC</sub> +0.3                  | ٧    | _                                              |  |
| Input low voltage           | RES, MPO, MP1, SCLK(P22)3 | VIL             | -0.3                 |      | 0.6                                   | ٧    |                                                |  |
|                             | All other inputs          | -               | -0.3                 |      | 0.8                                   | ٧    |                                                |  |
| Input leakage current       | RES                       | I <sub>in</sub> |                      |      | 10.0                                  | μΑ   | V <sub>in</sub> =0.5 to V <sub>CC</sub> -0.5 V |  |
|                             | NMI, STBY, MP0, MP1       | -               | -                    |      | 1.0                                   | μA   |                                                |  |
| Three state leakage current | Ports 1, 2, 3, 4, 5, 6, 7 | ITSI            | -                    |      | 1.0                                   | μА   | V <sub>in</sub> =0.5 to V <sub>CC</sub> -0.5 V |  |
| Output high voltage         |                           | Vон             | 2.4                  |      |                                       | ٧    | $i_{OH} = -200  \mu A$                         |  |
|                             |                           |                 | V <sub>CC</sub> -0.7 |      |                                       | ٧    | $I_{OH} = -10 \mu\text{A}$                     |  |
| Output low voltage          |                           | VOL             |                      |      | 0.4                                   | ٧    | I <sub>OL</sub> =1.6 mA                        |  |
| Darlington drive current    | Ports 2, 6                | -loh            | 1.0                  |      | 10.0                                  | mA   | V <sub>out</sub> =1.5 V                        |  |
| Input capacitance           | RES                       | Cin             |                      |      | 65                                    | рF   | Vin=0 V, f=1 MHz,                              |  |
|                             | All other inputs          | -               | <del></del>          |      | 12.5                                  | рF   | Ta=25°C                                        |  |
| Standby current             | Not operating             | İSTB            | ***                  | 3.0  | 15.0                                  | μA   |                                                |  |
| Current dissipation1        |                           | ISLP            |                      | 1.5  | 3.0                                   | mA   | Sleeping (f=1 MHz2)                            |  |
|                             |                           |                 |                      | 2.3  | 4.5                                   | mA   | Sleeping (f=1.5 MHz <sup>2</sup> )             |  |
|                             |                           |                 |                      | 3.0  | 6.0                                   | mA   | Sleeping (f=2 MHz <sup>2</sup> )               |  |
|                             |                           | Icc             |                      | 7.0  | 10.0                                  | mA   | Operating (f=1 MHz <sup>2</sup> )              |  |
|                             |                           | -3              |                      | 10.5 | 15.0                                  | mA   | Operating (f=1.5 MHz <sup>2</sup> )            |  |
|                             |                           |                 |                      | 14.0 | 20.0                                  | mA   | Operating (f=2 MHz <sup>2</sup> )              |  |
| RAM standby voltage         |                           | VRAM            | 2.0                  |      | · · · · · · · · · · · · · · · · · · · | ٧    |                                                |  |

#### Notes

1.  $V_{IH}$  min= $V_{cc}$ -1.0V,  $V_{IL}$  max=0.8V (All output terminals are at no load.)

Current dissipation of the operating or sleeping condition is proportional to the operating frequency. So the typ. or max. values about current dissipations at x MHz operation are decided according to the following formula:

typ. value (f=x MHz)

=typ. value  $(f=1 \text{ MHz}) \times x$ 

max. value (f=x MHz)

=  $\max$  value (f=1 MHz)  $\times x$  (both the sleeping and operating)

3. Only serial clock use.

#### **AC** Characteristics

(V<sub>CC</sub>=5.0 V  $\pm 10$  %, f=0.1 to 2.0 MHz, V<sub>SS</sub>=0 V, Ta=0 to  $\pm 70$  °C, unless otherwise noted.)

#### **Bus Timing**

|                           |                       |                   | н     | D63701 | YO  | HD    | 637A01 | YO  | нс          | )637B01 | .YO |                  |                     |
|---------------------------|-----------------------|-------------------|-------|--------|-----|-------|--------|-----|-------------|---------|-----|------------------|---------------------|
| Item                      |                       | Symbol            | Min   | Тур    | Max | Min   | Тур    | Max | Min         | Тур     | Max | Unit             | Test<br>Condition   |
| Cycle time                |                       | t <sub>cyc</sub>  | 1     |        | 10  | 0.666 |        | 10  | 0.5         |         | 10  | μS               | Fig. 40             |
| Enable rise time          |                       | tEr               |       |        | 25  |       |        | 25  |             |         | 25  | ns               |                     |
| Enable fall time          |                       | tEf               |       |        | 25  | _     |        | 25  |             |         | 25  | ns               | •••                 |
| Enable pulse width hig    | gh level <sup>1</sup> | PWEH              | 450   |        |     | 300   |        |     | 220         |         |     | ns               | _                   |
| Enable pulse width lov    | w level <sup>1</sup>  | PWEL              | 450   |        |     | 300   |        |     | 220         |         | •   | ns               | _                   |
| Address, R/W delay t      | ime <sup>1</sup>      | t <sub>AD</sub>   |       |        | 250 |       |        | 190 |             |         | 160 | ns               | _                   |
| Data delay time           | (Write)               | t <sub>DDW</sub>  |       |        | 200 |       |        | 160 |             |         | 120 | ns               | _                   |
| Data set-up time          | (Read)                | tosa              | 80    | -      |     | 70    | •      |     | 60          |         |     | пѕ               | _                   |
| Address, R/W hold tir     | ne¹                   | t <sub>AH</sub>   | 80    |        |     | 50    |        |     | 40          |         |     | ns               |                     |
| Data hold time            | (Write)1              | thw               | 80    |        |     | 50    |        |     | 40          |         |     | ns               | _                   |
|                           | (Read)                | tHR               | 0     |        | •   | 0     |        |     | 0           |         |     | ns               | _                   |
| RD, WR pulse width1       |                       | PWRW              | 450   |        |     | 300   |        |     | 220         |         |     | ns               | _                   |
| RD, WR delay time         |                       | tRWD              |       |        | 40  |       |        | 40  |             |         | 40  | ns               | <del></del>         |
| RD, WR hold time          |                       | tHRW              |       |        | 20  |       |        | 20  | -           |         | 20  | ns               | _                   |
| LIR delay time            |                       | t <sub>DLR</sub>  |       |        | 200 |       |        | 160 |             |         | 120 | ns               | -                   |
| LIR hold time             |                       | tHLR              | 10    |        |     | 10    |        |     | 10          |         |     | ns               | _                   |
| MR set-up time1           |                       | tsmr              | 400   |        |     | 280   |        |     | 230         |         |     | ns               | Fig. 41             |
| MR hold time <sup>1</sup> |                       | tHMR              |       |        | 100 |       |        | 70  |             |         | 50  | ns               | _                   |
| E clock pulse width at    | MR                    | PW <sub>EMR</sub> |       |        | 9   |       | ••     | 9   |             |         | 9   | μS               | -                   |
| Processor control set-    | up time               | tPCS              | 200   |        |     | 200   |        |     | 200         |         |     | ns               | Figs. 42,<br>52, 53 |
| Processor control rise    | time                  | tpCr              |       |        | 100 |       |        | 100 |             |         | 100 | ns               | Figs. 41, 42        |
| Processor control fall    | time                  | tPCf              | ····· |        | 100 |       | •••    | 100 |             | -       | 100 | ns               | -                   |
| BA delay time             |                       | tBA               |       |        | 250 |       |        | 190 | <del></del> |         | 160 | ns               | Fig. 42             |
| Oscillator stabilization  | time                  | t <sub>RC</sub>   | 20    |        |     | 20    |        |     | 20          |         |     | ms               | Fig. 53             |
| Reset pulse width         |                       | PWRST             | 3     |        |     | 3     |        |     | 3           |         |     | t <sub>cyc</sub> |                     |
|                           |                       |                   |       |        |     |       |        |     |             |         |     |                  |                     |

Note: 1. These timings change in approximate proportion to  $t_{cyc}$ . The figures in this characteristics represent those when  $t_{cyc}$  is minimum (=in the highest speed operation).

## Peripheral Port Timing

|                                                         |                               |        | HD63701Y0 |     | HD  | 637 <b>A</b> 01 | YO  | HD637B01Y0 |     |     |     |                        |                   |
|---------------------------------------------------------|-------------------------------|--------|-----------|-----|-----|-----------------|-----|------------|-----|-----|-----|------------------------|-------------------|
| Item                                                    |                               | Symbol | Min       | Тур | Max | Min             | Тур | Max        | Min | Тур | Max | Unit Test<br>Condition | Test<br>Condition |
| Peripheral data set-up time                             | (Ports 1, 2, 3<br>4, 5, 6)    | tposu  | 200       |     |     | 200             |     |            | 200 |     |     | ns                     | Fig. 44           |
| Peripheral data<br>hold time                            | (Ports 1, 2, 3<br>4, 5, 6)    | tрон   | 200       |     |     | 200             |     |            | 200 |     |     | ns                     |                   |
| Delay time (From enable fall edge to peripheral output) | (Ports 1, 2, 3<br>4, 5, 6, 7) | tpwD   |           |     | 300 |                 |     | 300        |     |     | 300 | ns                     | Fig. 45           |
| Input strobe pulse width                                |                               | tpwis  | 200       |     |     | 200             |     |            | 200 |     |     | ns                     | Fig. 49           |
| Input data hold time                                    | (Port 6)                      | tін    | 150       |     |     | 150             |     |            | 150 |     |     | ns                     | _                 |
| Input data set-up time                                  | (Port 6)                      | tis    | 100       |     |     | 100             |     |            | 100 |     |     | ns                     |                   |
| Output strobe delay time                                |                               | tospi  |           |     | 200 |                 |     | 200        |     |     | 200 | ns                     | Fig. 50           |
|                                                         |                               | toSD2  |           |     |     |                 |     |            |     |     |     |                        |                   |

### Timer, SCI Timing

| Item                               |                   |        | HD63701Y0 |     |     | HD637A01Y0 |     |     | HD637B01Y0 |     |     |                  |                   |
|------------------------------------|-------------------|--------|-----------|-----|-----|------------|-----|-----|------------|-----|-----|------------------|-------------------|
|                                    |                   | Symbol | Min       | Тур | Max | Min        | Тур | Max | Min        | Тур | Max | Unit             | Test<br>Condition |
| Timer 1 input p                    | oulse width       | tpwT   | 2.0       |     |     | 2.0        |     |     | 2.0        |     |     | t <sub>cyc</sub> | Fig. 48           |
| Delay time (en                     |                   | tTOD   |           |     | 400 |            |     | 400 |            |     | 400 | ns               | Figs. 46, 47      |
| SCI input                          | (Async. mode)     | tScyc  | 1.0       |     |     | 1.0        |     |     | 1.0        |     |     | t <sub>cyc</sub> | Fig. 48           |
| clock cycle                        | (Clock sync.)     | -      | 2.0       |     |     | 2.0        |     |     | 2.0        |     |     | t <sub>cyc</sub> | Fig. 43           |
| SCI transmit di                    |                   | tTXD   |           |     | 220 |            |     | 220 |            |     | 220 | ns               | Fig. 43           |
| SCI receive dat                    | • .               | tsrx   | 260       |     |     | 260        |     |     | 260        |     |     | ns               |                   |
| SCI receive dat<br>(Clock sync. rr |                   | tHRX   | 100       |     |     | 100        |     |     | 100        |     |     | ns               |                   |
| SCI input clock                    | k pulse width     | tpwsck | 0.4       |     | 0.6 | 0.4        |     | 0.6 | 0.4        |     | 0.6 | tScyc            | Fig. 48<br>—      |
| Timer 2 input                      | clack cycle       | ttcyc  | 2.0       |     |     | 2.0        |     |     | 2.0        |     |     | t <sub>cyc</sub> | _                 |
|                                    | clock pulse width | tpwtck | 200       |     |     | 200        |     |     | 200        |     |     | ns               | _                 |
| Timer 1 · 2, SO                    | CI input clock    | tCKr   |           |     | 100 | -          | -   | 100 | _          |     | 100 | ns               | <del>-</del>      |
| Timer 1 • 2, So fall time          | Cl input clock    | †CKf   |           |     | 100 |            |     | 100 |            |     | 100 | ns               |                   |



Figure 40. Mode 1, Mode 2 Bus Timing



Figure 41. Memory Ready and E Clock Timing



Figure 42. HALT and BA Timing



Figure 43. SCI Clocked Synchronous Timing



Figure 44. Port Data Set-up and Hold Times (MCU Read)



Figure 45. Port Data Delay Times (MCU Write)



Figure 46. Timer 1 Output Timing



Figure 47. Timer 2 Output Timing



Figure 48. Timer 1 · 2, SCI Input Clock Timing



Figure 49. Port 6 Input Latch Timing



Figure 50. Output Strobe Timing



Figure 51. Bus Timing Test Loads (TTL Load)





Figure 52. Interrupt Sequence



Figure 53. Reset Timing

#### **Programming Electrical Characteristics**

#### DC Characteristics

(V<sub>CC</sub>=6 V  $\pm$  0.25 V, V<sub>PP</sub>=12.5 V  $\pm$  0.3 V, V<sub>SS</sub>=0 V, Ta=25 °C  $\pm$  5 °C, unless otherwise notes.)

| Item                    |                                                                           | Symbol | Min  | Тур | Max                  | Unit | <b>Test Condition</b>       |
|-------------------------|---------------------------------------------------------------------------|--------|------|-----|----------------------|------|-----------------------------|
| Input high voltage      | 00-07, A0-A14, OE, CE                                                     | VIH    | 2.2  | _   | V <sub>CC</sub> +0.3 | ٧    |                             |
| Input low voltage       | 00-07, A0-A14, OE, CE                                                     | VIL    | -0.3 | _   | 0.8                  | ٧    |                             |
| Output high voltage     | O <sub>0</sub> -O <sub>7</sub>                                            | Voн    | 2.4  | _   | _                    | ٧    | $I_{OH} = -200 \mu A$       |
| Output low voltage      | O <sub>0</sub> -O <sub>7</sub>                                            | VoL    | _    |     | 0.45                 | ٧    | I <sub>OL</sub> =1.6mA      |
| Input leakage current   | O <sub>0</sub> -O <sub>7</sub> , A <sub>0</sub> -A <sub>14</sub> , OE, CE | [Iu]   | _    | _   | 2                    | μА   | V <sub>in</sub> =5.25V/0.5V |
| V <sub>CC</sub> current | -                                                                         | Icc    | -    | _   | 30                   | mA   |                             |
| V <sub>PP</sub> current |                                                                           | Ірр    |      | _   | 40                   | mA   |                             |

#### **AC** Characteristics

(V<sub>CC</sub>=6 V  $\pm$  0.25 V, V<sub>PP</sub>=12.5 V  $\pm$  0.3 V, Ta=25 °C  $\pm$  5 °C, unless otherwise noted.)

| Item                                | Symbol | Min  | Тур          | Max   | Unit | Test Condition |
|-------------------------------------|--------|------|--------------|-------|------|----------------|
| Address set-up time                 | tas    | 2    | _            | _     | μS   | Fig. 54*       |
| OE set-up time                      | toes   | 2    | _            | _     | μS   | _              |
| Data set-up time                    | tos    | 2    |              | _     | μS   | _              |
| Address hold time                   | tah    | 0    | <del>-</del> | _     | μS   | <del></del>    |
| Data hold time                      | tон    | 2    | _            | _     | μS   |                |
| Output disable delay time           | tor    | _    |              | 130   | ns   | _              |
| V <sub>PP</sub> set-up time         | tvps   | 2    | _            | _     | μS   | _              |
| Program pulse width                 | tpw    | 0.95 | 1.0          | 1.05  | ms   | -              |
| CE pulse width when overprogramming | topw   | 2.85 |              | 78.75 | ms   | -              |
| V <sub>CC</sub> set-up time         | tvcs   | 2    | _            | _     | μS   | <del></del>    |
| Data output delay time              | toE    | 0    |              | 500   | ns   | -              |

Note: \*Input Pulse level 0.8~2.2V Input rising/falling time≨20ns

Timing reference level  $\begin{cases} \text{input} &: 1.0\text{V}, \ 2.0\text{V} \\ \text{output} &: 0.8\text{V}, \ 2.0\text{V} \end{cases}$ 



Figure 54. EPROM Programming/Verify timing

# Warning Concerning the Board of Oscillation Circuit

When designing a board, note that crosstalk may disturb the normal oscillation if signal lines are placed near the oscillation circuit as shown in Figure 55. Place the crystal and  $C_L$  as close to the HD63701Y0 as possible.



Figure 55 Warning concerning board design of oscillation circuit



Figure 56 Example of Oscillation Circuits in Board Design

#### Receive Margin of the SCI

Receive margin of the SCI contained in the HD63701Y0 is shown in Table 22.

Note: SCI = Serial Communication Interface.

| Table 23                            |                                              |  |  |  |  |  |
|-------------------------------------|----------------------------------------------|--|--|--|--|--|
| Bit distortion tolerance (t-to) /to | Character distortion tolerance<br>(T-To) /To |  |  |  |  |  |
| ±43.7%                              | ±4.37%                                       |  |  |  |  |  |
|                                     |                                              |  |  |  |  |  |



#### Warning Concerning WAI Instruction

If the HALT signal is accepted by the MCU while the WAI instruction is executing, the CPU will not operate correctly after HALT mode is canceled.

WAI is a instruction which waits for an interrupt. The corresponding interrupt routine is executed after an interrupt occurs.

However, during the execution of the WAI instruction, HALT input makes the CPU malfunction and fetch an abnormal interrupt vectoring address.

In HALT mode, the CPU operates correctly without the WAI instruction and WAI is executed correctly without HALT input. Therefore, if HALT input is necessary, make interrupts wait during the loop routine, as shown in Figure 57.



Figure 57 MAC function during WAI



Figure 58 Program to wait for interrupt

#### Write-Only Register

When the CPU reads a write-only register, the read data is always \$FF, regardless of the value in the write-only register. Therefore, be careful of the results of instructions which read write-only register and perform an arithmetic or logical operation on its contents, such as AIM, ADD, or ROL, is executed, because the arithmetic or logical operation is always done with the data \$FF. In particulars, don't use the AIM, OIM or EIM instruction to manipulate the DDR bit of PORT.

#### **Warning Concerning Power Start-Up**

RES must be held low for at least 20 ms when the power starts up. In this case, the internal reset function is not effective until the oscillation begins at power-on. The RES signal is input to the LSI in synchronism with the internal clock  $\phi$  (shown in Figure 59.)

Therefore, after power starts up, the LSI conditions such as its I/O ports and operating mode, are unstable. Fix the level of I/O ports by means of an external circuit to determine the level for system operation during the oscillation stabilization time.



Figure 59 RES circuit