











TPD4E02B04

ZHCSEN2A - NOVEMBER 2015-REVISED FEBRUARY 2016

# TPD4E02B04 用于 USB Type-C 和 HDMI 2.0 的 4 通道 ESD 保护二极管

## 1 特性

- IEC 61000-4-2 4 级静电放电 (ESD) 保护
  - ±12kV 接触放电
  - ±15kV 气隙放电
- IEC 61000-4-4 瞬态放电 (EFT) 保护
  - 80A (5/50ns)
- IEC 61000-4-5 浪涌保护
  - 2A (8/20 $\mu$ s)
- IO 电容: 0.27pF(典型值)、0.37pF(最大值)
- 直流击穿电压: 5.5V (最小值)
- 超低泄漏电流: 10nA(最大值)
- 低静电放电 (ESD) 钳位电压: 5A 传输线路脉冲 (TLP) 时为 8.8V
- 支持速率高达 10Gbps 的高速接口
- 工业温度范围: -40°C 至 125°C
- 简易直通布线封装

## 2 应用

- 终端设备
  - 便携式计算机和台式机
  - 机顶盒
  - 电视和监视器
  - 手机和平板电脑
  - 数字视频录像机 (DVR) 和网络视频录像机 (NVR)

#### 接口

- USB Type-C
- USB 3.1 第 2 代
- 高清多媒体接口 (HDMI) 2.0/1.4
- USB 3.0
- DisplayPort 1.3
- PCI Express 3.0

## 3 说明

TPD4E02B04 是一款双向瞬态电压抑制器 (TVS) ESD 保护二极管阵列,用于为 USB Type-C 和 HDMI 2.0 电路提供保护。TPD4E02B04 的额定 ESD 冲击消散值等于 IEC 61000-4-2(4级)国际标准中规定的最高水平。

该器件 的每条 通道具有一个 0.27pF IO 电容,适用于保护速率高达 10Gbps 的高速接口(例如 USB 3.1 第2代)。低动态电阻和低钳位电压可针对瞬变事件提供系统级保护。

TPD4E02B04 采用符合工业标准的 USON-10 (DQA) 封装。该封装 采用 直通布线, 其引脚间距为 0.5mm, 能够简化应用实现并缩短设计时间。

器件信息(1)

|            |           | ·· <del>-</del> |
|------------|-----------|-----------------|
| 器件型号       | 封装        | 封装尺寸 (标称值)      |
| TPD4E02B04 | USON (10) | 2.50mm x 1.00mm |

(1) 要了解所有可用封装,请见数据表末尾的可订购产品附录。

## 典型应用电路原理图





|   |                                      | 目录       | Ž  |                                |    |
|---|--------------------------------------|----------|----|--------------------------------|----|
| 1 | 特性                                   | 1        |    | 7.4 Device Functional Modes    | 10 |
| 2 | 应用                                   | 1        | 8  | Application and Implementation | 11 |
| 3 | 说明                                   | 1        |    | 8.1 Application Information    | 1  |
| 4 | 修订历史记录                               |          |    | 8.2 Typical Application        | 1  |
| 5 | Pin Configuration and Functions      |          | 9  | Power Supply Recommendations   | 14 |
| 6 | Specifications                       |          | 10 | Layout                         | 14 |
| - | 6.1 Absolute Maximum Ratings         |          |    | 10.1 Layout Guidelines         |    |
|   | 6.2 ESD Ratings                      |          |    | 10.2 Layout Examples           | 14 |
|   | 6.3 Recommended Operating Conditions |          | 11 | 器件和文档支持                        | 16 |
|   | 6.4 Thermal Information              |          |    | 11.1 文档支持                      | 10 |
|   | 6.5 Electrical Characteristics       | <u>5</u> |    | 11.2 社区资源                      |    |
|   | 6.6 Typical Characteristics          | 5        |    | 11.3 商标                        |    |
| 7 | Detailed Description                 |          |    | 11.4 静电放电警告                    |    |
|   | 7.1 Overview                         | 9        |    | 11.5 Glossary                  |    |
|   | 7.2 Functional Block Diagram         | 9        | 12 | 机械、封装和可订购信息                    | 16 |
|   | 7.3 Feature Description              | 9        |    |                                |    |

# 4 修订历史记录

注: 之前版本的页码可能与当前版本有所不同。

| Cr | nanges from Original (Novemeber 2015) to Revision A | Page |
|----|-----------------------------------------------------|------|
| •  | 已将器件状态由"产品预览"更改为"量产数据"                              | 1    |



# 5 Pin Configuration and Functions



## **Pin Functions**

| _    |     |        |                                                                                    |  |  |  |  |  |
|------|-----|--------|------------------------------------------------------------------------------------|--|--|--|--|--|
| F    | PIN | TYPE   | DESCRIPTION                                                                        |  |  |  |  |  |
| NAME | NO. | 1112   | DESCRIPTION                                                                        |  |  |  |  |  |
| GND  | 3   | Ground | Cround Connect to ground                                                           |  |  |  |  |  |
| GND  | 8   | Ground | Ground. Connect to ground.                                                         |  |  |  |  |  |
| IO1  | 1   |        |                                                                                    |  |  |  |  |  |
| IO2  | 2   | I/O    | ESD Protected Channel                                                              |  |  |  |  |  |
| IO3  | 4   | 1/0    | ESD Flotected Chaille                                                              |  |  |  |  |  |
| IO4  | 5   |        |                                                                                    |  |  |  |  |  |
| NC   | 6   |        |                                                                                    |  |  |  |  |  |
| NC   | 7   | NC     | Not Connected; Used for optional straight-through routing. Can be left floating or |  |  |  |  |  |
| NC   | 9   | NC     | grounded.                                                                          |  |  |  |  |  |
| NC   | 10  |        |                                                                                    |  |  |  |  |  |



## 6 Specifications

## 6.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup>

|                           |                                                  | MIN | MAX | UNIT |
|---------------------------|--------------------------------------------------|-----|-----|------|
| Electrical Fast Transient | IEC 61000-4-5 (5/50 ns)                          |     | 80  | Α    |
| De els Boles              | IEC 61000-4-5 Power (t <sub>p</sub> - 8/20 μs)   |     | 17  | W    |
| Peak Pulse                | IEC 61000-4-5 Current (t <sub>p</sub> - 8/20 μs) |     | 2   | Α    |
| T <sub>A</sub>            | Operating free-air temperature                   | -40 | 125 | °C   |
| T <sub>stg</sub>          | Storage temperature                              | -65 | 155 | °C   |

<sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

## 6.2 ESD Ratings

|                    |                         |                                                                                | VALUE  | UNIT |
|--------------------|-------------------------|--------------------------------------------------------------------------------|--------|------|
|                    |                         | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 (1)                         | ±2500  |      |
| V <sub>(ESD)</sub> | Electrostatic discharge | Charged-device model (CDM), per JEDEC specification JESD22-C101 <sup>(2)</sup> | ±1000  | V    |
| (202)              | · ·                     | IEC 61000-4-2 contact discharge                                                | ±12000 |      |
|                    |                         | IEC 61000-4-2 air-gap discharge                                                | ±15000 |      |

<sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

## 6.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

|                |                                | MIN  | MAX | UNIT |
|----------------|--------------------------------|------|-----|------|
| $V_{IO}$       | Input pin voltage              | -3.6 | 3.6 | V    |
| T <sub>A</sub> | Operating free-air temperature | -40  | 125 | °C   |

#### 6.4 Thermal Information

|                       |                                              | TPD4E02B04 |      |
|-----------------------|----------------------------------------------|------------|------|
|                       | THERMAL METRIC <sup>(1)</sup>                | DQA (USON) | UNIT |
|                       |                                              | 10 PINS    |      |
| $R_{\theta JA}$       | Junction-to-ambient thermal resistance       | 348.7      | °C/W |
| R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance    | 214.1      | °C/W |
| $R_{\theta JB}$       | Junction-to-board thermal resistance         | 270.7      | °C/W |
| $\Psi_{JT}$           | Junction-to-top characterization parameter   | 81.7       | °C/W |
| ΨЈВ                   | Junction-to-board characterization parameter | 270.7      | °C/W |
| $R_{\theta JC(bot)}$  | Junction-to-case (bottom) thermal resistance | N/A        | °C/W |

For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report, SPRA953.

<sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.



## 6.5 Electrical Characteristics

over operating free-air temperature range (unless otherwise noted)

|                        | PARAMETER                                           | TEST CONDITIONS                                                                                                                     | MIN  | TYP  | MAX  | UNIT |
|------------------------|-----------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------|------|------|------|------|
| V <sub>RWM</sub>       | Reverse stand-off voltage                           | I <sub>IO</sub> < 10 nA                                                                                                             | -3.6 |      | 3.6  | V    |
| $V_{BRF}$              | Breakdown Voltage, any IO pin to GND <sup>(1)</sup> | I <sub>IO</sub> = 1 mA, T <sub>A</sub> = 25°C                                                                                       | 5.5  | 6.4  | 7.5  | V    |
| $V_{BRR}$              | Breakdown Voltage, GND to any IO pin <sup>(1)</sup> | I <sub>IO</sub> = 1 mA, T <sub>A</sub> = 25°C                                                                                       | -5.5 | -6.4 | -7.5 | V    |
| V <sub>HOLD</sub>      | Holding voltage (2)                                 | I <sub>IO</sub> = 1 mA                                                                                                              |      | 5.8  |      | V    |
| V <sub>CLAMP</sub> Cla |                                                     | I <sub>PP</sub> = 1 A, TLP, from IO to GND                                                                                          |      | 6.6  |      |      |
|                        | Clamping voltage                                    | I <sub>PP</sub> = 5 A, TLP, from IO to GND                                                                                          |      | 8.8  |      | V    |
|                        |                                                     | I <sub>PP</sub> = 1 A, TLP, from GND to IO                                                                                          |      | 6.6  |      | V    |
|                        |                                                     | I <sub>PP</sub> = 5A, TLP, from GND to IO                                                                                           | 8.8  |      |      |      |
| I <sub>LEAK</sub>      | Leakage current, any IO to GND                      | $V_{IO} = \pm 2.5 \text{ V}$                                                                                                        |      |      | 10   | nA   |
| D                      | Dunamia Basistanas                                  | IO to GND                                                                                                                           |      | 0.47 |      | Ω    |
| R <sub>DYN</sub>       | Dynamic Resistance                                  | GND to IO                                                                                                                           |      | 0.47 |      | 12   |
| C <sub>L</sub>         | Line Capacitance                                    | $V_{IO} = 0$ V, f = 1 MHz, IO to GND, $T_A$ = 25°C                                                                                  |      | 0.27 | 0.37 | pF   |
| ΔC <sub>L</sub>        | Variation of Line Capacitance                       | Delta of capacitance between any two IO pins, $V_{IO} = 0 \text{ V}$ , $f = 1 \text{ MHz}$ , $T_A = 25^{\circ}\text{C}$ , GND = 0 V |      | 0.01 | 0.07 | pF   |
| C <sub>CROSS</sub>     | Channel to Channel Capacitance                      | Capacitance from one IO to another, V <sub>IO</sub> = 0 V, f = 1 MHz, GND = 0 V                                                     |      | 0.13 |      | pF   |

<sup>(1)</sup> V<sub>BRF</sub> and V<sub>BRR</sub> are defined as the voltage when 1mA is applied in the positive-going direction, before the device latches into the snapback state

## 6.6 Typical Characteristics



21

24

<sup>(2)</sup> V<sub>HOLD</sub> is defined as the voltage when 1mA is applied in the negative-going direction, after the device has successfully latched into the snapback state

# TEXAS INSTRUMENTS

## **Typical Characteristics (continued)**





## **Typical Characteristics (continued)**



# TEXAS INSTRUMENTS

## **Typical Characteristics (continued)**



Figure 19. Differential Insertion Loss



## 7 Detailed Description

#### 7.1 Overview

The TPD4E02B04 is a bidirectional ESD Protection Diode with ultra-low capacitance. This device can dissipate ESD strikes above the maximum level specified by the IEC 61000-4-2 International Standard. The ultra-low capacitance makes this device ideal for protecting any super high-speed signal pins.

## 7.2 Functional Block Diagram



## 7.3 Feature Description

#### 7.3.1 IEC 61000-4-2 ESD Protection

The I/O pins can withstand ESD events up to ±12-kV contact and ±15-kV air gap. An ESD/surge clamp diverts the current to ground.

## 7.3.2 IEC 61000-4-4 EFT Protection

The I/O pins can withstand an electrical fast transient burst of up to 80 A (5/50 ns waveform, 4 kV with 50  $\Omega$  impedance). An ESD/surge clamp diverts the current to ground.

## 7.3.3 IEC 61000-4-5 Surge Protection

The I/O pins can withstand surge events up to 2 A and 17 W (8/20 µs waveform). An ESD/surge clamp diverts this current to ground.

#### 7.3.4 IO Capacitance

The capacitance between each I/O pin to ground is 0.27 pF (typical) and 0.37 pF (maximum). This device supports data rates up to 10 Gbps.

## 7.3.5 DC Breakdown Voltage

The DC breakdown voltage of each I/O pin is a minimum of  $\pm 5.5$  V. This ensures that sensitive equipment is protected from surges above the reverse standoff voltage of  $\pm 3.6$  V.

## 7.3.6 Ultra Low Leakage Current

The I/O pins feature an ultra-low leakage current of 10 nA (max) with a bias of ±2.5 V

## 7.3.7 Low ESD Clamping Voltage

The I/O pins feature an ESD clamp that is capable of clamping the voltage to 8.8 V (I<sub>PP</sub> = 5 A).

#### 7.3.8 Supports High Speed Interfaces

This device is capable of supporting high speed interfaces up to 10 Gbps, because of the extremely low IO capacitance.



## **Feature Description (continued)**

## 7.3.9 Industrial Temperature Range

This device features an industrial operating range of -40°C to 125°C.

#### 7.3.10 Easy Flow-Through Routing Package

The layout of this device makes it simple and easy to add protection to an existing layout. The packages offers flow-through routing, requiring minimal modification to an existing layout.

## 7.4 Device Functional Modes

The TPD4E02B04 is a passive integrated circuit that triggers when voltages are above  $V_{BRF}$  or below  $V_{BRR}$ . During ESD events, voltages as high as  $\pm 15$  kV (air) can be directed to ground via the internal diode network. When the voltages on the protected line fall below the trigger levels of TPD4E02B04 (usually within 10s of nanoseconds) the device reverts to passive.



## 8 Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

## 8.1 Application Information

The TPD4E02B04 is a diode type TVS which is used to provide a path to ground for dissipating ESD events on high-speed signal lines between a human interface connector and a system. As the current from ESD passes through the TVS, only a small voltage drop is present across the diode. This is the voltage presented to the protected IC. The low  $R_{\text{DYN}}$  of the triggered TVS holds this voltage,  $V_{\text{CLAMP}}$ , to a safe level for the protected IC.

## 8.2 Typical Application



Figure 20. USB 3.1 Gen 2 Type-C ESD Schematic



## **Typical Application (continued)**



Figure 21. USB 3.1 Gen 2 SuperSpeed Layout

## 8.2.1 Design Requirements

For this design example two TPD4E02B04 devices and two TPD4E05U06 devices are being used in a USB 3.1 Gen 2 Type-C application. This will provide a complete ESD protection scheme.

Given the USB 3.1 Gen 2 Type-C application, the parameters listed in Table 1 are known.

**Table 1. Design Parameters** 

| DESIGN PARAMETER                                | VALUE         |
|-------------------------------------------------|---------------|
| Signal Range on SuperSpeed+ Lines               | 0 V to 3.6 V  |
| Operating Frequency on SuperSpeed+ Lines        | 5 GHz         |
| Signal Range on CC, SBU, and DP/DM Lines        | 0 V to 5 V    |
| Operating Frequency on CC, SBU, and DP/DM Lines | up to 480 MHz |



#### 8.2.2 Detailed Design Procedure

## 8.2.2.1 Signal Range

The TPD4E02B04 supports signal ranges between -3.6 V and 3.6 V, which supports the SuperSpeed+ pairs on the USB Type-C application. The TPD4E05U06 supports signal ranges between 0 and 5.5 V, which supports the CC, SBU, and DP/DM lines.

## 8.2.2.2 Operating Frequency

The TPD4E02B04 has a 0.27 pF (typ) capacitance, which supports the USB3.1 Gen 2 data rates of 10 Gbps. The layout example in Figure 21 is intended to negate some of the loading capacitance of the TPD4E02B04 by narrowing the traces slightly over the device itself. The TPD4E05U06 has a 0.5 pF (typical) capacitance, which easily supports the CC, SBU, and DP/DM data rates.

## 8.2.3 Application Curves



## 9 Power Supply Recommendations

This device is a passive ESD device so there is no need to power it. Take care not to violate the recommended I/O specification (-3.6 V to 3.6 V) to ensure the device functions properly.

## 10 Layout

## 10.1 Layout Guidelines

- The optimum placement is as close to the connector as possible.
  - EMI during an ESD event can couple from the trace being struck to other nearby unprotected traces, resulting in early system failures.
  - The PCB designer needs to minimize the possibility of EMI coupling by keeping any unprotected traces away from the protected traces which are between the TVS and the connector.
- · Route the protected traces as straight as possible.
- Eliminate any sharp corners on the protected traces between the TVS and the connector by using rounded corners with the largest radii possible.
  - Electric fields tend to build up on corners, increasing EMI coupling.

## 10.2 Layout Examples



Figure 24. USB Type-C Mid-Mount, Hybrid Connector with One-Sided ESD Layout



## **Layout Examples (continued)**



Figure 25. HDMI2.0 Type-A Transmitter Port Layout



## 11 器件和文档支持

## 11.1 文档支持

#### 11.1.1 相关文档

相关文档请参见以下部分:

- 《阅读并理解 ESD 保护数据表》, SLLA305
- 《ESD 布局布线指南》,SLVA680
- 《TPD4E02B04EVM 用户指南》, SLVUAH6

#### 11.2 社区资源

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

TI E2E™ Online Community TI's Engineer-to-Engineer (E2E) Community. Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support.

#### 11.3 商标

E2E is a trademark of Texas Instruments.

All other trademarks are the property of their respective owners.

#### 11.4 静电放电警告



这些装置包含有限的内置 ESD 保护。 存储或装卸时,应将导线一起截短或将装置放置于导电泡棉中,以防止 MOS 门极遭受静电损伤。

## 11.5 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

## 12 机械、封装和可订购信息

以下页中包括机械、封装和可订购信息。这些信息是针对指定器件可提供的最新数据。这些数据会在无通知且不对本文档进行修订的情况下发生改变。欲获得该数据表的浏览器版本,请查阅左侧的导航栏。

www.ti.com 23-May-2025

#### PACKAGING INFORMATION

| Orderable part number | Status | Material type | Package   Pins  | Package qty   Carrier | RoHS | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking (6) |
|-----------------------|--------|---------------|-----------------|-----------------------|------|-------------------------------|----------------------------|--------------|------------------|
|                       |        |               |                 |                       |      | (4)                           | (5)                        |              |                  |
| TPD4E02B04DQAR        | Active | Production    | USON (DQA)   10 | 3000   LARGE T&R      | Yes  | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 125   | 1SG<br>1SY       |
| TPD4E02B04DQAR.B      | Active | Production    | USON (DQA)   10 | 3000   LARGE T&R      | Yes  | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 125   | 1SG<br>1SY       |
| TPD4E02B04DQARG4.B    | Active | Production    | USON (DQA)   10 | 3000   LARGE T&R      | Yes  | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 125   | 1SY              |

<sup>(1)</sup> Status: For more details on status, see our product life cycle.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF TPD4E02B04:

<sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition.

<sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

<sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

<sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.

## PACKAGE OPTION ADDENDUM

www.ti.com 23-May-2025

Automotive : TPD4E02B04-Q1

NOTE: Qualified Version Definitions:

• Automotive - Q100 devices qualified for high-reliability automotive applications targeting zero defects

## **PACKAGE MATERIALS INFORMATION**

www.ti.com 29-Sep-2023

## TAPE AND REEL INFORMATION





|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device         | U    | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|----------------|------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| TPD4E02B04DQAR | USON | DQA                | 10 | 3000 | 180.0                    | 9.5                      | 1.18       | 2.68       | 0.72       | 4.0        | 8.0       | Q1               |

## **PACKAGE MATERIALS INFORMATION**

www.ti.com 29-Sep-2023



## \*All dimensions are nominal

| Device         | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|----------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TPD4E02B04DQAR | USON         | DQA             | 10   | 3000 | 189.0       | 185.0      | 36.0        |

1 x 2.5, 0.5 mm pitch

PLASTIC SMALL OUTLINE - NO LEAD

This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details.





PLASTIC SMALL OUTLINE - NO LEAD



#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.



PLASTIC SMALL OUTLINE - NO LEAD



NOTES: (continued)

3. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).



PLASTIC SMALL OUTLINE - NO LEAD



NOTES: (continued)

4. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



## 重要通知和免责声明

TI"按原样"提供技术和可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源,不保证没有瑕疵且不做出任何明示或暗示的担保,包括但不限于对适销性、某特定用途方面的适用性或不侵犯任何第三方知识产权的暗示担保。

这些资源可供使用 TI 产品进行设计的熟练开发人员使用。您将自行承担以下全部责任:(1) 针对您的应用选择合适的 TI 产品,(2) 设计、验证并测试您的应用,(3) 确保您的应用满足相应标准以及任何其他功能安全、信息安全、监管或其他要求。

这些资源如有变更,恕不另行通知。TI 授权您仅可将这些资源用于研发本资源所述的 TI 产品的相关应用。 严禁以其他方式对这些资源进行复制或展示。您无权使用任何其他 TI 知识产权或任何第三方知识产权。您应全额赔偿因在这些资源的使用中对 TI 及其代表造成的任何索赔、损害、成本、损失和债务,TI 对此概不负责。

TI 提供的产品受 TI 的销售条款或 ti.com 上其他适用条款/TI 产品随附的其他适用条款的约束。TI 提供这些资源并不会扩展或以其他方式更改 TI 针对 TI 产品发布的适用的担保或担保免责声明。

TI 反对并拒绝您可能提出的任何其他或不同的条款。

邮寄地址:Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 版权所有 © 2025,德州仪器 (TI) 公司