

# 128K x 8 Static RAM

#### **Features**

- High speed
  - -t<sub>AA</sub> = 12 ns
- Low active power
  - -495 mW (max. 12 ns)
- · Low CMOS standby power
  - -55 mW (max.) 4 mW
- 2.0V Data Retention
- · Automatic power-down when deselected
- TTL-compatible inputs and outputs
- Easy memory expansion with  $\overline{CE}_1$ ,  $CE_2$ , and  $\overline{OE}$  options

#### **Functional Description**

The CY7C109B / CY7C1009B is a high-performance CMOS static RAM organized as 131,072 words by 8 bits. Easy memory expansion is provided by an active LOW Chip Enable ( $\overline{\text{CE}}_1$ ), an active HIGH Chip Enable ( $\overline{\text{CE}}_2$ ), an active LOW Out-

put Enable  $(\overline{OE})$ , and three-state drivers. Writing to the device is accomplished by taking Chip Enable One  $(\overline{CE}_1)$  and Write Enable  $(\overline{WE})$  inputs LOW and Chip Enable Two  $(\overline{CE}_2)$  input HIGH. Data on the eight I/O pins  $(I/O_0)$  through  $I/O_7$ ) is then written into the location specified on the address pins  $(A_0)$  through  $A_{16}$ .

Reading from the device is accomplished by taking Chip Enable One  $(\overline{\text{CE}}_1)$  and Output Enable  $(\overline{\text{OE}})$  LOW while forcing Write Enable  $(\overline{\text{WE}})$  and Chip Enable Two  $(\text{CE}_2)$  HIGH. Under these conditions, the contents of the memory location specified by the address pins will appear on the I/O pins.

The eight input/output pins (I/O<sub>0</sub> through I/O<sub>7</sub>) are placed in a high-impedance state when the device is deselected ( $\overline{CE}_1$  HIGH or  $CE_2$  LOW), the outputs are disabled ( $\overline{OE}$  HIGH), or during a write operation ( $\overline{CE}_1$  LOW,  $CE_2$  HIGH, and  $\overline{WE}$  LOW).

The CY7C109B is available in standard 400-mil-wide SOJ and 32-pin TSOP type I packages. The CY7C1009B is available in a 300-mil-wide SOJ package. The CY7C1009B and CY7C109B are functionally equivalent in all other respects.



#### Selection Guide

|                                                     | 7C109B-12<br>7C1009B-12 | 7C109B-15<br>7C1009B-15 | 7C109B-20<br>7C1009B-20 | 7C109B-25<br>7C1009B-25 | 7C109B-35<br>7C1009B-35 |
|-----------------------------------------------------|-------------------------|-------------------------|-------------------------|-------------------------|-------------------------|
| Maximum Access Time (ns)                            | 12                      | 15                      | 20                      | 25                      | 35                      |
| Maximum Operating Current (mA)                      | 90                      | 80                      | 75                      | 70                      | 60                      |
| Maximum CMOS Standby Current (mA)                   | 10                      | 10                      | 10                      | 10                      | 10                      |
| Maximum CMOS Standby Current (mA) Low Power Version | 2                       | 2                       | 2                       | -                       | -                       |



### **Maximum Ratings**

(Above which the useful life may be impaired. For user guidelines, not tested.)

Storage Temperature ......-65°C to +150°C

Ambient Temperature with

Power Applied......–55°C to +125°C Supply Voltage on  $V_{CC}$  to Relative  $GND^{[1]}$  .... –0.5V to +7.0V

DC Voltage Applied to Outputs in High Z State  $^{[1]}$  ......-0.5V to  $^{V}$  CC + 0.5V DC Input Voltage<sup>[1]</sup> ......-0.5V to V<sub>CC</sub> + 0.5V

Current into Outputs (LOW)......20 mA

### Static Discharge Voltage .....>2001V (per MIL-STD-883, Method 3015) Latch-Up Current.....>200 mA

### **Operating Range**

| Range      | Ambient<br>Temperature <sup>[2]</sup> | v <sub>cc</sub> |
|------------|---------------------------------------|-----------------|
| Commercial | 0°C to +70°C                          | 5V ± 10%        |
| Industrial | -40°C to +85°C                        | 5V ± 10%        |

### **Electrical Characteristics** Over the Operating Range

|                  |                                                   |                                                                                                                                                                                                     |                                                      |      | )9B-12<br>09B-12 |      | 9B-15<br>09B-15          |      |
|------------------|---------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------|------|------------------|------|--------------------------|------|
| Parameter        | Parameter Description Test Conditions             |                                                                                                                                                                                                     |                                                      | Min. | Max.             | Min. | Max.                     | Unit |
| V <sub>OH</sub>  | Output HIGH Voltage                               | V <sub>CC</sub> = Min.,<br>I <sub>OH</sub> = -4.0 mA                                                                                                                                                | V <sub>CC</sub> = Min.,<br>I <sub>OH</sub> = -4.0 mA |      |                  | 2.4  |                          | V    |
| V <sub>OL</sub>  | Output LOW Voltage                                | V <sub>CC</sub> = Min.,<br>I <sub>OL</sub> = 8.0 mA                                                                                                                                                 | / <sub>CC</sub> = Min.,                              |      |                  |      | 0.4                      | ٧    |
| V <sub>IH</sub>  | Input HIGH Voltage                                |                                                                                                                                                                                                     |                                                      |      |                  | 2.2  | V <sub>CC</sub><br>+ 0.3 | ٧    |
| V <sub>IL</sub>  | Input LOW Voltage <sup>[1]</sup>                  |                                                                                                                                                                                                     |                                                      |      |                  | -0.3 | 0.8                      | V    |
| I <sub>IX</sub>  | Input Load Current                                | $GND \le V_I \le V_{CC}$                                                                                                                                                                            | SND ≤ V <sub>I</sub> ≤ V <sub>CC</sub>               |      |                  | -1   | +1                       | μΑ   |
| I <sub>OZ</sub>  | Output Leakage<br>Current                         | GND ≤ V <sub>I</sub> ≤ V <sub>CC</sub> ,<br>Output Disabled                                                                                                                                         | <b>-</b> 5                                           | +5   | <b>-</b> 5       | +5   | μΑ                       |      |
| I <sub>OS</sub>  | Output Short<br>Circuit Current <sup>[3]</sup>    | V <sub>CC</sub> = Max.,<br>V <sub>OUT</sub> = GND                                                                                                                                                   |                                                      |      | -300             |      | -300                     | mA   |
| I <sub>CC</sub>  | V <sub>CC</sub> Operating<br>Supply Current       | $V_{CC} = Max.,$ $I_{OUT} = 0 \text{ mA},$ $f = f_{MAX} = 1/t_{RC}$                                                                                                                                 | OUT = 0 mA,                                          |      |                  |      | 80                       | mA   |
| I <sub>SB1</sub> | Automatic CE<br>Power-Down Current<br>—TTL Inputs | Max. $V_{CC}$ , $\overline{CE}_1 \ge V_{IH}$<br>or $CE_2 \le V_{IL}$ ,<br>$V_{IN} \ge V_{IH}$ or<br>$V_{IN} \le V_{IL}$ , $f = f_{MAX}$                                                             |                                                      |      | 45               |      | 40                       | mA   |
| I <sub>SB2</sub> | Automatic CE                                      | Max. V <sub>CC</sub> ,                                                                                                                                                                              |                                                      |      | 10               |      | 10                       | mA   |
|                  | Power-Down Current —CMOS Inputs                   | $\begin{array}{ c c c c c }\hline CE_1 \geq V_{CC} - 0.3V, & & \\ \text{or } CE_2 \leq 0.3V, & & \\ V_{IN} \geq V_{CC} - 0.3V, & & \\ \text{or } V_{IN} \leq 0.3V, f = 0 & & \\ \hline \end{array}$ |                                                      |      | 2                |      | 2                        | mA   |

- 1.  $V_{IL}$  (min.) = -2.0V for pulse durations of less than 20 ns.
- T<sub>A</sub> is the case temperature.
- 3. Not more than one output should be shorted at one time. Duration of the short circuit should not exceed 30 seconds.



## **Electrical Characteristics** Over the Operating Range (continued)

|                  |                                                   |                                                                                                                                                                                                                                                                 |   |            | 9B-20<br>09B-20          |                | 9B-25<br>9B-25           | 7C109B-35<br>7C1009B-35 |                          |      |  |
|------------------|---------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|------------|--------------------------|----------------|--------------------------|-------------------------|--------------------------|------|--|
| Parameter        | Description                                       | Test Conditions                                                                                                                                                                                                                                                 |   | Min.       | Max.                     | Min.           | Max.                     | Min.                    | Max.                     | Unit |  |
| V <sub>OH</sub>  | Output HIGH Voltage                               | $V_{CC} = Min.,$<br>$I_{OH} = -4.0 \text{ mA}$                                                                                                                                                                                                                  |   | 2.4        |                          | 2.4            |                          | 2.4                     |                          | V    |  |
| V <sub>OL</sub>  | Output LOW Voltage                                | V <sub>CC</sub> = Min.,<br>I <sub>OL</sub> = 8.0 mA                                                                                                                                                                                                             |   |            | 0.4                      |                | 0.4                      |                         | 0.4                      | V    |  |
| V <sub>IH</sub>  | Input HIGH Voltage                                |                                                                                                                                                                                                                                                                 |   | 2.2        | V <sub>CC</sub><br>+ 0.3 | 2.2            | V <sub>CC</sub><br>+ 0.3 | 2.2                     | V <sub>CC</sub><br>+ 0.3 | V    |  |
| V <sub>IL</sub>  | Input LOW Voltage <sup>[1]</sup>                  |                                                                                                                                                                                                                                                                 |   | -0.3       | 0.8                      | -0.3           | 0.8                      | -0.3                    | 0.8                      | V    |  |
| I <sub>IX</sub>  | Input Load Current                                | $GND \leq V_I \leq V_{CC}$                                                                                                                                                                                                                                      |   | -1         | +1                       | -1             | +1                       | -1                      | +1                       | μΑ   |  |
| l <sub>OZ</sub>  | Output Leakage<br>Current                         | GND ≤ V <sub>I</sub> ≤ V <sub>CC</sub> ,<br>Output Disabled                                                                                                                                                                                                     |   | <b>-</b> 5 | +5                       | <del>-</del> 5 | +5                       | <del>-</del> 5          | +5                       | μА   |  |
| los              | Output Short<br>Circuit Current <sup>[3]</sup>    | V <sub>CC</sub> = Max.,<br>V <sub>OUT</sub> = GND                                                                                                                                                                                                               |   |            | -300                     |                | -300                     |                         | -300                     | mA   |  |
| I <sub>CC</sub>  | V <sub>CC</sub> Operating<br>Supply Current       | $V_{CC} = Max.,$ $I_{OUT} = 0 \text{ mA},$ $f = f_{MAX} = 1/t_{RC}$                                                                                                                                                                                             |   |            | 75                       |                | 70                       |                         | 60                       | mA   |  |
| I <sub>SB1</sub> | Automatic CE<br>Power-Down Current<br>—TTL Inputs | $\begin{aligned} &\text{Max. } V_{\text{CC}}, \overline{\text{CE}}_1 \geq V_{\text{IH}} \\ &\text{or } \text{CE}_2 \leq V_{\text{IL}}, \\ &V_{\text{IN}} \geq V_{\text{IH}} \text{ or} \\ &V_{\text{IN}} \leq V_{\text{IL}},  f = f_{\text{MAX}} \end{aligned}$ |   |            | 30                       |                | 30                       |                         | 25                       | mA   |  |
| I <sub>SB2</sub> | Automatic CE                                      | Max. V <sub>CC</sub> ,                                                                                                                                                                                                                                          |   |            | 10                       |                | 10                       |                         | 10                       | mA   |  |
|                  | Power-Down Current —CMOS Inputs                   | $\overline{\text{CE}}_1 \ge V_{\text{CC}} - 0.3V$ ,<br>or $\text{CE}_2 \le 0.3V$ ,<br>$V_{\text{IN}} \ge V_{\text{CC}} - 0.3V$ ,<br>or $V_{\text{IN}} \le 0.3V$ , $f = 0$                                                                                       | L |            | 2                        |                | _                        |                         |                          | mA   |  |

# Capacitance<sup>[4]</sup>

| Parameter        | Description        | Description Test Conditions             |   |    |  |
|------------------|--------------------|-----------------------------------------|---|----|--|
| C <sub>IN</sub>  | Input Capacitance  | $T_A = 25^{\circ}C, f = 1 \text{ MHz},$ | 9 | pF |  |
| C <sub>OUT</sub> | Output Capacitance | $V_{CC} = 5.0V$                         | 8 | pF |  |

#### **AC Test Loads and Waveforms**



Equivalent to: THÉVENIN EQUIVALENT OUTPUT O  $167\Omega$  0 1.73\

#### Note:

4. Tested initially and after any design or process changes that may affect these parameters.



## Switching Characteristics<sup>[5]</sup> Over the Operating Range

|                   |                                                                                 |      | 9B-12<br>09B-12 |      | 9B-15<br>09B-15 |      |
|-------------------|---------------------------------------------------------------------------------|------|-----------------|------|-----------------|------|
| Parameter         | Description                                                                     | Min. | Max.            | Min. | Max.            | Unit |
| READ CYC          | LE                                                                              |      |                 |      |                 | •    |
| t <sub>RC</sub>   | Read Cycle Time                                                                 | 12   |                 | 15   |                 | ns   |
| t <sub>AA</sub>   | Address to Data Valid                                                           |      | 12              |      | 15              | ns   |
| t <sub>OHA</sub>  | Data Hold from Address Change                                                   | 3    |                 | 3    |                 | ns   |
| t <sub>ACE</sub>  | CE <sub>1</sub> LOW to Data Valid, CE <sub>2</sub> HIGH to Data Valid           |      | 12              |      | 15              | ns   |
| t <sub>DOE</sub>  | OE LOW to Data Valid                                                            |      | 6               |      | 7               | ns   |
| t <sub>LZOE</sub> | OE LOW to Low Z                                                                 | 0    |                 | 0    |                 | ns   |
| t <sub>HZOE</sub> | OE HIGH to High Z <sup>[6, 7]</sup>                                             |      | 6               |      | 7               | ns   |
| t <sub>LZCE</sub> | CE <sub>1</sub> LOW to Low Z, CE <sub>2</sub> HIGH to Low Z <sup>[7]</sup>      | 3    |                 | 3    |                 | ns   |
| t <sub>HZCE</sub> | CE <sub>1</sub> HIGH to High Z, CE <sub>2</sub> LOW to High Z <sup>[6, 7]</sup> |      | 6               |      | 7               | ns   |
| t <sub>PU</sub>   | CE <sub>1</sub> LOW to Power-Up, CE <sub>2</sub> HIGH to Power-Up               | 0    |                 | 0    |                 | ns   |
| t <sub>PD</sub>   | CE <sub>1</sub> HIGH to Power-Down, CE <sub>2</sub> LOW to Power-Down           |      | 12              |      | 15              | ns   |
| WRITE CYC         | CLE <sup>[8]</sup>                                                              |      | •               | •    | •               | •    |
| t <sub>WC</sub>   | Write Cycle Time <sup>[9]</sup>                                                 | 12   |                 | 15   |                 | ns   |
| t <sub>SCE</sub>  | CE <sub>1</sub> LOW to Write End, CE <sub>2</sub> HIGH to Write End             | 10   |                 | 12   |                 | ns   |
| t <sub>AW</sub>   | Address Set-Up to Write End                                                     | 10   |                 | 12   |                 | ns   |
| t <sub>HA</sub>   | Address Hold from Write End                                                     | 0    |                 | 0    |                 | ns   |
| t <sub>SA</sub>   | Address Set-Up to Write Start                                                   | 0    |                 | 0    |                 | ns   |
| t <sub>PWE</sub>  | WE Pulse Width                                                                  |      |                 | 12   |                 | ns   |
| t <sub>SD</sub>   | Data Set-Up to Write End                                                        | 7    |                 | 8    |                 | ns   |
| t <sub>HD</sub>   | Data Hold from Write End                                                        | 0    |                 | 0    |                 | ns   |
| t <sub>LZWE</sub> | WE HIGH to Low Z <sup>[7]</sup>                                                 | 3    |                 | 3    |                 | ns   |
| t <sub>HZWE</sub> | WE LOW to High Z <sup>[6, 7]</sup>                                              |      | 6               |      | 7               | ns   |

Test conditions assume signal transition time of 3 ns or less, timing reference levels of 1.5V, input pulse levels of 0 to 3.0V, and output loading of the specified I<sub>OL</sub>/I<sub>OH</sub> and 30-pF load capacitance.
 t<sub>HZOE</sub>, t<sub>HZCE</sub>, and t<sub>HZWE</sub> are specified with a load capacitance of 5 pF as in part (b) of AC Test Loads. Transition is measured ±500 mV from steady-state voltage.

 <sup>4\(\</sup>text{ZOE}\), \(\frac{4\text{ZOE}}{2\text{CE}}\), \(\frac{4\text{ZOE}}\), \(\frac{4\text{ZOE}}{2\text{CE}}\), \(\frac{4\te



## **Switching Characteristics**<sup>[5]</sup> Over the Operating Range (continued)

|                   |                                                                                 |      | 9B-20<br>09B-20 | 7C109B-25<br>7C1009B-25 |      | 7C109B-35<br>7C1009B-35 |      |      |  |
|-------------------|---------------------------------------------------------------------------------|------|-----------------|-------------------------|------|-------------------------|------|------|--|
| Parameter         | Description                                                                     | Min. | Max.            | Min.                    | Max. | Min.                    | Min. | Unit |  |
| READ CYC          | LE .                                                                            |      | 1               |                         | •    | •                       | •    |      |  |
| t <sub>RC</sub>   | Read Cycle Time                                                                 | 20   |                 | 25                      |      | 35                      |      | ns   |  |
| t <sub>AA</sub>   | Address to Data Valid                                                           |      | 20              |                         | 25   |                         | 35   | ns   |  |
| t <sub>OHA</sub>  | Data Hold from Address Change                                                   | 3    |                 | 5                       |      | 5                       |      | ns   |  |
| t <sub>ACE</sub>  | CE <sub>1</sub> LOW to Data Valid, CE <sub>2</sub> HIGH to Data Valid           |      | 20              |                         | 25   |                         | 35   | ns   |  |
| t <sub>DOE</sub>  | OE LOW to Data Valid                                                            |      | 8               |                         | 10   |                         | 15   | ns   |  |
| t <sub>LZOE</sub> | OE LOW to Low Z                                                                 | 0    |                 | 0                       |      | 0                       |      | ns   |  |
| t <sub>HZOE</sub> | OE HIGH to High Z <sup>[6, 7]</sup>                                             |      | 8               |                         | 10   |                         | 15   | ns   |  |
| t <sub>LZCE</sub> | CE <sub>1</sub> LOW to Low Z, CE <sub>2</sub> HIGH to Low Z <sup>[7]</sup>      | 3    |                 | 5                       |      | 5                       |      | ns   |  |
| t <sub>HZCE</sub> | CE <sub>1</sub> HIGH to High Z, CE <sub>2</sub> LOW to High Z <sup>[6, 7]</sup> |      | 8               |                         | 10   |                         | 15   | ns   |  |
| t <sub>PU</sub>   | CE <sub>1</sub> LOW to Power-Up, CE <sub>2</sub> HIGH to Power-Up               | 0    |                 | 0                       |      | 0                       |      | ns   |  |
| t <sub>PD</sub>   | CE <sub>1</sub> HIGH to Power-Down, CE <sub>2</sub> LOW to Power-Down           |      | 20              |                         | 25   |                         | 35   | ns   |  |
| WRITE CYC         | LE <sup>[8]</sup>                                                               |      | 1               |                         | •    |                         |      |      |  |
| t <sub>WC</sub>   | Write Cycle Time <sup>[9]</sup>                                                 | 20   |                 | 25                      |      | 35                      |      | ns   |  |
| t <sub>SCE</sub>  | CE <sub>1</sub> LOW to Write End, CE <sub>2</sub> HIGH to Write End             | 15   |                 | 20                      |      | 25                      |      | ns   |  |
| t <sub>AW</sub>   | Address Set-Up to Write End                                                     | 15   |                 | 20                      |      | 25                      |      | ns   |  |
| t <sub>HA</sub>   | Address Hold from Write End                                                     | 0    |                 | 0                       |      | 0                       |      | ns   |  |
| t <sub>SA</sub>   | Address Set-Up to Write Start                                                   | 0    |                 | 0                       |      | 0                       |      | ns   |  |
| t <sub>PWE</sub>  | WE Pulse Width                                                                  |      |                 | 15                      |      | 20                      |      | ns   |  |
| t <sub>SD</sub>   | Data Set-Up to Write End                                                        |      |                 | 15                      |      | 20                      |      | ns   |  |
| t <sub>HD</sub>   | Data Hold from Write End                                                        | 0    |                 | 0                       |      | 0                       |      | ns   |  |
| t <sub>LZWE</sub> | WE HIGH to Low Z <sup>[7]</sup>                                                 | 3    |                 | 5                       |      | 5                       |      | ns   |  |
| t <sub>HZWE</sub> | WE LOW to High Z <sup>[6, 7]</sup>                                              |      | 8               |                         | 10   |                         | 15   | ns   |  |

## Data Retention Characteristics Over the Operating Range (Low Power version only)

| Parameter         | Description                          | Conditions                                                                                    | Min. | Max | Unit |
|-------------------|--------------------------------------|-----------------------------------------------------------------------------------------------|------|-----|------|
| $V_{DR}$          | V <sub>CC</sub> for Data Retention   | No input may exceed V <sub>CC</sub> + 0.5V                                                    | 2.0  |     | V    |
| I <sub>CCDR</sub> | Data Retention Current               | $\frac{V_{CC}}{CE_1} = V_{DR} = 2.0V,$<br>$CE_1 \ge V_{CC} - 0.3V \text{ or } CE_2 \le 0.3V,$ |      | 150 | μΑ   |
| t <sub>CDR</sub>  | Chip Deselect to Data Retention Time | $V_{\text{IN}} \ge V_{\text{CC}} - 0.3V \text{ or } V_{\text{IN}} \le 0.3V$                   | 0    |     | ns   |
| t <sub>R</sub>    | Operation Recovery Time              |                                                                                               | 200  |     | μs   |



#### **Data Retention Waveform**



### **Switching Waveforms**

Read Cycle No. 1<sup>[10, 11]</sup>



# Read Cycle No. 2 (OE Controlled)[11, 12]



- 10. Device is continuously selected. OE, CE<sub>1</sub> = V<sub>IL</sub>, CE<sub>2</sub> = V<sub>IH</sub>.
   11. WE is HIGH for read cycle.
   12. Address valid prior to or coincident with CE<sub>1</sub> transition LOW and CE<sub>2</sub> transition HIGH.



## Switching Waveforms (continued)

## Write Cycle No. 1 ( $\overline{CE}_1$ or $CE_2$ Controlled)[13, 14]



## Write Cycle No. 2 (WE Controlled, OE HIGH During Write)[13, 14]



- Data I/O is high impedance if OE = V<sub>IH</sub>.
   If CE<sub>1</sub> goes HIGH or CE<sub>2</sub> goes LOW simultaneously with WE going HIGH, the output remains in a high-impedance state.
   During this period the I/Os are in the output state and input signals should not be applied.



## Switching Waveforms (continued)

# Write Cycle No. 3 (WE Controlled, OE LOW)[14]



### **Truth Table**

| CE <sub>1</sub> | CE <sub>2</sub> | OE | WE | I/O <sub>0</sub> – I/O <sub>7</sub> | Mode                       | Power                      |
|-----------------|-----------------|----|----|-------------------------------------|----------------------------|----------------------------|
| Н               | Х               | Χ  | Х  | High Z                              | Power-Down                 | Standby (I <sub>SB</sub> ) |
| Х               | L               | Χ  | Х  | High Z                              | Power-Down                 | Standby (I <sub>SB</sub> ) |
| L               | Н               | L  | Н  | Data Out                            | Read                       | Active (I <sub>CC</sub> )  |
| L               | Н               | Χ  | L  | Data In                             | Write                      | Active (I <sub>CC</sub> )  |
| L               | Н               | Н  | Н  | High Z                              | Selected, Outputs Disabled | Active (I <sub>CC</sub> )  |



## **Ordering Information**

| Speed<br>(ns) | Ordering Code  | Package<br>Name | Package Type                 | Operating<br>Range |
|---------------|----------------|-----------------|------------------------------|--------------------|
| 12            | CY7C109B-12VC  | V33             | 32-Lead (400-Mil) Molded SOJ | Commercial         |
|               | CY7C1009B-12VC | V32             | 32-Lead (300-Mil) Molded SOJ |                    |
|               | CY7C109B-12ZC  | Z32             | 32-Lead TSOP Type I          |                    |
| 15            | CY7C109B-15VC  | V33             | 32-Lead (400-Mil) Molded SOJ | Commercial         |
|               | CY7C109BL-15VC | V33             | 32-Lead (400-Mil) Molded SOJ |                    |
|               | CY7C1009B-15VC | V32             | 32-Lead (300-Mil) Molded SOJ |                    |
|               | CY7C109B-15ZC  | Z32             | 32-Lead TSOP Type I          |                    |
|               | CY7C109BL-15ZC | Z32             | 32-Lead TSOP Type I          |                    |
|               | CY7C109B-15VI  | V33             | 32-Lead (400-Mil) Molded SOJ | Industrial         |
|               | CY7C109BL-15VI | V33             | 32-Lead (400-Mil) Molded SOJ |                    |
|               | CY7C1009B-15VI | V32             | 32-Lead (300-Mil) Molded SOJ |                    |
|               | CY7C109B-15ZI  | Z32             | 32-Lead TSOP Type I          |                    |
| 20            | CY7C109B-20VC  | V33             | 32-Lead (400-Mil) Molded SOJ | Commercial         |
|               | CY7C1009B-20VC | V32             | 32-Lead (300-Mil) Molded SOJ |                    |
|               | CY7C109B-20VI  | V33             | 32-Lead (400-Mil) Molded SOJ | Industrial         |
|               | CY7C109B-20ZC  | Z32             | 32-Lead TSOP Type I          | Commercial         |
|               | CY7C109B-20ZI  | Z32             | 32-Lead TSOP Type I          | Industrial         |
| 25            | CY7C109B-25VC  | V33             | 32-Lead (400-Mil) Molded SOJ | Commercial         |
|               | CY7C1009B-25VC | V32             | 32-Lead (300-Mil) Molded SOJ |                    |
|               | CY7C109B-25VI  | V33             | 32-Lead (400-Mil) Molded SOJ | Industrial         |
|               | CY7C109B-25ZC  | Z32             | 32-Lead TSOP Type I          | Commercial         |
|               | CY7C109B-25ZI  | Z32             | 32-Lead TSOP Type I          | Industrial         |
| 35            | CY7C109B-35VC  | V33             | 32-Lead (400-Mil) Molded SOJ | Commercial         |
|               | CY7C1009B-35VC | V32             | 32-Lead (300-Mil) Molded SOJ |                    |
|               | CY7C109B-35VI  | V33             | 32-Lead (400-Mil) Molded SOJ | Industrial         |



## **Package Diagrams**

### 32-Lead (300-Mil) Molded SOJ V32



32-Lead (400-Mil) Molded SOJ V33





### Package Diagrams (continued)

#### 32-Lead Thin Small Outline Package Z32





|      | Document Title: CY7C109B, CY7C1009 128K x 8 SRAM<br>Document Number: 38-05038 |          |     |                                               |  |  |  |  |
|------|-------------------------------------------------------------------------------|----------|-----|-----------------------------------------------|--|--|--|--|
| REV. | REV. Issue Orig. of Change Description of Change                              |          |     |                                               |  |  |  |  |
| **   | 106832                                                                        | 09/22/01 | SZV | Change from Spec number: 38-00971 to 38-05038 |  |  |  |  |