# AN10439 Wafer level chip size package Rev. 4 — 25 August 2014

**Application note** 

#### **Document information**

| Info     | Content                                                                                                                                                        |  |
|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Keywords | Wafer level, chip-size, chip size, package, WLCSP                                                                                                              |  |
| Abstract | This application note provides guidelines for the use of Wafer Level Chip Scale Packages (WLCSP) using ball drop bumps with bump pitches of 500 µm and 400 µm. |  |



#### Wafer level chip size package

#### **Revision history**

| Rev  | Date     | Description                                  |
|------|----------|----------------------------------------------|
| v.04 | 20140825 | revision                                     |
| v.03 | 20071017 | internal release; adapted to NXP house style |
| v.02 | 20060713 | internal release; minor changes              |
| v.01 | 20060310 | initial version (internal release)           |

# **Contact information**

For more information, please visit: <a href="http://www.nxp.com">http://www.nxp.com</a>

For sales office addresses, please send an email to: <a href="mailto:salesaddresses@nxp.com">salesaddresses@nxp.com</a>

Wafer level chip size package

#### 1. Introduction

This application note provides the guidelines for the use of Wafer Level Chip Size Packages (WLCSP) using ball drop bumps with bump pitches of 500  $\mu$ m and 400  $\mu$ m.

# 2. Package description

Wafer level chip scale packages offer the smallest package size possible. The package size is equal to the die size. The solder-bumps provide the interconnection to the outside world. Three constructions can be distinguished: direct bumping, repassivation and redistribution (see <u>Figure 1</u>).

- Repassivation: the Input/Outputs (IO)s on the die are designed in such a way that
  they are already at the bump position. A repassivation layer is added to provide
  improved board level reliability behavior. It also decouples the Under Bump
  Metallization (UBM) and bump from the die passivation to avoid cracking of the die
  passivation during temperature cycling. A UBM is added to provide adhesion, act as a
  barrier layer and ensure solder wetting.
- Redistribution: the IOs on the die are relocated to the correct bump locations with a
  redistribution layer, consisting of either Cu or Al. Two repassivation layers are used. In
  general, a redistribution construction offers a better board level reliability behavior
  than a repassivation construction.
- Direct bumping: the UBM is deposited directly on the wafer passivation without a compliant layer in between. Because of the strong interaction between the front-end process, the bumping process and the bump design, this construction has limited use.

#### Wafer level chip size package



Ball drop does bump placement. For a 0.5 mm pitch, 300  $\mu$ m preformed balls are used and for 0.4 mm pitch, 250  $\mu$ m balls are used. Table 1 gives an overview of possible WLCSP dimensions. Optional Back Side Coating (BSC) is used which reduces back side chipping, increases laser marking visibility and provides some protection for backside mechanical impacts.

Table 1. WLCSP dimensions for preformed solder balls

| Bump pitch              | 500 μm                   | 400 μm         |
|-------------------------|--------------------------|----------------|
| Solder bump diameter    | $320$ μm $\pm$ $30$ μm   | 260 μm ± 30 μm |
| Solder bump composition | SAC105Ni                 | SAC105Ni       |
| Solder bump height      | $230~\mu m \pm 30~\mu m$ | 200 μm ± 30 μm |
| Si thickness            | $300$ μm $\pm$ $25$ μm   | 300 μm ± 25 μm |
| BSC thickness           | 40 μm ± 4 μm             | 40 μm ± 4 μm   |

Wafer level chip size package

# 3. Board design and considerations

A proper Printed-Circuit Board (PCB) design ensures a good electrical reliability performance when using a WLCSP. This design concerns not only the footprint design but also the location of the WLCSP product on the board.

#### 3.1 Footprint layout

<u>Figure 2</u> shows the 2 types of commonly used solder pads: Solder Mask Defined (SMD) pads and copper (Cu) defined pads, also known as Non-Solder Mask Defined (NSMD) pads. There is high preference for NSMD compared to SMD due to the improved solder joint reliability.

The recommended PCB solder pad dimensions are listed in Table 2.



Table 2. PCB solder pad dimensions

| Bump pitch    | 500 μm                                      | <b>400</b> μm                               |
|---------------|---------------------------------------------|---------------------------------------------|
| Cu pad shape  | circular                                    | circular                                    |
| Cu solder pad | 0.280 mm ± 0.025 mm                         | 0.240 mm ± 0.020 mm                         |
| Solder resist | $0.380 \; \text{mm} \pm 0.025 \; \text{mm}$ | $0.320 \; \text{mm} \pm 0.020 \; \text{mm}$ |

Wafer level chip size package

It is recommended that the whole internal area of the pad is flat. The use of via's under the bumps should be avoided wherever possible as non-flat surfaces can create voids in the solder joint and affect the reliability. If via-in-pad structure (micro-via) is employed, filled micro vias are preferred. The maximum track width should not exceed  $\frac{2}{3}$  of the pad diameter.

The connection of single pads directly to large areas of solid metal (e.g. ground planes), should be avoided because of potential unbalanced thermal profile.

#### 3.2 PCB surface finish

On the board Cu-pad finishes such as Cu-OSP (Organic Surface Preservatives (OSP)) and Ni-Au (Electroplated Nickel, Immersion Gold (ENIG)) are used during internal qualification. These finishes ensure a good reliability of the WLCSP product.

#### 3.3 Clearances/Location

For a typical advanced electronic equipment board, clearance around the maximum size of the component should be taken into account. This clearance is to accommodate for the pick and placement accuracy of the WLCSP component as well that of the surrounding components. When underfill is applied, room should be available for dispensing. Like all the other surface-mounted components, the placing of WLCSP products near mounting holes, connectors, clamps etc. is not recommended. It is not recommended due to the increased amount of bending stress on the bumps. There is also a chance of hitting the product during assembly or during use of the end product. Usually during PCB assembly multiple PCBs are part of a larger panel. The separation of this panel in single PCBs can result in mechanical stress to components that are mounted near the separation lanes. The amount of clearance from the separation lane depends on the separation process.

# 4. Assembly process

#### 4.1 Stencil printing of solder paste

Table 3 gives an overview of the recommended stencil dimensions for WLCSPs with ball drop bumps at  $500 \mu m$  and  $400 \mu m$  pitch.

Table 3. Recommended stencil dimensions

| Bump pitch | Stencil thickness | Stencil opening shape | Stencil opening |
|------------|-------------------|-----------------------|-----------------|
| 500 μm     | 100 μm            | circular              | 300 μm          |
|            | 150 μm            | circular              | 340 μm          |
| 400 μm     | 100 μm            | circular              | 275 μm          |

An electroformed or lasercut stencil can be used. For the 150  $\mu m$  stencil, it is advised to use an electroformed stencil. For 0.5 mm pitch preformed bumps, two options are included. The version with the thicker stencil has improved solder fatigue durability for the larger components used on the same PCB. Before using the stencil, the dimensional accuracy should be checked.

Guideline for stencil opening dimensions:

Top (print) side: design value +0/–20 μm

#### Wafer level chip size package

#### • PCB side: design value +/-12 μm

Use a lead-free (Pb-free) SnAgCu (SAC) solder paste. For SAC solder, the melting process difference between the bumps and the solder paste is similar. It results in an optimal solder joint with good mixing of the solder from the paste and the solder ball. Use solder particles type 3, type 4 or type 5, for best print definition. Storage and use conditions as specified by the solder paste supplier should be followed. A solder ball test can be used to verify the reflow properties of the solder paste (IPC-TM-650, Solder Ball Test, see Ref. 1). Before applying the paste on the stencil, it should be allowed to reach room temperature and be thoroughly mixed.

Adjust print speed and pressure so that the stencil is wiped clean of paste and the solder paste rolls nicely in front of the squeegee. If needed, the bottom side of the stencil can be cleaned regularly to avoid smearing. Criteria for print definition and smearing are given in Figure 3 and Figure 4. The print result depends on the rheology of the solder paste, the dimensions of the stencil opening, the print parameters, and the solder land definition on the PCB. A larger aperture gives a better definition but worse smearing.





Wafer level chip size package

#### 4.2 Component placement

Component placement force should be such that it is high enough so that the component sticks to the solder paste during further processing. The solder-paste smearing, ball deformation and die-crack define the maximum limit. Use the minimum required placement force, typically in the order of 10 g/bump. Ideally, after placement, there should still be a layer of solder-particles beneath a bump. SMD solder-lands are more prone to solder-paste smearing after component placement, especially for a 150  $\mu$ m thick stencil.

Maximum advised component displacement is 30 % of metal pad diameter. For a 150  $\mu m$  thick stencil, it is less because of higher risk for smearing. As an alignment method, use local fiducials and a vision system that uses the bumps for alignment instead of the component outline.

#### 4.3 Reflow

A general reflow profile consists of 4 steps, see Figure 5:

- Heating zone, fast heating to reach a certain minimum temperature across the whole board
- 2. Equalization zone, to equalize the temperatures across the board up to a certain temperature range to avoid large temperature differences in the reflow zone. It depends on the component mix.
- 3. Reflow zone, zone in which the actual soldering is done
- 4. Cooling zone, ramp down zone



Follow the recommendations of the solder paste supplier on the optimum shape of the reflow curve, taking into account the mix of components on the board. At the same time, the profile should not be more stringent than the JEDEC profile requirements for MSL assessment, see Ref. 2. For good wetting, typical minimum temperature in the peak zone is 235 °C for SAC solder.

Proper board support during all steps of the reflow profile is essential to avoid board sagging resulting in stress on the soldered joints.

Wafer level chip size package

#### 4.4 Underfilling

Underfill improves the board level reliability behavior. However, it might influence electrical performance of the product. A careful assessment is advised. The type to be used depends on the application. Follow the advice from the underfill supplier. When selecting an underfill, consider the flowing behavior. The adhesion to the particular solder mask used on the PCB and the die surface, voiding behavior, and the potential impact on (biased) humidity reliability performance. Ultimately board level reliability results determine which the best underfill to use is. The underfill storage and use conditions as defined by the supplier should be followed.

For underfill curing, follow the recommendations of the underfill vendor.

The underfill should fill the complete gap between the WLCSP and the board. No underfill is allowed on the top of the die. An occasional void is allowed but it should not contact a bump.

## 5. Rework process

For rework, use a BGA rework system. Manual handling of WLCSPs should be reduced to the absolute minimum. In case it is necessary, a vacuum pick-up tool should be used. WLCSP removal, damages the solder bumps and therefore removed WLCSPs cannot be reused. Rework consists of the following steps: device removal, site preparation, application of solder paste to the site, device placement and device attachment. To find more information on board cleaning and site preparation, take notice of the 'Repair' section in the general application note AN10365. See Ref. 3.

# 6. Returning WLCSPs to NXP

Return the whole assembly to NXP in case WLCSPs are sent back for analysis purposes. Removing the WLCSPs from the PCB damages the solder balls and most probably also the part. In case the whole assembly cannot be sent to NXP, cut out a part around the device as large as possible by sawing. During sawing, the PCB-clamps should not be placed on top of the WLCSP. Too tight clamping should be avoided, because it can cause the PCB to warp and damage the device.

If the WLCSP must be removed from the PCB, follow the rework guidelines for device removal.

Packing for shipment of devices on PCBs is between two ElectroStatic Discharge (ESD) hard foam materials and tape along all edges. Demounted WLCSPs are best packed in gel pack. Both WLCSPs on PCB and demounted WLCSPs should be packed in ESD-bags and preferably in dry pack for shipping.

# 7. Reliability

NXP has done extensive testing of WLCSP packages to provide the optimum manufacturing conditions for assembly and to ensure the necessary quality and reliability over the life time of the product in consumer equipment.

Wafer level chip size package

During the qualification, reliability tests are performed on wafer level, standalone device level and on board level to ensure the quality level. Product-related reliability data are included in the product qualification report.

The board level reliability tests are done to ensure the solder joint reliability. These tests are performed on daisy chain components (similar to related products) and electrical resistance is continuously monitored during the test. The board design and the assembly are in accordance with sections 3 and 4 (board design and assembly).

- A board level temperature cycling test is performed according to JEDEC condition G (-40 °C and 125 °C), soak mode 2 and a low ramp rate (lower than 20 °C/min for any portion of the cycle). See Ref. 4.
- Board level drop tests are performed using a 1.0 mm board and the following test conditions: Peak acceleration: 1500 g ± 10 %, Pulse duration: 1 ms ± 10 %.

The board-level reliability test-results are provided per product due to specific dependence on dimensions such as array size and pitch.

# 8. Moisture sensitivity level

The default Moisture Sensitivity Level (MSL) for WLCSPs is 1.

# 9. Storage conditions

The label on the packing specifies the shelf life and floor life conditions.

After expiration date or in case the humidity indicator shows > 10 %, solderability should be checked. See <u>Ref. 6</u>: JESD22-B102E, surface mount process simulation test. Baking is not allowed for WLCSPs.

#### 10. References

- [1] IPC-TM-650, Solder Ball Test
- [2] JSTD020D, Moisture Reflow Sensitivity Classification for Nonhermetic Solid-State Surface Mount Devices
- [3] AN10365, Surface Mount Reflow Soldering, Application Note
- [4] JESD22-A104, Temperature Cycling
- [5] JSTD033, Standard for Handling, Packing, Shipping and use of Moisture/Reflow Sensitive Surface Mount Devices
- [6] JESD22-B102, Surface Mount Process Simulation Test

#### Wafer level chip size package

# 11. Legal information

#### 11.1 Definitions

Draft — The document is a draft version only. The content is still under internal review and subject to formal approval, which may result in modifications or additions. NXP Semiconductors does not give any representations or warranties as to the accuracy or completeness of information included herein and shall have no liability for the consequences of use of such information.

#### 11.2 Disclaimers

Limited warranty and liability — Information in this document is believed to be accurate and reliable. However, NXP Semiconductors does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information. NXP Semiconductors takes no responsibility for the content in this document if provided by an information source outside of NXP Semiconductors.

In no event shall NXP Semiconductors be liable for any indirect, incidental, punitive, special or consequential damages (including - without limitation - lost profits, lost savings, business interruption, costs related to the removal or replacement of any products or rework charges) whether or not such damages are based on tort (including negligence), warranty, breach of contract or any other legal theory.

Notwithstanding any damages that customer might incur for any reason whatsoever, NXP Semiconductors' aggregate and cumulative liability towards customer for the products described herein shall be limited in accordance with the *Terms and conditions of commercial sale* of NXP Semiconductors.

Right to make changes — NXP Semiconductors reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof.

Suitability for use — NXP Semiconductors products are not designed, authorized or warranted to be suitable for use in life support, life-critical or safety-critical systems or equipment, nor in applications where failure or malfunction of an NXP Semiconductors product can reasonably be expected

to result in personal injury, death or severe property or environmental damage. NXP Semiconductors and its suppliers accept no liability for inclusion and/or use of NXP Semiconductors products in such equipment or applications and therefore such inclusion and/or use is at the customer's own risk.

**Applications** — Applications that are described herein for any of these products are for illustrative purposes only. NXP Semiconductors makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

Customers are responsible for the design and operation of their applications and products using NXP Semiconductors products, and NXP Semiconductors accepts no liability for any assistance with applications or customer product design. It is customer's sole responsibility to determine whether the NXP Semiconductors product is suitable and fit for the customer's applications and products planned, as well as for the planned application and use of customer's third party customer(s). Customers should provide appropriate design and operating safeguards to minimize the risks associated with their applications and products.

NXP Semiconductors does not accept any liability related to any default, damage, costs or problem which is based on any weakness or default in the customer's applications or products, or the application or use by customer's third party customer(s). Customer is responsible for doing all necessary testing for the customer's applications and products using NXP Semiconductors products in order to avoid a default of the applications and the products or of the application or use by customer's third party customer(s). NXP does not accept any liability in this respect.

**Export control** — This document as well as the item(s) described herein may be subject to export control regulations. Export might require a prior authorization from competent authorities.

**Translations** — A non-English (translated) version of a document is for reference only. The English version shall prevail in case of any discrepancy between the translated and English versions.

#### 11.3 Trademarks

Notice: All referenced brands, product names, service names and trademarks are the property of their respective owners.

# Wafer level chip size package

# 12. Tables

| Table 1<br>Table 2 | . WLCSP dimensions for preformed solder balls .4 | Table 3. | Recommended stencil dimensions 6 |
|--------------------|--------------------------------------------------|----------|----------------------------------|
| 13. I              | Figures                                          |          |                                  |
| Fig 1.<br>Fig 2.   | Bumping constructions                            |          |                                  |
| Fig 3.             | Ranking for definition of solder paste deposits7 |          |                                  |
| Fig 4.             | Ranking for smearing of solder-paste deposits 7  |          |                                  |
| Fig 5.             | Zones in reflow profile                          |          |                                  |

AN10439 **NXP Semiconductors** 

### Wafer level chip size package

# 14. Contents

| 1    | Introduction 3                     |
|------|------------------------------------|
| 2    | Package description 3              |
| 3    | Board design and considerations 5  |
| 3.1  | Footprint layout                   |
| 3.2  | PCB surface finish 6               |
| 3.3  | Clearances/Location6               |
| 4    | Assembly process 6                 |
| 4.1  | Stencil printing of solder paste 6 |
| 4.2  | Component placement                |
| 4.3  | Reflow 8                           |
| 4.4  | Underfilling                       |
| 5    | Rework process 9                   |
| 6    | Returning WLCSPs to NXP 9          |
| 7    | Reliability 9                      |
| 8    | Moisture sensitivity level 10      |
| 9    | Storage conditions 10              |
| 10   | References                         |
| 11   | Legal information                  |
| 11.1 | Definitions 11                     |
| 11.2 | Disclaimers                        |
| 11.3 | Trademarks11                       |
| 12   | Tables                             |
| 13   | Figures                            |
| 11   | Contents 12                        |

Please be aware that important notices concerning this document and the product(s) described herein, have been included in section 'Legal information'.