## Open Source Hardware the New Reality CV32E40P project

Author: Davide Schiavone- OpenHW Group Director of Engineering, Cores Task Group

When thinking about open-source, Linux is probably the first thing one thinks of, a successful project that everyone relies on. From end-users to academic, industrial, and governmental institutions, Linux has been implemented in microcontrollers and smartphones, all the way up to servers and high-performance computing machines.

Open-source hardware is a new reality that aims to follow the path that Linux and other open-source software projects have achieved. Open-source hardware will be one of the leading paradigms to build the next generation of System-on-Chips (SoCs) thanks to:

- the lower barrier to access technology for both research and development activities;
- the fewer dependencies to specific IP vendors;
- enhanced security thanks to its transparency;
- and the opportunity to increase expertise on the IPs in both educational and industrial institutions.

You may be thinking: "yes, that's all cool - but who is developing such open-source hardware, and how can I trust them?"

This is where the OpenHW Group comes in. The OpenHW Group is a non-profit organization that develops open-source hardware and related software in a collaborative manner. The OpenHW Group is driven by a growing number of member and partner ecosystem companies, providing an infrastructure for hosting high-quality, collaborative developments in line with industry best practices. The initial OpenHW Group open-source projects cope with developing and verifying a family of cores called CORE-V based on the free and open RISC-V Instruction Set Architecture (ISA).

The first entry of the CORE-V family is CV32E40P, previously known as RI5CY. CV32E40P is a RISC-V 32bits, in-order, 4 pipeline-stage CPU optimized for edge-computing platforms.



CV32E40P was born as the result of several projects at <u>ETH Zurich</u> and open-sourced back in 2016 on GitHub. What made this core different were the following features:

- energy-efficient core optimized for multicore platforms targeting mW budget applications;
- custom ISA extensions proposed ahead of the RISC-V draft current proposals including SIMD, DSP, HW loops, bit manipulation, and many more operations to increase the energy efficiency, performance, and code density;
- proven in Silicon on different nodes from 130nm to 22nm;
- written in high-quality SystemVerilog to ease the integration of the core in already existing systems;
- last but not least its permissive license based on Solderpad (Apache 2.0) which encouraged fast and easy adoption in the industry.

For scientific and technical details, please refer to the following most relevant papers that have received more than 300 citations to date:

- Near-Threshold RISC-V Core With DSP Extensions for Scalable IoT Endpoint Devices
- Slow and steady wins the race? A comparison of ultra-low-power RISC-V cores for Internet-of-Things applications

The main driver of the development of such a CPU core was the <u>PULP</u> (Parallel Ultra Low Power) project. This PULP project aims to push forward the state-of-the-art energy efficiency and performance of ~mW range programmable applications for the Internet-Of-Things (IoT) by leveraging multicore architectures and near-threshold computing (NTC).

In this context, the CV32E40P core was developed to be the primary processing element of the PULP microcontrollers. It has been shown to be powerful in multicore platforms from Artificial Intelligence and Deep Learning tasks as described in A 1.3 TOPS/W@ 32GOPS Fully Integrated 10-Core SoC for IoT End-Nodes with 1.7 µW Cognitive Wake-Up From MRAM-Based State-Retentive Sleep Mode, to Brain-Computer-Interface (BCI) devices as shown in Biowolf: A sub-10-mw 8-channel advanced brain-computer interface platform with a nine-core processor and ble connectivity, as well as in single-core platforms for microcontroller applications like in Quentin: an Ultra-Low-Power PULPissimo SoC in 22nm FDX.

Since the publication of the open-source code, the core has been used by companies and academic institutions all around the world in products like in <u>GAP-8: A RISC-V SoC for Al at the Edge of the IoT</u>, where 9 CV32E40P cores are implemented in a product by Greenwaves Technology; prototypes as the <u>NXP Vega board</u>, as a possible candidate for the <u>Pixel Visual Core</u> by Google, to test tools, algorithms, in several research projects, and many more. Please refer to the PULP's users <u>webpage</u> to explore more projects.

The wide use of the core required it to graduate from University and enter the industry such that documentation, maintenance, support, and verification could be provided at industrial grade. In February 2020, the code repository of the core and its maintenance and responsibilities had been donated to OpenHW Group by ETH Zurich.

Since then, several changes have been applied to the RTL and documentation of the core, with the first milestone being industrial grade verification of the RV32IMC ISA subset of the core achieved in December 2020. The significant changes are:

- RISC-V compliancy in all the features like interrupts, debug, and performance counters;
- RTL bugs fixing;
- 100% code coverage achieved in an open-source <u>verification environment</u> based on STEP & COMPARE methodologies using the Imperas Instruction Set Simulator (ISS);
- versions maintenance rules based on the RISC-V implementation ID and logical equivalence;
- and Github issues organizations based on topics and features.

Finally, to demonstrate the capability of the core in silicon, the OpenHW Group CORE-V MCU project aims to implement a microcontroller in pre-production volumes using the GlobalFoundries GF22FDX technology node. The CORE-V MCU is a microcontroller based on the PULP platform using a verified CV32E40P CPU based on <a href="Arnold: An eFPGA-Augmented RISC-V SoC">Arnold: An eFPGA-Augmented RISC-V SoC</a> for Flexible and Low-Power IoT End Nodes.

There is still a lot going on for CV32E40P and we will have more to share. In a future blog post, we will discuss the second project related to the core which aims to achieve full industrial grade verification on the XPULP custom ISA extensions, RV32F, and more.

If you work on RISC-V CPUs or in the ecosystem like co-processors, microcontrollers, simulators, compilers, operating systems, and software, reach out to us at the OpenHW Group. You can contact us at <a href="mailto:info@openhwgroup.org">info@openhwgroup.org</a>, or by contacting me directly at <a href="mailto:davide@openhwgroup.org">davide@openhwgroup.org</a>. We encourage you to <a href="mailto:explore our projects">explore our projects</a>, subscribe to our <a href="mailto:mailto:mailto:mailto:mailto:mailto:mailto:mailto:mailto:mailto:mailto:mailto:mailto:mailto:mailto:mailto:mailto:mailto:mailto:mailto:mailto:mailto:mailto:mailto:mailto:mailto:mailto:mailto:mailto:mailto:mailto:mailto:mailto:mailto:mailto:mailto:mailto:mailto:mailto:mailto:mailto:mailto:mailto:mailto:mailto:mailto:mailto:mailto:mailto:mailto:mailto:mailto:mailto:mailto:mailto:mailto:mailto:mailto:mailto:mailto:mailto:mailto:mailto:mailto:mailto:mailto:mailto:mailto:mailto:mailto:mailto:mailto:mailto:mailto:mailto:mailto:mailto:mailto:mailto:mailto:mailto:mailto:mailto:mailto:mailto:mailto:mailto:mailto:mailto:mailto:mailto:mailto:mailto:mailto:mailto:mailto:mailto:mailto:mailto:mailto:mailto:mailto:mailto:mailto:mailto:mailto:mailto:mailto:mailto:mailto:mailto:mailto:mailto:mailto:mailto:mailto:mailto:mailto:mailto:mailto:mailto:mailto:mailto:mailto:mailto:mailto:mailto:mailto:mailto:mailto:mailto:mailto:mailto:mailto:mailto:mailto:mailto:mailto:mailto:mailto:mailto:mailto:mailto:mailto:mailto:mailto:mailto:mailto:mailto:mailto:mailto:mailto:mailto:mailto:mailto:mailto:mailto:mailto:mailto:mailto:mailto:mailto:mailto:mailto:mailto:mailto:mailto:mailto:mailto:mailto:mailto:mailto:mailto:mailto:mailto:mailto:mailto:mailto:mailto:mailto:mailto:mailto:mailto:mailto:mailto:mailto:mailto:mailto:mailto:mailto:mailto:mailto:mailto:mailto:mailto:mailto:mailto:mailto:mailto:mailto:mailto:mailto:mailto:mailto:mailto:mailto:mailto:mailto:mailto:mailto:mailto:mailto:mailto:mailto:mailto:mailto:mailto:mailto:mailto:mailto:mailto:mailto:mailto:mailto:mail

Follow us on Twitter and Linkedin