#### Freescale Semiconductor

Data Sheet: Technical Data

Document Number: KL05P48M48SF1 Rev. 3, 11/29/2012



## **KL05 Sub-Family Data Sheet**

Supports: MKL05Z8VFK4, MKL05Z16VFK4, MKL05Z32VFK4, MKL05Z8VLC4, MKL05Z16VLC4, MKL05Z32VLC4, MKL05Z8VFM4, MKL05Z16VFM4, MKL05Z32VFM4, MKL05Z16VLF4, MKL05Z32VLF4

#### Features

- Operating Characteristics
  - Voltage range: 1.71 to 3.6 V
  - Flash write voltage range: 1.71 to 3.6 V
    Temperature range (ambient): -40 to 105°C
- Performance
  - Up to 48 MHz ARM® Cortex-M0+ core
- · Memories and memory interfaces
  - Up to 32 KB program flash memory
  - Up to 4 KB RAM
- Clocks
  - 32 kHz to 40 kHz or 3 MHz to 32 MHz crystal oscillator
  - Multi-purpose clock source
- System peripherals
  - Nine low-power modes to provide power optimization based on application requirements
  - 4-channel DMA controller, supporting up to 63 request sources
  - COP Software watchdog
  - Low-leakage wakeup unit
  - SWD interface and Micro Trace buffer
  - Bit Manipulation Engine (BME)

## KL05P48M48SF1



- Security and integrity modules
  - 80-bit unique identification (ID) number per chip
- Human-machine interface
  - Low-power hardware touch sensor interface (TSI)
  - General-purpose input/output
- · Analog modules
  - 12-bit SAR ADC
  - 12-bit DAC
  - Analog comparator (CMP) containing a 6-bit DAC and programmable reference input
- Timers
  - Two 2-channel Timer/PWM (TPM)
  - Periodic interrupt timers
  - 16-bit low-power timer (LPTMR)
  - Real-time clock
- Communication interfaces
  - One 8-bit SPI module
  - I2C module
  - One low power UART module



# **Table of Contents**

| 1 Ordering parts3                                      | 5.3 Switching specifications2                       |
|--------------------------------------------------------|-----------------------------------------------------|
| 1.1 Determining valid orderable parts3                 | 5.3.1 Device clock specifications2                  |
| 2 Part identification                                  | 5.3.2 General Switching Specifications2             |
| 2.1 Description3                                       | 5.4 Thermal specifications2                         |
| 2.2 Format                                             | 5.4.1 Thermal operating requirements2               |
| 2.3 Fields                                             | 5.4.2 Thermal attributes2                           |
| 2.4 Example4                                           | 6 Peripheral operating requirements and behaviors2  |
| 3 Terminology and guidelines4                          | 6.1 Core modules                                    |
| 3.1 Definition: Operating requirement4                 | 6.1.1 SWD Electricals23                             |
| 3.2 Definition: Operating behavior4                    | 6.2 System modules24                                |
| 3.3 Definition: Attribute5                             | 6.3 Clock modules24                                 |
| 3.4 Definition: Rating5                                | 6.3.1 MCG specifications24                          |
| 3.5 Result of exceeding a rating6                      | 6.3.2 Oscillator electrical specifications29        |
| 3.6 Relationship between ratings and operating         | 6.4 Memories and memory interfaces2                 |
| requirements6                                          | 6.4.1 Flash electrical specifications2              |
| 3.7 Guidelines for ratings and operating requirements7 | 6.5 Security and integrity modules29                |
| 3.8 Definition: Typical value7                         | 6.6 Analog29                                        |
| 3.9 Typical Value Conditions8                          | 6.6.1 ADC electrical specifications29               |
| 4 Ratings8                                             | 6.6.2 CMP and 6-bit DAC electrical specifications33 |
| 4.1 Thermal handling ratings8                          | 6.6.3 12-bit DAC electrical characteristics3        |
| 4.2 Moisture handling ratings9                         | 6.7 Timers3                                         |
| 4.3 ESD handling ratings9                              | 6.8 Communication interfaces3                       |
| 4.4 Voltage and current operating ratings9             | 6.8.1 SPI switching specifications3                 |
| 5 General9                                             | 6.8.2 I2C4                                          |
| 5.1 AC electrical characteristics9                     | 6.8.3 UART4                                         |
| 5.2 Nonswitching electrical specifications1            | 6.9 Human-machine interfaces (HMI)42                |
| 5.2.1 Voltage and current operating requirements1      | O 6.9.1 TSI electrical specifications42             |
| 5.2.2 LVD and POR operating requirements1              | 7 Dimensions4                                       |
| 5.2.3 Voltage and current operating behaviors1         | 7.1 Obtaining package dimensions42                  |
| 5.2.4 Power mode transition operating behaviors1       | 2 8 Pinout                                          |
| 5.2.5 Power consumption operating behaviors1           | 8.1 KL05 signal multiplexing and pin assignments4   |
| 5.2.6 Designing with radiated emissions in mind2       | 0 8.2 KL05 Pinouts4                                 |
| 5.2.7 Capacitance attributes2                          | 9 Revision History4                                 |

## 1 Ordering parts

### 1.1 Determining valid orderable parts

Valid orderable part numbers are provided on the web. To determine the orderable part numbers for this device, go to www.freescale.com and perform a part number search for the following device numbers: PKL05 and MKL05

#### 2 Part identification

## 2.1 Description

Part numbers for the chip have fields that identify the specific part. You can use the values of these fields to determine the specific part you have received.

#### 2.2 Format

Part numbers for this device have the following format:

Q KL## A FFF R T PP CC N

#### 2.3 Fields

This table lists the possible values for each field in the part number (not all combinations are valid):

| Field                | Description               | Values                                                                                     |
|----------------------|---------------------------|--------------------------------------------------------------------------------------------|
| Qualification status |                           | <ul> <li>M = Fully qualified, general market flow</li> <li>P = Prequalification</li> </ul> |
| KL##                 | Kinetis family            | • KL05                                                                                     |
| A                    | Key attribute             | • Z = Cortex-M0+                                                                           |
| FFF                  | Program flash memory size | <ul> <li>8 = 8 KB</li> <li>16 = 16 KB</li> <li>32 = 32 KB</li> </ul>                       |
| R                    | Silicon revision          | <ul><li>(Blank) = Main</li><li>A = Revision after main</li></ul>                           |

#### Terminology and guidelines

| Field | Description                 | Values                                                                                                                                                   |
|-------|-----------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------|
| Т     | Temperature range (°C)      | • V = -40 to 105                                                                                                                                         |
| PP    | Package identifier          | <ul> <li>FK = 24 QFN (4 mm x 4 mm)</li> <li>LC = 32 LQFP (7 mm x 7 mm)</li> <li>FM = 32 QFN (5 mm x 5 mm)</li> <li>LF = 48 LQFP (7 mm x 7 mm)</li> </ul> |
| CC    | Maximum CPU frequency (MHz) | • 4 = 48 MHz                                                                                                                                             |
| N     | Packaging type              | <ul><li>R = Tape and reel</li><li>(Blank) = Trays</li></ul>                                                                                              |

#### 2.4 Example

This is an example part number:

MKL05Z8VLC4

# 3 Terminology and guidelines

## 3.1 Definition: Operating requirement

An *operating requirement* is a specified value or range of values for a technical characteristic that you must guarantee during operation to avoid incorrect operation and possibly decreasing the useful life of the chip.

## **3.1.1 Example**

This is an example of an operating requirement, which you must meet for the accompanying operating behaviors to be guaranteed:

| Symbol   | Description               | Min. | Max. | Unit |
|----------|---------------------------|------|------|------|
| $V_{DD}$ | 1.0 V core supply voltage | 0.9  | 1.1  | V    |

## 3.2 Definition: Operating behavior

An *operating behavior* is a specified value or range of values for a technical characteristic that are guaranteed during operation if you meet the operating requirements and any other specified conditions.

#### 3.2.1 Example

This is an example of an operating behavior, which is guaranteed if you meet the accompanying operating requirements:

| Symbol          | Description                                  | Min. | Max. | Unit |
|-----------------|----------------------------------------------|------|------|------|
| I <sub>WP</sub> | Digital I/O weak pullup/<br>pulldown current | 10   | 130  | μΑ   |

#### 3.3 Definition: Attribute

An *attribute* is a specified value or range of values for a technical characteristic that are guaranteed, regardless of whether you meet the operating requirements.

#### 3.3.1 Example

This is an example of an attribute:

| Symbol | Description                     | Min. | Max. | Unit |
|--------|---------------------------------|------|------|------|
| CIN_D  | Input capacitance: digital pins | _    | 7    | pF   |

## 3.4 Definition: Rating

A *rating* is a minimum or maximum value of a technical characteristic that, if exceeded, may cause permanent chip failure:

- Operating ratings apply during operation of the chip.
- Handling ratings apply when the chip is not powered.

#### **3.4.1 Example**

This is an example of an operating rating:

| Symbol   | Description               | Min. | Max. | Unit |
|----------|---------------------------|------|------|------|
| $V_{DD}$ | 1.0 V core supply voltage | -0.3 | 1.2  | V    |

## 3.5 Result of exceeding a rating



## 3.6 Relationship between ratings and operating requirements



## 3.7 Guidelines for ratings and operating requirements

Follow these guidelines for ratings and operating requirements:

- Never exceed any of the chip's ratings.
- During normal operation, don't exceed any of the chip's operating requirements.
- If you must exceed an operating requirement at times other than during normal operation (for example, during power sequencing), limit the duration as much as possible.

## 3.8 Definition: Typical value

A typical value is a specified value for a technical characteristic that:

- Lies within the range of values specified by the operating behavior
- Given the typical manufacturing process, is representative of that characteristic during operation when you meet the typical-value conditions or other specified conditions

Typical values are provided as design guidelines and are neither tested nor guaranteed.

#### 3.8.1 **Example 1**

This is an example of an operating behavior that includes a typical value:

| Symbol          | Description                              | Min. | Тур. | Max. | Unit |
|-----------------|------------------------------------------|------|------|------|------|
| I <sub>WP</sub> | Digital I/O weak pullup/pulldown current | 10   | 70   | 130  | μΑ   |

## 3.8.2 **Example 2**

This is an example of a chart that shows typical values for various voltage and temperature conditions:



## 3.9 Typical Value Conditions

Typical values assume you meet the following conditions (or other conditions as specified):

| Symbol         | Description          | Value | Unit |
|----------------|----------------------|-------|------|
| T <sub>A</sub> | Ambient temperature  | 25    | °C   |
| $V_{DD}$       | 3.3 V supply voltage | 3.3   | V    |

# 4 Ratings

## 4.1 Thermal handling ratings

| Symbol           | Description                   | Min.        | Max. | Unit | Notes |
|------------------|-------------------------------|-------------|------|------|-------|
| T <sub>STG</sub> | Storage temperature           | <b>-</b> 55 | 150  | °C   | 1     |
| T <sub>SDR</sub> | Solder temperature, lead-free | _           | 260  | °C   | 2     |

<sup>1.</sup> Determined according to JEDEC Standard JESD22-A103, High Temperature Storage Life.

<sup>2.</sup> Determined according to IPC/JEDEC Standard J-STD-020, Moisture/Reflow Sensitivity Classification for Nonhermetic Solid State Surface Mount Devices.

## 4.2 Moisture handling ratings

| Symbol | Description                | Min. | Max. | Unit | Notes |
|--------|----------------------------|------|------|------|-------|
| MSL    | Moisture sensitivity level | _    | 3    | _    | 1     |

Determined according to IPC/JEDEC Standard J-STD-020, Moisture/Reflow Sensitivity Classification for Nonhermetic Solid State Surface Mount Devices.

## 4.3 ESD handling ratings

| Symbol           | Description                                           | Min.  | Max.  | Unit | Notes |
|------------------|-------------------------------------------------------|-------|-------|------|-------|
| V <sub>HBM</sub> | Electrostatic discharge voltage, human body model     | -2000 | +2000 | V    | 1     |
| V <sub>CDM</sub> | Electrostatic discharge voltage, charged-device model | -500  | +500  | V    | 2     |
| I <sub>LAT</sub> | Latch-up current at ambient temperature of 105°C      | -100  | +100  | mA   |       |

- 1. Determined according to JEDEC Standard JESD22-A114, *Electrostatic Discharge (ESD) Sensitivity Testing Human Body Model (HBM)*.
- 2. Determined according to JEDEC Standard JESD22-C101, Field-Induced Charged-Device Model Test Method for Electrostatic-Discharge-Withstand Thresholds of Microelectronic Components.

## 4.4 Voltage and current operating ratings

| Symbol           | Description                                                               | Min.                  | Max.                  | Unit |
|------------------|---------------------------------------------------------------------------|-----------------------|-----------------------|------|
| $V_{DD}$         | Digital supply voltage                                                    | -0.3                  | 3.8                   | V    |
| I <sub>DD</sub>  | Digital supply current                                                    | _                     | 120                   | mA   |
| $V_{DIO}$        | Digital pin input voltage (except RESET)                                  | -0.3                  | V <sub>DD</sub> + 0.3 | V    |
| V <sub>AIO</sub> | Analog pins <sup>1</sup> and RESET pin input voltage                      | -0.3                  | V <sub>DD</sub> + 0.3 | V    |
| I <sub>D</sub>   | Instantaneous maximum current single pin limit (applies to all port pins) | <del>-</del> 25       | 25                    | mA   |
| $V_{DDA}$        | Analog supply voltage                                                     | V <sub>DD</sub> – 0.3 | V <sub>DD</sub> + 0.3 | V    |

<sup>1.</sup> Analog pins are defined as pins that do not have an associated general purpose I/O port function.

### 5 General

#### 5.1 AC electrical characteristics

Unless otherwise specified, propagation delays are measured from the 50% to the 50% point, and rise and fall times are measured at the 20% and 80% points, as shown in the following figure.



Figure 1. Input signal measurement reference

All digital I/O switching characteristics, unless otherwise specified, assume:

- 1. output pins
  - have  $C_L=30pF$  loads,
  - are slew rate disabled, and
  - are normal drive strength

## 5.2 Nonswitching electrical specifications

#### 5.2.1 Voltage and current operating requirements

Table 1. Voltage and current operating requirements

| Symbol                             | Description                                               | Min.                 | Max.                 | Unit | Notes |
|------------------------------------|-----------------------------------------------------------|----------------------|----------------------|------|-------|
| V <sub>DD</sub>                    | Supply voltage                                            | 1.71                 | 3.6                  | V    |       |
| V <sub>DDA</sub>                   | Analog supply voltage                                     | 1.71                 | 3.6                  | V    |       |
| $V_{DD} - V_{DDA}$                 | V <sub>DD</sub> -to-V <sub>DDA</sub> differential voltage | -0.1                 | 0.1                  | V    |       |
| V <sub>SS</sub> – V <sub>SSA</sub> | V <sub>SS</sub> -to-V <sub>SSA</sub> differential voltage | -0.1                 | 0.1                  | V    |       |
| V <sub>IH</sub>                    | Input high voltage                                        |                      |                      |      |       |
|                                    | • 2.7 V ≤ V <sub>DD</sub> ≤ 3.6 V                         | $0.7 \times V_{DD}$  | _                    | V    |       |
|                                    | • 1.7 V ≤ V <sub>DD</sub> ≤ 2.7 V                         | $0.75 \times V_{DD}$ | _                    | V    |       |
| V <sub>IL</sub>                    | Input low voltage                                         |                      |                      |      |       |
|                                    | • $2.7 \text{ V} \le \text{V}_{DD} \le 3.6 \text{ V}$     | _                    | $0.35 \times V_{DD}$ | V    |       |
|                                    | • 1.7 V ≤ V <sub>DD</sub> ≤ 2.7 V                         | _                    | $0.3 \times V_{DD}$  | V    |       |
| V <sub>HYS</sub>                   | Input hysteresis                                          | $0.06 \times V_{DD}$ | _                    | V    |       |

Table 1. Voltage and current operating requirements (continued)

| Symbol              | Description                                                                                                                                                  | Min. | Max. | Unit | Notes |
|---------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|------|-------|
| I <sub>ICIO</sub>   | I/O pin DC injection current — single pin                                                                                                                    |      |      |      | 1     |
|                     | <ul> <li>V<sub>IN</sub> &lt; V<sub>SS</sub>-0.3V (Negative current injection)</li> </ul>                                                                     |      |      | mA   |       |
|                     | • V <sub>IN</sub> > V <sub>DD</sub> +0.3V (Positive current injection)                                                                                       | -3   | _    |      |       |
|                     |                                                                                                                                                              | _    | +3   |      |       |
| I <sub>ICcont</sub> | Contiguous pin DC injection current —regional limit, includes sum of negative injection currents or sum of positive injection currents of 16 contiguous pins |      |      |      |       |
|                     | Negative current injection                                                                                                                                   | -25  | _    | mA   |       |
|                     | Positive current injection                                                                                                                                   | _    | +25  |      |       |
| V <sub>RAM</sub>    | V <sub>DD</sub> voltage required to retain RAM                                                                                                               | 1.2  | _    | V    |       |

<sup>1.</sup> All analog pins are internally clamped to V<sub>SS</sub> and V<sub>DD</sub> through ESD protection diodes. If V<sub>IN</sub> is greater than V<sub>AIO\_MIN</sub> (=V<sub>SS</sub>-0.3V) and V<sub>IN</sub> is less than V<sub>AIO\_MAX</sub>(=V<sub>DD</sub>+0.3V) is observed, then there is no need to provide current limiting resistors at the pads. If these limits cannot be observed then a current limiting resistor is required. The negative DC injection current limiting resistor is calculated as R=(V<sub>AIO\_MIN</sub>-V<sub>IN</sub>)/II<sub>IC</sub>I. The positive injection current limiting resistor is calculated as R=(V<sub>IN</sub>-V<sub>AIO\_MAX</sub>)/II<sub>IC</sub>I. Select the larger of these two calculated resistances.

## 5.2.2 LVD and POR operating requirements

Table 2. V<sub>DD</sub> supply LVD and POR operating requirements

| Symbol            | Description                                                 | Min. | Тур. | Max. | Unit | Notes |
|-------------------|-------------------------------------------------------------|------|------|------|------|-------|
| V <sub>POR</sub>  | Falling V <sub>DD</sub> POR detect voltage                  | 0.8  | 1.1  | 1.5  | V    |       |
| $V_{LVDH}$        | Falling low-voltage detect threshold — high range (LVDV=01) | 2.48 | 2.56 | 2.64 | V    |       |
|                   | Low-voltage warning thresholds — high range                 |      |      |      |      | 1     |
| $V_{LVW1H}$       | Level 1 falling (LVWV=00)                                   | 2.62 | 2.70 | 2.78 | V    |       |
| $V_{LVW2H}$       | Level 2 falling (LVWV=01)                                   | 2.72 | 2.80 | 2.88 | V    |       |
| $V_{LVW3H}$       | <ul> <li>Level 3 falling (LVWV=10)</li> </ul>               | 2.82 | 2.90 | 2.98 | V    |       |
| $V_{LVW4H}$       | Level 4 falling (LVWV=11)                                   | 2.92 | 3.00 | 3.08 | V    |       |
| V <sub>HYSH</sub> | Low-voltage inhibit reset/recover hysteresis — high range   | _    | ±60  | _    | mV   |       |
| $V_{LVDL}$        | Falling low-voltage detect threshold — low range (LVDV=00)  | 1.54 | 1.60 | 1.66 | V    |       |
|                   | Low-voltage warning thresholds — low range                  |      |      |      |      | 1     |
| $V_{LVW1L}$       | Level 1 falling (LVWV=00)                                   | 1.74 | 1.80 | 1.86 | V    |       |
| $V_{LVW2L}$       | Level 2 falling (LVWV=01)                                   | 1.84 | 1.90 | 1.96 | V    |       |
| $V_{LVW3L}$       | Level 3 falling (LVWV=10)                                   | 1.94 | 2.00 | 2.06 | V    |       |
| $V_{LVW4L}$       | Level 4 falling (LVWV=11)                                   | 2.04 | 2.10 | 2.16 | V    |       |
| V <sub>HYSL</sub> | Low-voltage inhibit reset/recover hysteresis — low range    | _    | ±40  | _    | mV   |       |

Table 2. V<sub>DD</sub> supply LVD and POR operating requirements (continued)

| Symbol           | Description                                            | Min. | Тур. | Max. | Unit | Notes |
|------------------|--------------------------------------------------------|------|------|------|------|-------|
| $V_{BG}$         | Bandgap voltage reference                              | 0.97 | 1.00 | 1.03 | V    |       |
| t <sub>LPO</sub> | Internal low power oscillator period — factory trimmed | 900  | 1000 | 1100 | μs   |       |

1. Rising thresholds are falling threshold + hysteresis voltage

#### 5.2.3 Voltage and current operating behaviors

Table 3. Voltage and current operating behaviors

| Symbol           | Description                                                                              | Min.                  | Max.  | Unit | Notes |
|------------------|------------------------------------------------------------------------------------------|-----------------------|-------|------|-------|
| V <sub>OH</sub>  | Output high voltage — Normal drive pad                                                   |                       |       |      | 1     |
|                  | • $2.7 \text{ V} \le \text{V}_{DD} \le 3.6 \text{ V}, \text{I}_{OH} = -5 \text{ mA}$     | $V_{DD} - 0.5$        | _     | V    |       |
|                  | • 1.71 V $\leq$ V <sub>DD</sub> $\leq$ 2.7 V, I <sub>OH</sub> = -1.5 mA                  | V <sub>DD</sub> – 0.5 | _     | V    |       |
| V <sub>OH</sub>  | Output high voltage — High drive pad                                                     |                       |       |      | 1     |
|                  | • $2.7 \text{ V} \le \text{V}_{DD} \le 3.6 \text{ V}$ , $\text{I}_{OH} = -18 \text{ mA}$ | V <sub>DD</sub> – 0.5 | _     | V    |       |
|                  | • 1.71 V $\leq$ V <sub>DD</sub> $\leq$ 2.7 V, I <sub>OH</sub> = -6 mA                    | V <sub>DD</sub> – 0.5 | _     | V    |       |
| I <sub>OHT</sub> | Output high current total for all ports                                                  | _                     | 100   | mA   |       |
| V <sub>OL</sub>  | Output low voltage — Normal drive pad                                                    |                       |       |      | 1     |
|                  | • $2.7 \text{ V} \le \text{V}_{DD} \le 3.6 \text{ V}, \text{I}_{OL} = 5 \text{ mA}$      | _                     | 0.5   | V    |       |
|                  | • $1.71 \text{ V} \le \text{V}_{DD} \le 2.7 \text{ V}, \text{I}_{OL} = 1.5 \text{ mA}$   | _                     | 0.5   | V    |       |
| V <sub>OL</sub>  | Output low voltage — High drive pad                                                      |                       |       |      | 1     |
|                  | • $2.7 \text{ V} \le \text{V}_{DD} \le 3.6 \text{ V}$ , $\text{I}_{OL} = 18 \text{ mA}$  | _                     | 0.5   | V    |       |
|                  | • 1.71 V $\leq$ V <sub>DD</sub> $\leq$ 2.7 V, I <sub>OL</sub> = 6 mA                     | _                     | 0.5   | V    |       |
| I <sub>OLT</sub> | Output low current total for all ports                                                   | _                     | 100   | mA   |       |
| I <sub>IN</sub>  | Input leakage current (per pin) for full temperature range                               | _                     | 1     | μΑ   | 2     |
| I <sub>IN</sub>  | Input leakage current (per pin) at 25 °C                                                 | _                     | 0.025 | μΑ   | 2     |
| I <sub>IN</sub>  | Input leakage current (total all pins) for full temperature range                        | _                     | 41    | μA   | 2     |
| l <sub>OZ</sub>  | Hi-Z (off-state) leakage current (per pin)                                               | _                     | 1     | μΑ   |       |
| R <sub>PU</sub>  | Internal pullup resistors                                                                | 20                    | 50    | kΩ   | 3     |

<sup>1.</sup> PTA12, PTA13, PTB0 and PTB1 I/O have both high drive and normal drive capability selected by the associated PTx\_PCRn[DSE] control bit. All other GPIOs are normal drive only.

<sup>2.</sup> Measured at  $V_{DD} = 3.6 \text{ V}$ 

<sup>3.</sup> Measured at  $V_{DD}$  supply voltage =  $V_{DD}$  min and Vinput =  $V_{SS}$ 

## 5.2.4 Power mode transition operating behaviors

All specifications except  $t_{POR}$  and VLLSx $\rightarrow$ RUN recovery times in the following table assume this clock configuration:

- CPU and system clocks = 48 MHz
- Bus and flash clock = 24 MHz
- FEI clock mode

Table 4. Power mode transition operating behaviors

| Symbol           | Description                                                                                                                                                       | Min. | Тур. | Max. | Unit | Notes |
|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|------|------|-------|
| t <sub>POR</sub> | After a POR event, amount of time from the point $V_{DD}$ reaches 1.8 V to execution of the first instruction across the operating temperature range of the chip. | _    | _    | 300  | μs   |       |
|                  | • VLLS0 → RUN                                                                                                                                                     | _    | 95   | 115  | μs   |       |
|                  | • VLLS1 → RUN                                                                                                                                                     | _    | 93   | 115  | μs   |       |
|                  | • VLLS3 → RUN                                                                                                                                                     | _    | 42   | 53   | μs   |       |
|                  | • LLS → RUN                                                                                                                                                       | _    | 4    | 4.6  | μs   |       |
|                  | VLPS → RUN                                                                                                                                                        | _    | 4    | 4.4  | μs   |       |
|                  | • STOP → RUN                                                                                                                                                      | _    | 4    | 4.4  | μs   |       |

#### 5.2.5 Power consumption operating behaviors

Table 5. Power consumption operating behaviors

| Symbol                | Description                                                                                                                                    | Min. | Тур. | Max.     | Unit | Notes |
|-----------------------|------------------------------------------------------------------------------------------------------------------------------------------------|------|------|----------|------|-------|
| I <sub>DDA</sub>      | Analog supply current                                                                                                                          | _    | _    | See note | mA   | 1     |
| I <sub>DD_RUNCO</sub> | Run mode current in compute operation - 48 MHz core / 24 MHz flash / bus clock disabled, code of while(1) loop executing from flash • at 3.0 V | _    | 4.1  | 5.2      | mA   | 2     |
| I <sub>DD_RUN</sub>   | Run mode current - 48 MHz core / 24 MHz bus and flash, all peripheral clocks disabled, code of while(1) loop executing from flash  • at 3.0 V  | _    | 4.9  | 5.6      | mA   | 2     |

Table 5. Power consumption operating behaviors (continued)

| Symbol                 | Description                                                                                                                                                                | Min. | Тур.   | Max.   | Unit  | Notes |
|------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|--------|--------|-------|-------|
| I <sub>DD_RUN</sub>    | Run mode current - 48 MHz core / 24 MHz bus<br>and flash, all peripheral clocks enabled, code of<br>while(1) loop executing from flash                                     |      |        |        |       | 2, 3  |
|                        | • at 3.0 V                                                                                                                                                                 |      | 5.0    |        |       |       |
|                        | • at 25 °C                                                                                                                                                                 | _    | 5.6    | 6.8    | mA    |       |
|                        | • at 125 °C                                                                                                                                                                | _    | 6      | 7.2    | mA    |       |
| I <sub>DD_WAIT</sub>   | Wait mode current - core disabled / 48 MHz<br>system / 24 MHz bus / flash disabled (flash doze<br>enabled), all peripheral clocks disabled<br>• at 3.0 V                   |      | 3.0    | 4.2    | mA    | 2     |
|                        |                                                                                                                                                                            |      | 0.0    | 7.2    | 1117. |       |
| I <sub>DD_WAIT</sub>   | Wait mode current - core disabled / 24 MHz<br>system / 24 MHz bus / flash disabled (flash doze<br>enabled), all peripheral clocks disabled<br>• at 3.0 V                   | _    | 2.4    | 3.36   | mA    | 2     |
| I <sub>DD_PSTOP2</sub> | Stop mode current with partial stop 2 clocking                                                                                                                             |      |        |        |       | 2     |
| -DD_PS1OP2             | option - core and system disabled / 10.5 MHz bus  • at 3.0 V                                                                                                               | _    | 2.25   | 3.38   | mA    | _     |
|                        |                                                                                                                                                                            | _    | 2.25   | 3.30   | ША    |       |
| I <sub>DD_VLPRCO</sub> | Very-low-power run mode current in compute operation - 4 MHz core / 0.8 MHz flash / bus clock disabled, code of while(1) loop executing from flash  • at 3.0 V             | _    | 182    | 522    | μА    | 4     |
| I <sub>DD_VLPR</sub>   | Very-low-power run mode current - 4 MHz core / 0.8 MHz bus and flash, all peripheral clocks disabled, code of while(1) loop executing from flash • at 3.0 V                | _    | 213.33 | 577.8  | μА    | 4     |
| I <sub>DD_VLPR</sub>   | Very-low-power run mode current - 4 MHz core / 0.8 MHz bus and flash, all peripheral clocks enabled, code of while(1) loop executing from flash • at 3.0 V                 | _    | 242.8  | 631.8  | μА    | 3, 4  |
| I <sub>DD_VLPW</sub>   | Very-low-power wait mode current - core<br>disabled / 4 MHz system / 0.8 MHz bus / flash<br>disabled (flash doze enabled), all peripheral<br>clocks disabled<br>• at 3.0 V | _    | 106.1  | 399.42 | μА    | 4     |

Table 5. Power consumption operating behaviors (continued)

| Symbol                | Description                                      | Min. | Тур.        | Max.    | Unit  | Notes |
|-----------------------|--------------------------------------------------|------|-------------|---------|-------|-------|
| I <sub>DD_STOP</sub>  | Stop mode current                                |      |             |         |       |       |
|                       | • at 3.0 V                                       |      |             |         |       |       |
|                       | • at 25 °C                                       | _    | 273         | 441     |       |       |
|                       | • at 50 °C                                       | _    | 281.2       | 620     | μΑ    |       |
|                       | • at 70 °C                                       | _    | 301.6       | 647.64  |       |       |
|                       | • at 85 °C                                       | _    | 331         | 710.64  |       |       |
|                       | • at 105 °C                                      | _    | 406.6       | 1001.84 |       |       |
| I <sub>DD_VLPS</sub>  | Very-low-power stop mode current  • at 3.0 V     |      |             |         |       |       |
|                       | • at 25 °C                                       | _    | 3.08        | 16.01   |       |       |
|                       | • at 50 °C                                       | _    | 5.46        | 34.73   | μA    |       |
|                       | • at 70 °C                                       | _    | 12.08       | 46.73   | F., . |       |
|                       | • at 85 °C                                       | _    | 22.89       | 77.37   |       |       |
|                       | • at 105 °C                                      | _    | 53.24       | 190.28  |       |       |
| I <sub>DD_LLS</sub>   | Low-leakage stop mode current  • at 3.0 V        |      |             |         |       |       |
|                       | • at 25 °C                                       |      | 1.7         | 3.69    |       |       |
|                       | • at 50 °C                                       |      |             | 22      |       |       |
|                       | • at 70 °C                                       |      | 3           | 28.19   | μA    |       |
|                       | • at 85 °C                                       |      | 5.8<br>10.4 | 40.29   |       |       |
|                       | • at 105 °C                                      |      | 24          | 65.5    |       |       |
| I <sub>DD_VLLS3</sub> | Very-low-leakage stop mode 3 current • at 3.0 V  |      |             |         | μΑ    |       |
|                       | • at 25 °C                                       |      |             |         |       |       |
|                       | • at 50 °C                                       | _    | 1.3         | 3       |       |       |
|                       | • at 70 °C                                       | _    | 2.3         | 11.04   |       |       |
|                       | • at 85 °C                                       | _    | 4.4         | 13.68   |       |       |
|                       | • at 105 °C                                      | _    | 8           | 20.14   |       |       |
|                       |                                                  | _    | 18.6        | 37.82   |       |       |
| I <sub>DD_VLLS1</sub> | Very-low-leakage stop mode 1 current  • at 3.0 V |      |             |         |       |       |
|                       | • at 25°C                                        | _    | 0.78        | 1.6     |       |       |
|                       | at 50°C                                          | _    | 1.5         | 13.61   | μA    |       |
|                       | • at 70°C                                        | _    | 3.3         | 15.59   | F     |       |
|                       | • at 85°C                                        | _    | 6.3         | 16.68   |       |       |
|                       | • at 105°C                                       |      | 15.2        | 26.40   |       |       |

Table 5. Power consumption operating behaviors (continued)

| Symbol                | Description                                                               | Min. | Тур.  | Max.     | Unit | Notes |
|-----------------------|---------------------------------------------------------------------------|------|-------|----------|------|-------|
| I <sub>DD_VLLS0</sub> | Very-low-leakage stop mode 0 current (SMC_STOPCTRL[PORPO] = 0) • at 3.0 V |      |       |          |      |       |
|                       | • at 25 °C                                                                |      |       |          |      |       |
|                       | • at 50 °C                                                                | _    | 449.6 | 959.2    | nA   |       |
|                       | • at 70 °C                                                                | _    | 1200  | 12155.08 |      |       |
|                       | • at 85 °C                                                                | _    | 2900  | 15323.29 |      |       |
|                       | • at 105 °C                                                               | _    | 5900  | 16384.55 |      |       |
|                       |                                                                           | _    | 14800 | 26773.45 |      |       |
| I <sub>DD_VLLS0</sub> | Very-low-leakage stop mode 0 current (SMC_STOPCTRL[PORPO] = 1) • at 3.0 V |      |       |          |      | 5     |
|                       | • at 25 °C                                                                |      |       |          |      |       |
|                       | • at 50 °C                                                                | _    | 221.7 | 894.24   | nA   |       |
|                       | • at 70 °C                                                                | _    | 1000  | 3784.55  |      |       |
|                       | • at 85 °C                                                                | _    | 2600  | 12018.39 |      |       |
|                       | • at 105 °C                                                               | _    | 5600  | 18722.23 |      |       |
|                       |                                                                           | _    | 14400 | 24665.06 |      |       |

<sup>1.</sup> The analog supply current is the sum of the active or disabled current for each of the analog modules on the device. See each module's specification for its supply current.

Table 6. Low power mode peripheral adders — typical value

| Symbol                    | Description                                                                                                |     | Temperature (°C) |     |     |     |     | Unit |
|---------------------------|------------------------------------------------------------------------------------------------------------|-----|------------------|-----|-----|-----|-----|------|
|                           |                                                                                                            | -40 | 25               | 50  | 70  | 85  | 105 |      |
| I <sub>IREFSTEN4MHz</sub> | 4 MHz internal reference clock (IRC) adder. Measured by entering STOP or VLPS mode with 4 MHz IRC enabled. | 56  | 56               | 56  | 56  | 56  | 56  | μΑ   |
| IREFSTEN32KHz             | 32 kHz internal reference clock (IRC) adder. Measured by entering STOP mode with the 32 kHz IRC enabled.   | 52  | 52               | 52  | 52  | 52  | 52  | μΑ   |
| I <sub>EREFSTEN4MHz</sub> | External 4 MHz crystal clock adder.  Measured by entering STOP or VLPS mode with the crystal enabled.      | 206 | 228              | 237 | 245 | 251 | 258 | uA   |

<sup>2.</sup> MCG configured for FEI mode.

<sup>3.</sup> Incremental current consumption from peripheral activity is not included.

<sup>4.</sup> MCG configured for BLPI mode.

<sup>5.</sup> No brownout

Table 6. Low power mode peripheral adders — typical value (continued)

| Symbol                     | Description                                                                                                                                                                                                                                                                            | -         | •         | Tempera   | ature (°C | ;)  |     | Unit |
|----------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|-----------|-----------|-----------|-----|-----|------|
|                            |                                                                                                                                                                                                                                                                                        | -40       | 25        | 50        | 70        | 85  | 105 |      |
| I <sub>EREFSTEN32KHz</sub> | External 32 kHz crystal clock adder by means of the OSC0_CR[EREFSTEN and EREFSTEN] bits. Measured by entering all modes with the crystal enabled.                                                                                                                                      |           |           |           |           |     |     |      |
|                            | VLLS1                                                                                                                                                                                                                                                                                  | 440       | 490       | 540       | 560       | 570 | 580 |      |
|                            | VLLS3                                                                                                                                                                                                                                                                                  | 440       | 490       | 540       | 560       | 570 | 580 |      |
|                            | LLS                                                                                                                                                                                                                                                                                    | 490       | 490       | 540       | 560       | 570 | 680 | n    |
|                            | VLPS                                                                                                                                                                                                                                                                                   | 510       | 560       | 560       | 560       | 610 | 680 | 1    |
|                            | STOP                                                                                                                                                                                                                                                                                   |           |           |           |           |     |     |      |
| I <sub>CMP</sub>           | CMP peripheral adder measured by placing the device in VLLS1 mode with CMP enabled using the 6-bit DAC and a single external input for compare. Includes 6-bit DAC power consumption.                                                                                                  | 510<br>22 | 560<br>22 | 560<br>22 | 560<br>22 | 22  | 22  | ļ    |
| I <sub>RTC</sub>           | RTC peripheral adder measured by placing the device in VLLS1 mode with external 32 kHz crystal enabled by means of the RTC_CR[OSCE] bit and the RTC ALARM set for 1 minute. Includes ERCLK32K (32 kHz external crystal) power consumption.                                             | 432       | 357       | 388       | 475       | 532 | 810 | n    |
| I <sub>UART</sub>          | UART peripheral adder measured by placing the device in STOP or VLPS mode with selected clock source waiting for RX data at 115200 baud rate. Includes selected clock source power consumption.  MCGIRCLK (4 MHz internal reference clock)                                             | 66        | 66        | 66        | 66        | 66  | 66  | μ    |
|                            | OSCERCLK (4 MHz external crystal)                                                                                                                                                                                                                                                      | 214       | 237       | 246       | 254       | 260 | 268 |      |
| I <sub>TPM</sub>           | TPM peripheral adder measured by placing the device in STOP or VLPS mode with selected clock source configured for output compare generating 100 Hz clock signal. No load is placed on the I/O generating the clock signal. Includes selected clock source and I/O switching currents. |           |           |           |           |     |     | μ    |
|                            | MCGIRCLK (4 MHz internal reference clock)                                                                                                                                                                                                                                              | 86        | 86        | 86        | 86        | 86  | 86  |      |
|                            | OSCERCLK (4 MHz external crystal)                                                                                                                                                                                                                                                      | 235       | 256       | 265       | 274       | 280 | 287 |      |
| I <sub>BG</sub>            | Bandgap adder when BGEN bit is set and device is placed in VLPx, LLS, or VLLSx mode.                                                                                                                                                                                                   | 45        | 45        | 45        | 45        | 45  | 45  | μ    |

#### General

Table 6. Low power mode peripheral adders — typical value (continued)

| Symbol           | Description                                                                                                                                                                                                                      | Temperature (°C) |     |     |     |     |     | Unit |
|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|-----|-----|-----|-----|-----|------|
|                  |                                                                                                                                                                                                                                  | -40              | 25  | 50  | 70  | 85  | 105 |      |
| I <sub>ADC</sub> | ADC peripheral adder combining the measured values at V <sub>DD</sub> and V <sub>DDA</sub> by placing the device in STOP or VLPS mode. ADC is configured for low power mode using the internal clock and continuous conversions. | 366              | 366 | 366 | 366 | 366 | 366 | μА   |

#### 5.2.5.1 Diagram: Typical IDD\_RUN operating behavior

The following data was measured under these conditions:

- MCG in FBE for run mode, and BLPE for VLPR mode
- No GPIOs toggled
- Code execution from flash with cache enabled
- For the ALLOFF curve, all peripheral clocks are disabled except FTFA



Figure 2. Run mode supply current vs. core frequency

#### General



Figure 3. VLPR mode current vs. core frequency

## 5.2.6 Designing with radiated emissions in mind

To find application notes that provide guidance on designing your system to minimize interference from radiated emissions:

- 1. Go to www.freescale.com.
- 2. Perform a keyword search for "EMC design."

## 5.2.7 Capacitance attributes

Table 7. Capacitance attributes

| Symbol            | Description                     | Min. | Max. | Unit |
|-------------------|---------------------------------|------|------|------|
| C <sub>IN_A</sub> | Input capacitance: analog pins  | _    | 7    | pF   |
| C <sub>IN_D</sub> | Input capacitance: digital pins | _    | 7    | pF   |

# 5.3 Switching specifications

## 5.3.1 Device clock specifications

| Symbol                       | Description                                                                                     | Min. | Max. | Unit | Notes |
|------------------------------|-------------------------------------------------------------------------------------------------|------|------|------|-------|
|                              | Normal run mod                                                                                  | e    | •    | •    | •     |
| f <sub>SYS</sub>             | System and core clock                                                                           | _    | 48   | MHz  |       |
| f <sub>BUS</sub>             | Bus clock                                                                                       | _    | 24   | MHz  |       |
| f <sub>FLASH</sub>           | Flash clock                                                                                     | _    | 24   | MHz  |       |
| f <sub>LPTMR</sub>           | LPTMR clock                                                                                     | _    | 24   | MHz  |       |
|                              | VLPR mode <sup>1</sup>                                                                          |      |      |      |       |
| f <sub>SYS</sub>             | System and core clock                                                                           | _    | 4    | MHz  |       |
| f <sub>BUS</sub>             | Bus clock                                                                                       | _    | 1    | MHz  |       |
| f <sub>FLASH</sub>           | Flash clock                                                                                     | _    | 1    | MHz  |       |
| f <sub>LPTMR</sub>           | LPTMR clock                                                                                     | _    | 24   | MHz  |       |
| f <sub>ERCLK</sub>           | External reference clock                                                                        | _    | 16   | MHz  |       |
| f <sub>LPTMR_pin</sub>       | LPTMR clock                                                                                     | _    | 24   | MHz  |       |
| f <sub>LPTMR_ERCL</sub><br>K | LPTMR external reference clock                                                                  | _    | 16   | MHz  |       |
| f <sub>osc_hi_2</sub>        | Oscillator crystal or resonator frequency — high frequency mode (high range) (MCG_C2[RANGE]=1x) | _    | 16   | MHz  |       |
| f <sub>TPM</sub>             | TPM asynchronous clock                                                                          | _    | 8    | MHz  |       |
| f <sub>UART0</sub>           | UART0 asynchronous clock                                                                        | _    | 8    | MHz  |       |

<sup>1.</sup> The frequency limitations in VLPR mode here override any frequency specification listed in the timing specification for any other module.

### 5.3.2 General Switching Specifications

These general purpose specifications apply to all signals configured for GPIO, UART, and I<sup>2</sup>C signals.

| Symbol | Description                                                                        | Min. | Max. | Unit             | Notes |
|--------|------------------------------------------------------------------------------------|------|------|------------------|-------|
|        | GPIO pin interrupt pulse width (digital glitch filter disabled) — Synchronous path | 1.5  | _    | Bus clock cycles | 1     |
|        | External RESET and NMI pin interrupt pulse width — Asynchronous path               | 100  | _    | ns               | 2     |
|        | GPIO pin interrupt pulse width — Asynchronous path                                 | 16   | _    | ns               | 2     |
|        | Port rise and fall time                                                            |      |      |                  | 3     |
|        |                                                                                    | _    | 36   | ns               |       |

#### General

- 1. The greater synchronous and asynchronous timing must be met.
- 2. This is the shrtest pulse that is guaranteed to be recognized.
- 3. 75 pF load

## 5.4 Thermal specifications

## 5.4.1 Thermal operating requirements

Table 8. Thermal operating requirements

| Symbol         | Description              | Min. | Max. | Unit |
|----------------|--------------------------|------|------|------|
| $T_J$          | Die junction temperature | -40  | 125  | °C   |
| T <sub>A</sub> | Ambient temperature      | -40  | 105  | °C   |

#### 5.4.2 Thermal attributes

Table 9. Thermal attributes

| Board type        | Symbol            | Description                                                                                     | 48<br>LQFP | 32<br>LQFP | 32 QFN | 24 QFN | Unit | Notes |
|-------------------|-------------------|-------------------------------------------------------------------------------------------------|------------|------------|--------|--------|------|-------|
| Single-layer (1S) | R <sub>θJA</sub>  | Thermal resistance, junction to ambient (natural convection)                                    | 82         | 88         | 97     | 110    | °C/W | 1     |
| Four-layer (2s2p) | $R_{\theta JA}$   | Thermal resistance, junction to ambient (natural convection)                                    | 58         | 59         | 34     | 42     | °C/W |       |
| Single-layer (1S) | R <sub>θJMA</sub> | Thermal resistance, junction to ambient (200 ft./min. air speed)                                | 70         | 74         | 81     | 92     | °C/W |       |
| Four-layer (2s2p) | R <sub>θJMA</sub> | Thermal resistance, junction to ambient (200 ft./min. air speed)                                | 52         | 52         | 28     | 36     | °C/W |       |
| <u>—</u>          | $R_{\theta JB}$   | Thermal resistance, junction to board                                                           | 36         | 35         | 13     | 18     | °C/W | 2     |
| _                 | R <sub>θJC</sub>  | Thermal resistance, junction to case                                                            | 27         | 26         | 2.3    | 3.7    | °C/W | 3     |
| _                 | $\Psi_{ m JT}$    | Thermal characterization parameter, junction to package top outside center (natural convection) | 8          | 8          | 8      | 10     | °C/W | 4     |

<sup>1.</sup> Determined according to JEDEC Standard JESD51-2, Integrated Circuits Thermal Test Method Environmental Conditions—Natural Convection (Still Air), or EIA/JEDEC Standard JESD51-6, Integrated Circuit Thermal Test Method Environmental Conditions—Forced Convection (Moving Air).

<sup>2.</sup> Determined according to JEDEC Standard JESD51-8, Integrated Circuit Thermal Test Method Environmental Conditions —Junction-to-Board.

- 3. Determined according to Method 1012.1 of MIL-STD 883, *Test Method Standard, Microcircuits*, with the cold plate temperature used for the case temperature. The value includes the thermal resistance of the interface material between the top of the package and the cold plate.
- 4. Determined according to JEDEC Standard JESD51-2, Integrated Circuits Thermal Test Method Environmental Conditions—Natural Convection (Still Air).

## 6 Peripheral operating requirements and behaviors

#### 6.1 Core modules

#### 6.1.1 SWD Electricals

Table 10. SWD full voltage range electricals

| Symbol | Description                                     | Min. | Max. | Unit |
|--------|-------------------------------------------------|------|------|------|
|        | Operating voltage                               | 1.71 | 3.6  | V    |
| J1     | SWD_CLK frequency of operation                  |      |      |      |
|        | Serial wire debug                               | 0    | 25   | MHz  |
| J2     | SWD_CLK cycle period                            | 1/J1 | _    | ns   |
| J3     | SWD_CLK clock pulse width                       |      |      |      |
|        | Serial wire debug                               | 20   | _    | ns   |
| J4     | SWD_CLK rise and fall times                     | _    | 3    | ns   |
| J9     | SWD_DIO input data setup time to SWD_CLK rise   | 10   | _    | ns   |
| J10    | SWD_DIO input data hold time after SWD_CLK rise | 0    | _    | ns   |
| J11    | SWD_CLK high to SWD_DIO data valid              | _    | 32   | ns   |
| J12    | SWD_CLK high to SWD_DIO high-Z                  | 5    | _    | ns   |



Figure 4. Serial wire clock input timing



Figure 5. Serial wire data timing

## 6.2 System modules

There are no specifications necessary for the device's system modules.

#### 6.3 Clock modules

## 6.3.1 MCG specifications

Table 11. MCG specifications

| Symbol                  | Description                                                                                                    | Min.  | Тур.      | Max.    | Unit              | Notes |
|-------------------------|----------------------------------------------------------------------------------------------------------------|-------|-----------|---------|-------------------|-------|
| f <sub>ints_ft</sub>    | Internal reference frequency (slow clock) — factory trimmed at nominal V <sub>DD</sub> and 25 °C               | _     | 32.768    | _       | kHz               |       |
| f <sub>ints_t</sub>     | Internal reference frequency (slow clock) — user trimmed                                                       | 31.25 | _         | 39.0625 | kHz               |       |
| $\Delta_{fdco\_res\_t}$ | Resolution of trimmed average DCO output frequency at fixed voltage and temperature — using SCTRIM and SCFTRIM | _     | ± 0.3     | ± 0.6   | %f <sub>dco</sub> | 1     |
| $\Delta f_{dco\_t}$     | Total deviation of trimmed average DCO output frequency over voltage and temperature                           | _     | +0.5/-0.7 | ± 3     | %f <sub>dco</sub> | 1, 2  |

Table 11. MCG specifications (continued)

| Symbol                   | Description                                                 |                                                               | Min.                           | Тур.  | Max.                  | Unit              | Notes |
|--------------------------|-------------------------------------------------------------|---------------------------------------------------------------|--------------------------------|-------|-----------------------|-------------------|-------|
| $\Delta f_{dco\_t}$      |                                                             | rimmed average DCO output<br>ed voltage and temperature       | _                              | ± 0.4 | ± 1.5                 | %f <sub>dco</sub> | 1, 2  |
| f <sub>intf_ft</sub>     |                                                             | frequency (fast clock) —<br>nominal V <sub>DD</sub> and 25 °C | _                              | 4     | _                     | MHz               |       |
| Δf <sub>intf_ft</sub>    | Frequency deviation (fast clock) over te factory trimmed at | _                                                             | +1/-2                          | ± 3   | %f <sub>intf_ft</sub> | 2                 |       |
| f <sub>intf_t</sub>      | Internal reference trimmed at nomina                        | 3                                                             | _                              | 5     | MHz                   |                   |       |
| f <sub>loc_low</sub>     | Loss of external clock minimum frequency — RANGE = 00       |                                                               | (3/5) x<br>f <sub>ints_t</sub> | _     | _                     | kHz               |       |
| f <sub>loc_high</sub>    | Loss of external clo                                        | (16/5) x<br>f <sub>ints_t</sub>                               | _                              | _     | kHz                   |                   |       |
|                          |                                                             | F                                                             | LL                             |       |                       |                   |       |
| f <sub>fII_ref</sub>     | FLL reference freq                                          | uency range                                                   | 31.25                          | _     | 39.0625               | kHz               |       |
| f <sub>dco</sub>         | DCO output frequency range                                  | Low range (DRS = 00)<br>$640 \times f_{fil\_ref}$             | 20                             | 20.97 | 25                    | MHz               | 3, 4  |
|                          |                                                             | Mid range (DRS = 01)<br>$1280 \times f_{fil\_ref}$            | 40                             | 41.94 | 48                    | MHz               |       |
| f <sub>dco_t_DMX32</sub> | DCO output frequency                                        | Low range (DRS = 00)<br>$732 \times f_{fil\_ref}$             | _                              | 23.99 | _                     | MHz               | 5, 6  |
|                          | Mid range (DRS = 01) $1464 \times f_{fil ref}$              |                                                               | _                              | 47.97 | _                     | MHz               |       |
| J <sub>cyc_fll</sub>     | FLL period jitter  • f <sub>VCO</sub> = 48 MI               |                                                               | _                              | 180   | _                     | ps                | 7     |
| t <sub>fll_acquire</sub> |                                                             | cy acquisition time                                           | _                              | _     | 1                     | ms                | 8     |

- This parameter is measured with the internal reference (slow clock) being used as a reference to the FLL (FEI clock mode).
- 2. The deviation is relative to the factory trimmed frequency at nominal V<sub>DD</sub> and 25 °C, f<sub>ints\_ft</sub>.
- 3. These typical values listed are with the slow internal reference clock (FEI) using factory trim and DMX32 = 0.
- The resulting system clock frequencies must not exceed their maximum specified values. The DCO frequency deviation
   (Δf<sub>dco\_t</sub>) over voltage and temperature must be considered.
- 5. These typical values listed are with the slow internal reference clock (FEI) using factory trim and DMX32 = 1.
- 6. The resulting clock frequency must not exceed the maximum specified clock frequency of the device.
- 7. This specification is based on standard deviation (RMS) of period or frequency.
- 8. This specification applies to any time the FLL reference source or reference divider is changed, trim value is changed, DMX32 bit is changed, DRS bits are changed, or changing from FLL disabled (BLPE, BLPI) to FLL enabled (FEI, FEE, FBE, FBI). If a crystal/resonator is being used as the reference, this specification assumes it is already running.

#### 6.3.2 Oscillator electrical specifications

This section provides the electrical characteristics of the module.

# 6.3.2.1 Oscillator DC electrical specifications Table 12. Oscillator DC electrical specifications

| Symbol             | Description                                                | Min. | Тур. | Max. | Unit | Notes |
|--------------------|------------------------------------------------------------|------|------|------|------|-------|
| V <sub>DD</sub>    | Supply voltage                                             | 1.71 | _    | 3.6  | V    |       |
| I <sub>DDOSC</sub> | Supply current — low-power mode (HGO=0)                    |      |      |      |      | 1     |
|                    | • 32 kHz                                                   | _    | 500  | _    | nA   |       |
|                    | • 4 MHz                                                    | _    | 200  | _    | μA   |       |
|                    | • 8 MHz (RANGE=01)                                         | _    | 300  | _    | μA   |       |
|                    | • 16 MHz                                                   | _    | 950  | _    | μA   |       |
|                    | • 24 MHz                                                   | _    | 1.2  | _    | mA   |       |
|                    | • 32 MHz                                                   | _    | 1.5  | _    | mA   |       |
| I <sub>DDOSC</sub> | Supply current — high gain mode (HGO=1)                    |      |      |      |      | 1     |
|                    | • 32 kHz                                                   | _    | 25   | _    | μA   |       |
|                    | • 4 MHz                                                    | _    | 400  | _    | μA   |       |
|                    | • 8 MHz (RANGE=01)                                         | _    | 500  | _    | μA   |       |
|                    | • 16 MHz                                                   | _    | 2.5  | _    | mA   |       |
|                    | • 24 MHz                                                   | _    | 3    | _    | mA   |       |
|                    | • 32 MHz                                                   | _    | 4    | _    | mA   |       |
| C <sub>x</sub>     | EXTAL load capacitance                                     | _    | _    | _    |      | 2, 3  |
| C <sub>y</sub>     | XTAL load capacitance                                      | _    | _    | _    |      | 2, 3  |
| R <sub>F</sub>     | Feedback resistor — low-frequency, low-power mode (HGO=0)  | _    | _    | _    | ΜΩ   | 2, 4  |
|                    | Feedback resistor — low-frequency, high-gain mode (HGO=1)  | _    | 10   | _    | ΜΩ   |       |
|                    | Feedback resistor — high-frequency, low-power mode (HGO=0) | _    | _    | _    | MΩ   |       |
|                    | Feedback resistor — high-frequency, high-gain mode (HGO=1) | _    | 1    | _    | ΜΩ   |       |
| R <sub>S</sub>     | Series resistor — low-frequency, low-power mode (HGO=0)    | _    | _    | _    | kΩ   |       |
|                    | Series resistor — low-frequency, high-gain mode (HGO=1)    | _    | 200  | _    | kΩ   |       |
|                    | Series resistor — high-frequency, low-power mode (HGO=0)   | _    | _    | _    | kΩ   |       |
|                    | Series resistor — high-frequency, high-gain mode (HGO=1)   |      |      |      |      |       |
|                    |                                                            | _    | 0    | _    | kΩ   |       |

Table 12. Oscillator DC electrical specifications (continued)

| Symbol                       | Description                                                                                      | Min. | Тур.            | Max. | Unit | Notes |
|------------------------------|--------------------------------------------------------------------------------------------------|------|-----------------|------|------|-------|
| V <sub>pp</sub> <sup>5</sup> | Peak-to-peak amplitude of oscillation (oscillator mode) — low-frequency, low-power mode (HGO=0)  | _    | 0.6             | _    | V    |       |
|                              | Peak-to-peak amplitude of oscillation (oscillator mode) — low-frequency, high-gain mode (HGO=1)  | _    | V <sub>DD</sub> | _    | V    |       |
|                              | Peak-to-peak amplitude of oscillation (oscillator mode) — high-frequency, low-power mode (HGO=0) | _    | 0.6             | _    | V    |       |
|                              | Peak-to-peak amplitude of oscillation (oscillator mode) — high-frequency, high-gain mode (HGO=1) | _    | V <sub>DD</sub> | _    | V    |       |

- 1.  $V_{DD}$ =3.3 V, Temperature =25 °C
- 2. See crystal or resonator manufacturer's recommendation
- 3.  $C_x$ ,  $C_y$  can be provided by using the integrated capacitors when the low frequency oscillator (RANGE = 00) is used. For all other cases external capacitors must be used.
- 4. When low power mode is selected, R<sub>F</sub> is integrated and must not be attached externally.
- The EXTAL and XTAL pins should only be connected to required oscillator components and must not be connected to any other devices.

# 6.3.2.2 Oscillator frequency specifications Table 13. Oscillator frequency specifications

| Symbol                | Description                                                                                     | Min. | Тур. | Max. | Unit | Notes |
|-----------------------|-------------------------------------------------------------------------------------------------|------|------|------|------|-------|
| f <sub>osc_lo</sub>   | Oscillator crystal or resonator frequency — low frequency mode (MCG_C2[RANGE]=00)               | 32   | _    | 40   | kHz  |       |
| f <sub>osc_hi_1</sub> | Oscillator crystal or resonator frequency — high frequency mode (low range) (MCG_C2[RANGE]=01)  | 3    | _    | 8    | MHz  |       |
| f <sub>osc_hi_2</sub> | Oscillator crystal or resonator frequency — high frequency mode (high range) (MCG_C2[RANGE]=1x) | 8    | _    | 32   | MHz  |       |
| f <sub>ec_extal</sub> | Input clock frequency (external clock mode)                                                     | _    | _    | 48   | MHz  | 1, 2  |
| t <sub>dc_extal</sub> | Input clock duty cycle (external clock mode)                                                    | 40   | 50   | 60   | %    |       |
| t <sub>cst</sub>      | Crystal startup time — 32 kHz low-frequency, low-power mode (HGO=0)                             | _    |      | _    | ms   | 3, 4  |
|                       | Crystal startup time — 32 kHz low-frequency, high-gain mode (HGO=1)                             | _    |      | _    | ms   |       |
|                       | Crystal startup time — 8 MHz high-frequency (MCG_C2[RANGE]=01), low-power mode (HGO=0)          | _    | 0.6  | _    | ms   |       |
|                       | Crystal startup time — 8 MHz high-frequency (MCG_C2[RANGE]=01), high-gain mode (HGO=1)          | _    | 1    | _    | ms   |       |

- 1. Other frequency limits may apply when external clock is being used as a reference for the FLL or PLL.
- 2. When transitioning from FBE to FEI mode, restrict the frequency of the input clock so that, when it is divided by FRDIV, it remains within the limits of the DCO input clock frequency.

#### KL05 Sub-Family Data Sheet Data Sheet, Rev. 3, 11/29/2012.

#### Peripheral operating requirements and behaviors

- 3. Proper PC board layout procedures must be followed to achieve specifications.
- Crystal startup time is defined as the time between the oscillator being enabled and the OSCINIT bit in the MCG\_S register being set.

#### NOTE

The 32 kHz oscillator works in low power mode by default and cannot be moved into high power/gain mode.

## 6.4 Memories and memory interfaces

#### 6.4.1 Flash electrical specifications

This section describes the electrical characteristics of the flash memory module.

#### 6.4.1.1 Flash timing specifications — program and erase

The following specifications represent the amount of time the internal charge pumps are active and do not include command overhead.

Table 14. NVM program/erase timing specifications

| Symbol                | Description                        | Min. | Тур. | Max. | Unit | Notes |
|-----------------------|------------------------------------|------|------|------|------|-------|
| t <sub>hvpgm4</sub>   | Longword Program high-voltage time | _    | 7.5  | 18   | μs   |       |
| t <sub>hversscr</sub> | Sector Erase high-voltage time     | _    | 13   | 113  | ms   | 1     |

<sup>1.</sup> Maximum time based on expectations at cycling end-of-life.

# 6.4.1.2 Flash timing specifications — commands Table 15. Flash command timing specifications

| Symbol                | Description                                   | Min. | Тур. | Max. | Unit | Notes |
|-----------------------|-----------------------------------------------|------|------|------|------|-------|
| t <sub>rd1sec1k</sub> | Read 1s Section execution time (flash sector) | _    | _    | 60   | μs   | 1     |
| t <sub>pgmchk</sub>   | Program Check execution time                  | _    | _    | 45   | μs   | 1     |
| t <sub>rdrsrc</sub>   | Read Resource execution time                  | _    | _    | 30   | μs   | 1     |
| t <sub>pgm4</sub>     | Program Longword execution time               | _    | 65   | 145  | μs   |       |
| t <sub>ersscr</sub>   | Erase Flash Sector execution time             | _    | 14   | 114  | ms   | 2     |
| t <sub>rd1all</sub>   | Read 1s All Blocks execution time             | _    | _    | 0.5  | ms   |       |
| t <sub>rdonce</sub>   | Read Once execution time                      | _    | _    | 25   | μs   | 1     |
| t <sub>pgmonce</sub>  | Program Once execution time                   | _    | 65   | _    | μs   |       |
| t <sub>ersall</sub>   | Erase All Blocks execution time               | _    | 55   | 465  | ms   | 2     |
| t <sub>vfykey</sub>   | Verify Backdoor Access Key execution time     | _    | _    | 30   | μs   | 1     |

<sup>1.</sup> Assumes 25 MHz flash clock frequency.

2. Maximum times for erase parameters based on expectations at cycling end-of-life.

# 6.4.1.3 Flash high voltage current behaviors Table 16. Flash high voltage current behaviors

| Symbol              | Description                                                           | Min. | Тур. | Max. | Unit |
|---------------------|-----------------------------------------------------------------------|------|------|------|------|
| I <sub>DD_PGM</sub> | Average current adder during high voltage flash programming operation | _    | 2.5  | 6.0  | mA   |
| I <sub>DD_ERS</sub> | Average current adder during high voltage flash erase operation       | _    | 1.5  | 4.0  | mA   |

#### 6.4.1.4 Reliability specifications

Table 17. NVM reliability specifications

| Symbol                  | Description                            | Min.    | Typ. <sup>1</sup> | Max. | Unit   | Notes |
|-------------------------|----------------------------------------|---------|-------------------|------|--------|-------|
| Progra                  |                                        | m Flash |                   |      |        |       |
| t <sub>nvmretp10k</sub> | Data retention after up to 10 K cycles | 5       | 50                | _    | years  |       |
| t <sub>nvmretp1k</sub>  | Data retention after up to 1 K cycles  | 20      | 100               | _    | years  |       |
| n <sub>nvmcycp</sub>    | Cycling endurance                      | 10 K    | 50 K              | _    | cycles | 2     |

Typical data retention values are based on measured response accelerated at high temperature and derated to a constant 25°C use profile. Engineering Bulletin EB618 does not apply to this technology. Typical endurance defined in Engineering Bulletin EB619.

## 6.5 Security and integrity modules

There are no specifications necessary for the device's security and integrity modules.

#### 6.6 Analog

## 6.6.1 ADC electrical specifications

All ADC channels meet the 12-bit single-ended accuracy specifications.

Cycling endurance represents number of program/erase cycles at -40°C ≤ T<sub>i</sub> ≤ 125°C.

# 6.6.1.1 12-bit ADC operating conditions Table 18. 12-bit ADC operating conditions

| Symbol            | Description                    | Conditions                                                                                    | Min.             | Typ. <sup>1</sup> | Max.              | Unit | Notes |
|-------------------|--------------------------------|-----------------------------------------------------------------------------------------------|------------------|-------------------|-------------------|------|-------|
| V <sub>DDA</sub>  | Supply voltage                 | Absolute                                                                                      | 1.71             | _                 | 3.6               | V    |       |
| $\Delta V_{DDA}$  | Supply voltage                 | Delta to V <sub>DD</sub> (V <sub>DD</sub> - V <sub>DDA</sub> )                                | -100             | 0                 | +100              | mV   | 2     |
| $\Delta V_{SSA}$  | Ground voltage                 | Delta to V <sub>SS</sub> (V <sub>SS</sub> - V <sub>SSA</sub> )                                | -100             | 0                 | +100              | mV   | 2     |
| V <sub>REFH</sub> | ADC reference voltage high     |                                                                                               | 1.13             | $V_{DDA}$         | $V_{DDA}$         | V    | 3     |
| V <sub>REFL</sub> | ADC reference voltage low      |                                                                                               | V <sub>SSA</sub> | V <sub>SSA</sub>  | V <sub>SSA</sub>  | V    | 3     |
| V <sub>ADIN</sub> | Input voltage                  |                                                                                               | $V_{REFL}$       | _                 | V <sub>REFH</sub> | V    |       |
| C <sub>ADIN</sub> | Input capacitance              | • 8-/10-/12-bit modes                                                                         | _                | 4                 | 5                 | pF   |       |
| R <sub>ADIN</sub> | Input resistance               |                                                                                               | _                | 2                 | 5                 | kΩ   |       |
| R <sub>AS</sub>   | Analog source resistance       | 12-bit modes<br>f <sub>ADCK</sub> < 4 MHz                                                     | _                | _                 | 5                 | kΩ   | 4     |
| f <sub>ADCK</sub> | ADC conversion clock frequency | ≤ 12-bit mode                                                                                 | 1.0              | _                 | 18.0              | MHz  | 5     |
| C <sub>rate</sub> | ADC conversion                 | ≤ 12 bit modes                                                                                |                  |                   |                   |      | 6     |
|                   | rate                           | No ADC hardware averaging<br>Continuous conversions<br>enabled, subsequent<br>conversion time | 20.000           | _                 | 818.330           | Ksps |       |

- Typical values assume V<sub>DDA</sub> = 3.0 V, Temp = 25 °C, f<sub>ADCK</sub> = 1.0 MHz unless otherwise stated. Typical values are for reference only and are not tested in production.
- 2. DC potential difference.
- For packages without dedicated VREFH and VREFL pins, V<sub>REFH</sub> is internally tied to V<sub>DDA</sub>, and V<sub>REFL</sub> is internally tied to V<sub>SSA</sub>.
- 4. This resistance is external to MCU. The analog source resistance must be kept as low as possible to achieve the best results. The results in this data sheet were derived from a system which has < 8 Ω analog source resistance. The R<sub>AS</sub>/C<sub>AS</sub> time constant should be kept to < 1ns.</p>
- 5. To use the maximum ADC conversion clock frequency, the ADHSC bit must be set and the ADLPC bit must be clear.
- 6. For guidelines and examples of conversion rate calculation, download the ADC calculator tool



Figure 6. ADC input impedance equivalency diagram

#### 6.6.1.2 12-bit ADC electrical characteristics Table 19. 12-bit ADC characteristics ( $V_{REFH} = V_{DDA}$ , $V_{REFL} = V_{SSA}$ )

| Symbol               | Description               | Conditions <sup>1</sup>      | Min.         | Typ. <sup>2</sup> | Max.         | Unit             | Notes                   |
|----------------------|---------------------------|------------------------------|--------------|-------------------|--------------|------------------|-------------------------|
| I <sub>DDA_ADC</sub> | Supply current            |                              | 0.215        | _                 | 1.7          | mA               | 3                       |
|                      | ADC                       | • ADLPC = 1, ADHSC = 0       | 1.2          | 2.4               | 3.9          | MHz              | t <sub>ADACK</sub> = 1/ |
|                      | asynchronous clock source | • ADLPC = 1, ADHSC = 1       | 2.4          | 4.0               | 6.1          | MHz              | f <sub>ADACK</sub>      |
| f <sub>ADACK</sub>   |                           | • ADLPC = 0, ADHSC = 0       | 3.0          | 5.2               | 7.3          | MHz              |                         |
|                      |                           | • ADLPC = 0, ADHSC = 1       | 4.4          | 6.2               | 9.5          | MHz              |                         |
|                      | Sample Time               | See Reference Manual chapter | for sample t | times             | -!           |                  | !                       |
| TUE                  | Total unadjusted          | 12-bit modes                 | _            | ±4                | ±6.8         | LSB <sup>4</sup> | 5                       |
|                      | error                     | • <12-bit modes              | _            | ±1.4              | ±2.1         |                  |                         |
| DNL                  | Differential non-         | 12-bit modes                 | _            | ±0.7              | -1.1 to +1.9 | LSB <sup>4</sup> | 5                       |
|                      | linearity                 |                              |              |                   | -0.3 to 0.5  |                  |                         |
|                      |                           | • <12-bit modes              | _            | ±0.2              |              |                  |                         |
| INL                  | Integral non-             | 12-bit modes                 | _            | ±1.0              | -2.7 to +1.9 | LSB <sup>4</sup> | 5                       |
|                      | linearity                 |                              |              |                   | -0.7 to +0.5 |                  |                         |
|                      |                           | • <12-bit modes              | _            | ±0.5              |              |                  |                         |
| E <sub>FS</sub>      | Full-scale error          | 12-bit modes                 | _            | -4                | -5.4         | LSB <sup>4</sup> | V <sub>ADIN</sub> =     |
|                      |                           | • <12-bit modes              | _            | -1.4              | -1.8         |                  | $V_{DDA}$               |
|                      |                           |                              |              |                   |              |                  | 5                       |

Table 19. 12-bit ADC characteristics ( $V_{REFH} = V_{DDA}$ ,  $V_{REFL} = V_{SSA}$ ) (continued)

| Symbol              | Description            | Conditions <sup>1</sup>                         | Min. | Typ. <sup>2</sup>                 | Max. | Unit             | Notes                                                                                        |
|---------------------|------------------------|-------------------------------------------------|------|-----------------------------------|------|------------------|----------------------------------------------------------------------------------------------|
| EQ                  | Quantization error     | 12-bit modes                                    | _    | _                                 | ±0.5 | LSB <sup>4</sup> |                                                                                              |
| E <sub>IL</sub>     | Input leakage<br>error |                                                 |      | I <sub>In</sub> × R <sub>AS</sub> |      | mV               | I <sub>In</sub> = leakage current (refer to the MCU's voltage and current operating ratings) |
|                     | Temp sensor slope      | Across the full temperature range of the device | _    | 1.715                             | _    | mV/°C            |                                                                                              |
| V <sub>TEMP25</sub> | Temp sensor voltage    | 25 °C                                           | _    | 719                               | _    | mV               |                                                                                              |

- 1. All accuracy numbers assume the ADC is calibrated with  $V_{REFH} = V_{DDA}$
- Typical values assume V<sub>DDA</sub> = 3.0 V, Temp = 25°C, f<sub>ADCK</sub> = 2.0 MHz unless otherwise stated. Typical values are for reference only and are not tested in production.
- The ADC supply current depends on the ADC conversion clock speed, conversion rate and the ADLPC bit (low power).For lowest power operation the ADLPC bit must be set, the HSC bit must be clear with 1 MHz ADC conversion clock speed.
- 4.  $1 LSB = (V_{REFH} V_{REFL})/2^N$
- 5. ADC conversion clock < 16 MHz, Max hardware averaging (AVGE = %1, AVGS = %11)



Figure 7. Typical ENOB vs. ADC\_CLK for 12-bit single-ended mode

## 6.6.2 CMP and 6-bit DAC electrical specifications

Table 20. Comparator and 6-bit DAC electrical specifications

| Symbol             | Description                                            | Min.                  | Тур. | Max.     | Unit             |
|--------------------|--------------------------------------------------------|-----------------------|------|----------|------------------|
| V <sub>DD</sub>    | Supply voltage                                         | 1.71                  | _    | 3.6      | V                |
| I <sub>DDHS</sub>  | Supply current, high-speed mode (EN = 1, PMODE = 1)    | _                     | _    | 200      | μΑ               |
| I <sub>DDLS</sub>  | Supply current, low-speed mode (EN = 1, PMODE = 0)     | _                     | _    | 20       | μA               |
| V <sub>AIN</sub>   | Analog input voltage                                   | V <sub>SS</sub>       | _    | $V_{DD}$ | V                |
| V <sub>AIO</sub>   | Analog input offset voltage                            | _                     | _    | 20       | mV               |
| V <sub>H</sub>     | Analog comparator hysteresis <sup>1</sup>              |                       |      |          |                  |
|                    | • CR0[HYSTCTR] = 00                                    | _                     | 5    | _        | mV               |
|                    | • CR0[HYSTCTR] = 01                                    | _                     | 10   | _        | mV               |
|                    | • CR0[HYSTCTR] = 10                                    | _                     | 20   | _        | mV               |
|                    | • CR0[HYSTCTR] = 11                                    | _                     | 30   | _        | mV               |
| V <sub>CMPOh</sub> | Output high                                            | V <sub>DD</sub> – 0.5 | _    | _        | V                |
| V <sub>CMPOI</sub> | Output low                                             | _                     | _    | 0.5      | V                |
| t <sub>DHS</sub>   | Propagation delay, high-speed mode (EN = 1, PMODE = 1) | 20                    | 50   | 200      | ns               |
| t <sub>DLS</sub>   | Propagation delay, low-speed mode (EN = 1, PMODE = 0)  | 80                    | 250  | 600      | ns               |
|                    | Analog comparator initialization delay <sup>2</sup>    | _                     | _    | 40       | μs               |
| I <sub>DAC6b</sub> | 6-bit DAC current adder (enabled)                      | _                     | 7    | _        | μA               |
| INL                | 6-bit DAC integral non-linearity                       | -0.5                  | _    | 0.5      | LSB <sup>3</sup> |
| DNL                | 6-bit DAC differential non-linearity                   | -0.3                  | _    | 0.3      | LSB              |

<sup>1.</sup> Typical hysteresis is measured with input voltage range limited to 0.7 to  $V_{DD}$  – 0.7 V.

<sup>2.</sup> Comparator initialization delay is defined as the time between software writes to change control inputs (writes to DACEN, VRSEL, PSEL, MSEL, VOSEL) and the comparator output settling to a stable level.

<sup>3. 1</sup> LSB = V<sub>reference</sub>/64

#### Peripheral operating requirements and behaviors



Figure 8. Typical hysteresis vs. Vin level ( $V_{DD} = 3.3 \text{ V}$ , PMODE = 0)



Figure 9. Typical hysteresis vs. Vin level ( $V_{DD} = 3.3 \text{ V}$ , PMODE = 1)

#### 6.6.3 12-bit DAC electrical characteristics

# 6.6.3.1 12-bit DAC operating requirements Table 21. 12-bit DAC operating requirements

| Symbol            | Desciption              | Min.         | Max.                    | Unit | Notes |
|-------------------|-------------------------|--------------|-------------------------|------|-------|
| $V_{DDA}$         | Supply voltage          |              | 3.6                     | V    |       |
| V <sub>DACR</sub> | Reference voltage       | 1.13         | 3.6                     | V    | 1     |
| T <sub>A</sub>    | Temperature             |              | emperature<br>he device | °C   |       |
| C <sub>L</sub>    | Output load capacitance | <b>—</b> 100 |                         | pF   | 2     |
| ΙL                | Output load current     | _            | 1                       | mA   |       |

- 1. The DAC reference can be selected to be  $V_{\text{DDA}}$  or the voltage output of the VREF module (VREF\_OUT)
- 2. A small load capacitance (47 pF) can improve the bandwidth performance of the DAC

# 6.6.3.2 12-bit DAC operating behaviors Table 22. 12-bit DAC operating behaviors

| Symbol                | Description                                                                       | Min.                      | Тур.     | Max.       | Unit   | Notes |
|-----------------------|-----------------------------------------------------------------------------------|---------------------------|----------|------------|--------|-------|
| I <sub>DDA_DACL</sub> | Supply current — low-power mode                                                   | _                         | _        | 250        | μΑ     |       |
| I <sub>DDA_DACH</sub> | Supply current — high-speed mode                                                  | _                         | _        | 900        | μΑ     |       |
| t <sub>DACLP</sub>    | Full-scale settling time (0x080 to 0xF7F) — low-power mode                        | _                         | 100      | 200        | μs     | 1     |
| t <sub>DACHP</sub>    | Full-scale settling time (0x080 to 0xF7F) — high-power mode                       | _                         | 15       | 30         | μs     | 1     |
| t <sub>CCDACLP</sub>  | Code-to-code settling time (0xBF8 to 0xC08)  — low-power mode and high-speed mode | _                         | 0.7      | 1          | μs     | 1     |
| V <sub>dacoutl</sub>  | DAC output voltage range low — high-speed mode, no load, DAC set to 0x000         | _                         | _        | 100        | mV     |       |
| V <sub>dacouth</sub>  | DAC output voltage range high — high-<br>speed mode, no load, DAC set to 0xFFF    | V <sub>DACR</sub><br>-100 | _        | $V_{DACR}$ | mV     |       |
| INL                   | Integral non-linearity error — high speed mode                                    | _                         | _        | ±8         | LSB    | 2     |
| DNL                   | Differential non-linearity error — V <sub>DACR</sub> > 2<br>V                     | _                         | _        | ±1         | LSB    | 3     |
| DNL                   | Differential non-linearity error — V <sub>DACR</sub> = VREF_OUT                   | _                         | _        | ±1         | LSB    | 4     |
| V <sub>OFFSET</sub>   | Offset error                                                                      | _                         | ±0.4     | ±0.8       | %FSR   | 5     |
| E <sub>G</sub>        | Gain error                                                                        | _                         | ±0.1     | ±0.6       | %FSR   | 5     |
| PSRR                  | Power supply rejection ratio, V <sub>DDA</sub> ≥ 2.4 V                            | 60                        | _        | 90         | dB     |       |
| T <sub>CO</sub>       | Temperature coefficient offset voltage                                            | _                         | 3.7      | _          | μV/C   | 6     |
| T <sub>GE</sub>       | Temperature coefficient gain error                                                | _                         | 0.000421 | _          | %FSR/C |       |
| Rop                   | Output resistance load = $3 \text{ k}\Omega$                                      | _                         | _        | 250        | Ω      |       |
| SR                    | Slew rate -80h→ F7Fh→ 80h                                                         |                           |          |            | V/µs   |       |
|                       | High power (SP <sub>HP</sub> )                                                    | 1.2                       | 1.7      | _          |        |       |
|                       | Low power (SP <sub>LP</sub> )                                                     | 0.05                      | 0.12     | _          |        |       |
| BW                    | 3dB bandwidth                                                                     |                           |          |            | kHz    |       |
|                       | High power (SP <sub>HP</sub> )                                                    | 550                       | _        | _          |        |       |
|                       | Low power (SP <sub>LP</sub> )                                                     | 40                        | _        | _          |        |       |

- 1. Settling within ±1 LSB
- 2. The INL is measured for 0 + 100 mV to  $V_{DACR}$  –100 mV
- 3. The DNL is measured for 0 + 100 mV to  $V_{DACR}$  –100 mV
- 4. The DNL is measured for 0 + 100 mV to  $V_{DACR}$  –100 mV with  $V_{DDA}$  > 2.4 V
- 5. Calculated by a best fit curve from  $V_{SS}$  + 100 mV to  $V_{DACR}$  100 mV
- 6.  $V_{DDA} = 3.0 \text{ V}$ , reference select set for  $V_{DDA}$  (DACx\_CO:DACRFS = 1), high power mode (DACx\_CO:LPEN = 0), DAC set to 0x800, temperature range is across the full range of the device

#### Peripheral operating requirements and behaviors



Figure 10. Typical INL error vs. digital code



Figure 11. Offset at half scale vs. temperature

### 6.7 Timers

See General switching specifications.

## 6.8 Communication interfaces

# 6.8.1 SPI switching specifications

The Serial Peripheral Interface (SPI) provides a synchronous serial bus with master and slave operations. Many of the transfer attributes are programmable. The following tables provide timing characteristics for classic SPI timing modes. See the SPI chapter of the chip's Reference Manual for information about the modified transfer formats used for communicating with slower peripheral devices.

KL05 Sub-Family Data Sheet Data Sheet, Rev. 3, 11/29/2012.

### Peripheral operating requirements and behaviors

All timing is shown with respect to  $20\%~V_{DD}$  and  $80\%~V_{DD}$  thresholds, unless noted, as well as input signal transitions of 3 ns and a 30 pF maximum load on all SPI pins.

Table 23. SPI master mode timing on slew rate disabled pads

| Num. | Symbol              | Description                    | Min.                      | Max.                     | Unit               | Note |
|------|---------------------|--------------------------------|---------------------------|--------------------------|--------------------|------|
| 1    | f <sub>op</sub>     | Frequency of operation         | f <sub>periph</sub> /2048 | f <sub>periph</sub> /2   | Hz                 | 1    |
| 2    | t <sub>SPSCK</sub>  | SPSCK period                   | 2 x t <sub>periph</sub>   | 2048 x                   | ns                 | 2    |
|      |                     |                                |                           | t <sub>periph</sub>      |                    |      |
| 3    | t <sub>Lead</sub>   | Enable lead time               | 1/2                       | _                        | t <sub>SPSCK</sub> | _    |
| 4    | t <sub>Lag</sub>    | Enable lag time                | 1/2                       | _                        | t <sub>SPSCK</sub> | _    |
| 5    | t <sub>WSPSCK</sub> | Clock (SPSCK) high or low time | t <sub>periph</sub> - 30  | 1024 x                   | ns                 | _    |
|      |                     |                                |                           | t <sub>periph</sub>      |                    |      |
| 6    | t <sub>SU</sub>     | Data setup time (inputs)       | 16                        | _                        | ns                 | _    |
| 7    | t <sub>HI</sub>     | Data hold time (inputs)        | 0                         | _                        | ns                 | _    |
| 8    | t <sub>v</sub>      | Data valid (after SPSCK edge)  | _                         | 10                       | ns                 | _    |
| 9    | t <sub>HO</sub>     | Data hold time (outputs)       | 0                         | _                        | ns                 | _    |
| 10   | t <sub>RI</sub>     | Rise time input                | _                         | t <sub>periph</sub> - 25 | ns                 | _    |
|      | t <sub>FI</sub>     | Fall time input                |                           |                          |                    |      |
| 11   | t <sub>RO</sub>     | Rise time output               |                           | 25                       | ns                 | _    |
|      | t <sub>FO</sub>     | Fall time output               |                           |                          |                    |      |

<sup>1.</sup> For SPI0  $f_{periph}$  is the bus clock ( $f_{BUS}$ ).

Table 24. SPI master mode timing on slew rate enabled pads

| Num. | Symbol             | Description                    | Min.                      | Max.                     | Unit               | Note |
|------|--------------------|--------------------------------|---------------------------|--------------------------|--------------------|------|
| 1    | f <sub>op</sub>    | Frequency of operation         | f <sub>periph</sub> /2048 | f <sub>periph</sub> /2   | Hz                 | 1    |
| 2    | t <sub>SPSCK</sub> | SPSCK period                   | 2 x t <sub>periph</sub>   | 2048 x                   | ns                 | 2    |
|      |                    |                                |                           | t <sub>periph</sub>      |                    |      |
| 3    | t <sub>Lead</sub>  | Enable lead time               | 1/2                       | _                        | t <sub>SPSCK</sub> | _    |
| 4    | t <sub>Lag</sub>   | Enable lag time                | 1/2                       | _                        | t <sub>SPSCK</sub> | _    |
| 5    | twspsck            | Clock (SPSCK) high or low time | t <sub>periph</sub> - 30  | 1024 x                   | ns                 | _    |
|      |                    |                                |                           | t <sub>periph</sub>      |                    |      |
| 6    | t <sub>SU</sub>    | Data setup time (inputs)       | 96                        | _                        | ns                 | _    |
| 7    | t <sub>HI</sub>    | Data hold time (inputs)        | 0                         | _                        | ns                 | _    |
| 8    | t <sub>v</sub>     | Data valid (after SPSCK edge)  | _                         | 52                       | ns                 | _    |
| 9    | t <sub>HO</sub>    | Data hold time (outputs)       | 0                         | _                        | ns                 | _    |
| 10   | t <sub>RI</sub>    | Rise time input                | _                         | t <sub>periph</sub> - 25 | ns                 | _    |
|      | t <sub>FI</sub>    | Fall time input                |                           |                          |                    |      |
| 11   | t <sub>RO</sub>    | Rise time output               | _                         | 36                       | ns                 | _    |
|      | t <sub>FO</sub>    | Fall time output               |                           |                          |                    |      |

<sup>1.</sup> For SPI0  $f_{periph}$  is the bus clock ( $f_{BUS}$ ).

<sup>2.</sup>  $t_{periph} = 1/f_{periph}$ 

<sup>2.</sup>  $t_{periph} = 1/f_{periph}$ 



- 1. If configured as an output.
- 2. LSBF = 0. For LSBF = 1, bit order is LSB, bit 1, ..., bit 6, MSB.

Figure 12. SPI master mode timing (CPHA = 0)



- 1.If configured as output
- 2. LSBF = 0. For LSBF = 1, bit order is LSB, bit 1, ..., bit 6, MSB.

Figure 13. SPI master mode timing (CPHA = 1)

Table 25. SPI slave mode timing on slew rate disabled pads

| Num. | Symbol              | Description                    | Min.                     | Max.                   | Unit                | Note |
|------|---------------------|--------------------------------|--------------------------|------------------------|---------------------|------|
| 1    | f <sub>op</sub>     | Frequency of operation         | 0                        | f <sub>periph</sub> /4 | Hz                  | 1    |
| 2    | t <sub>SPSCK</sub>  | SPSCK period                   | 4 x t <sub>periph</sub>  | _                      | ns                  | 2    |
| 3    | t <sub>Lead</sub>   | Enable lead time               | nable lead time 1        |                        | t <sub>periph</sub> | _    |
| 4    | t <sub>Lag</sub>    | Enable lag time 1 —            |                          | t <sub>periph</sub>    | _                   |      |
| 5    | t <sub>WSPSCK</sub> | Clock (SPSCK) high or low time | t <sub>periph</sub> - 30 | _                      | ns                  | _    |

Table continues on the next page...

### KL05 Sub-Family Data Sheet Data Sheet, Rev. 3, 11/29/2012.

Table 25. SPI slave mode timing on slew rate disabled pads (continued)

| Num. | Symbol           | Description                   | Min. | Max.                     | Unit | Note |
|------|------------------|-------------------------------|------|--------------------------|------|------|
| 6    | t <sub>SU</sub>  | Data setup time (inputs)      | 2    | _                        | ns   | _    |
| 7    | t <sub>HI</sub>  | Data hold time (inputs)       | 7    | _                        | ns   | _    |
| 8    | ta               | Slave access time             | _    | t <sub>periph</sub>      | ns   | 3    |
| 9    | t <sub>dis</sub> | Slave MISO disable time       | _    | t <sub>periph</sub>      | ns   | 4    |
| 10   | t <sub>v</sub>   | Data valid (after SPSCK edge) | _    | 22                       | ns   | _    |
| 11   | t <sub>HO</sub>  | Data hold time (outputs)      | 0    | _                        | ns   | _    |
| 12   | t <sub>RI</sub>  | Rise time input               | _    | t <sub>periph</sub> - 25 | ns   | _    |
|      | t <sub>FI</sub>  | Fall time input               |      |                          |      |      |
| 13   | t <sub>RO</sub>  | Rise time output              | _    | 25                       | ns   | _    |
|      | t <sub>FO</sub>  | Fall time output              |      |                          |      |      |

- 1. For SPI0  $f_{\text{periph}}$  is the bus clock ( $f_{\text{BUS}}).$
- t<sub>periph</sub> = 1/f<sub>periph</sub>
   Time to data active from high-impedance state
- 4. Hold time to high-impedance state

Table 26. SPI slave mode timing on slew rate enabled pads

| Num. | Symbol              | Description                    | Min.                     | Max.                     | Unit                | Note |
|------|---------------------|--------------------------------|--------------------------|--------------------------|---------------------|------|
| 1    | f <sub>op</sub>     | Frequency of operation         | 0                        | f <sub>periph</sub> /4   | Hz                  | 1    |
| 2    | t <sub>SPSCK</sub>  | SPSCK period                   | 4 x t <sub>periph</sub>  | _                        | ns                  | 2    |
| 3    | t <sub>Lead</sub>   | Enable lead time               | 1                        | _                        | t <sub>periph</sub> | _    |
| 4    | t <sub>Lag</sub>    | Enable lag time                | 1                        | _                        | t <sub>periph</sub> | _    |
| 5    | t <sub>WSPSCK</sub> | Clock (SPSCK) high or low time | t <sub>periph</sub> - 30 | _                        | ns                  | _    |
| 6    | t <sub>SU</sub>     | Data setup time (inputs)       | 2                        | _                        | ns                  | _    |
| 7    | t <sub>HI</sub>     | Data hold time (inputs)        | 7                        | _                        | ns                  | _    |
| 8    | ta                  | Slave access time              | _                        | t <sub>periph</sub>      | ns                  | 3    |
| 9    | t <sub>dis</sub>    | Slave MISO disable time        | _                        | t <sub>periph</sub>      | ns                  | 4    |
| 10   | t <sub>v</sub>      | Data valid (after SPSCK edge)  | _                        | 122                      | ns                  | _    |
| 11   | t <sub>HO</sub>     | Data hold time (outputs)       | 0                        | _                        | ns                  | _    |
| 12   | t <sub>RI</sub>     | Rise time input                | _                        | t <sub>periph</sub> - 25 | ns                  | _    |
|      | t <sub>FI</sub>     | Fall time input                |                          |                          |                     |      |
| 13   | t <sub>RO</sub>     | Rise time output               | _                        | 36                       | ns                  | _    |
|      | t <sub>FO</sub>     | Fall time output               |                          |                          |                     |      |

- 1. For SPI0  $f_{periph}$  is the bus clock ( $f_{BUS}$ ).
- 2.  $t_{periph} = 1/f_{periph}$
- 3. Time to data active from high-impedance state
- 4. Hold time to high-impedance state



Figure 14. SPI slave mode timing (CPHA = 0)



Figure 15. SPI slave mode timing (CPHA = 1)

## $6.8.2 I^2C$

See General switching specifications.

### 6.8.3 **UART**

See General switching specifications.

KL05 Sub-Family Data Sheet Data Sheet, Rev. 3, 11/29/2012.

# 6.9 Human-machine interfaces (HMI)

## 6.9.1 TSI electrical specifications

Table 27. TSI electrical specifications

| Symbol    | Description                                                                        | Min. | Туре | Max  | Unit |
|-----------|------------------------------------------------------------------------------------|------|------|------|------|
| TSI_RUNF  | Fixed power consumption in run mode                                                | _    | 100  | _    | μA   |
| TSI_RUNV  | Variable power consumption in run mode (depends on oscillator's current selection) | 1.0  | _    | 128  | μA   |
| TSI_EN    | Power consumption in enable mode                                                   | _    | 100  | _    | μA   |
| TSI_DIS   | Power consumption in disable mode                                                  | _    | 1.2  | _    | μA   |
| TSI_TEN   | TSI analog enable time                                                             | _    | 66   | _    | μs   |
| TSI_CREF  | TSI reference capacitor                                                            | _    | 1.0  | _    | pF   |
| TSI_DVOLT | Voltage variation of VP & VM around nominal values                                 | 0.19 | _    | 1.03 | V    |

## 7 Dimensions

## 7.1 Obtaining package dimensions

Package dimensions are provided in package drawings.

To find a package drawing, go to www.freescale.com and perform a keyword search for the drawing's document number:

| If you want the drawing for this package | Then use this document number |
|------------------------------------------|-------------------------------|
| 24-pin QFN                               | 98ASA00474D                   |
| 32-pin QFN                               | 98ASA00473D                   |
| 32-pin LQFP                              | 98ASH70029A                   |
| 48-pin LQFP                              | 98ASH00962A                   |

## 8 Pinout

# 8.1 KL05 signal multiplexing and pin assignments

The following table shows the signals available on each pin and the locations of these pins on the devices supported by this document. The Port Control Module is responsible for selecting which ALT functionality is available on each pin.

| 48<br>LQFP | 32<br>QFN | 32<br>LQFP | 24<br>QFN | Pin Name                        | Default               | ALT0                  | ALT1                            | ALT2      | ALT3       |
|------------|-----------|------------|-----------|---------------------------------|-----------------------|-----------------------|---------------------------------|-----------|------------|
| 1          | 1         | 1          | 1         | PTB6/<br>IRQ_2/<br>LPTMR0_ALT3  | DISABLED              | DISABLED              | PTB6/<br>IRQ_2/<br>LPTMR0_ALT3  | TPM0_CH3  | TPM_CLKIN1 |
| 2          | 2         | 2          | 2         | PTB7/<br>IRQ_3                  | DISABLED              | DISABLED              | PTB7/<br>IRQ_3                  | TPM0_CH2  |            |
| 3          | -         | -          | -         | PTA14                           | DISABLED              | DISABLED              | PTA14                           |           | TPM_CLKIN0 |
| 4          | _         | _          | _         | PTA15                           | DISABLED              | DISABLED              | PTA15                           |           | CLKOUT     |
| 5          | 3         | 3          | 3         | VDD                             | VDD                   | VDD                   |                                 |           |            |
| 6          | 4         | 4          | 3         | VREFH                           | VREFH                 | VREFH                 |                                 |           |            |
| 7          | 5         | 5          | 4         | VREFL                           | VREFL                 | VREFL                 |                                 |           |            |
| 8          | 6         | 6          | 4         | VSS                             | VSS                   | VSS                   |                                 |           |            |
| 9          | 7         | 7          | 5         | PTA3                            | EXTAL0                | EXTAL0                | PTA3                            | I2C0_SCL  | I2C0_SDA   |
| 10         | 8         | 8          | 6         | PTA4/<br>LLWU_P0                | XTAL0                 | XTAL0                 | PTA4/<br>LLWU_P0                | I2CO_SDA  | I2C0_SCL   |
| 11         | _         | _          | _         | VSS                             | VSS                   | VSS                   |                                 |           |            |
| 12         | _         | _          | _         | PTB18                           | DISABLED              | DISABLED              | PTB18                           |           |            |
| 13         | -         | _          | _         | PTB19                           | DISABLED              | DISABLED              | PTB19                           |           |            |
| 14         | 9         | 9          | 7         | PTA5/<br>LLWU_P1/<br>RTC_CLK_IN | DISABLED              | DISABLED              | PTA5/<br>LLWU_P1/<br>RTC_CLK_IN | TPM0_CH5  | SPI0_SS_b  |
| 15         | 10        | 10         | 8         | PTA6/<br>LLWU_P2                | DISABLED              | DISABLED              | PTA6/<br>LLWU_P2                | TPM0_CH4  | SPI0_MISO  |
| 16         | 11        | 11         | -         | PTB8                            | ADC0_SE11             | ADC0_SE11             | PTB8                            | TPM0_CH3  |            |
| 17         | 12        | 12         | -         | PTB9                            | ADC0_SE10             | ADC0_SE10             | PTB9                            | TPM0_CH2  |            |
| 18         | -         | -          | _         | PTA16/<br>IRQ_4                 | DISABLED              | DISABLED              | PTA16/<br>IRQ_4                 |           |            |
| 19         | -         | -          | -         | PTA17/<br>IRQ_5                 | DISABLED              | DISABLED              | PTA17/<br>IRQ_5                 |           |            |
| 20         | -         | -          | -         | PTA18/<br>IRQ_6                 | DISABLED              | DISABLED              | PTA18/<br>IRQ_6                 |           |            |
| 21         | 13        | 13         | 9         | PTB10                           | ADC0_SE9/<br>TSI0_IN7 | ADC0_SE9/<br>TSI0_IN7 | PTB10                           | TPM0_CH1  |            |
| 22         | 14        | 14         | 10        | PTB11                           | ADC0_SE8/<br>TSI0_IN6 | ADC0_SE8/<br>TSI0_IN6 | PTB11                           | TPM0_CH0  |            |
| 23         | 15        | 15         | 11        | PTA7/<br>IRQ_7/<br>LLWU_P3      | ADC0_SE7/<br>TSI0_IN5 | ADC0_SE7/<br>TSI0_IN5 | PTA7/<br>IRQ_7/<br>LLWU_P3      | SPI0_MISO | SPI0_MOSI  |
| 24         | 16        | 16         | 12        | PTB0/<br>IRQ_8/<br>LLWU_P4      | ADC0_SE6/<br>TSI0_IN4 | ADC0_SE6/<br>TSI0_IN4 | PTB0/<br>IRQ_8/<br>LLWU_P4      | EXTRG_IN  | SPI0_SCK   |

### **Pinout**

| 48<br>LQFP | 32<br>QFN | 32<br>LQFP | 24<br>QFN | Pin Name                         | Default                                         | ALT0                                            | ALT1                             | ALT2       | ALT3       |
|------------|-----------|------------|-----------|----------------------------------|-------------------------------------------------|-------------------------------------------------|----------------------------------|------------|------------|
| 25         | 17        | 17         | 13        | PTB1/<br>IRQ_9                   | ADC0_SE5/<br>TSI0_IN3/<br>DAC0_OUT/<br>CMP0_IN3 | ADC0_SE5/<br>TSI0_IN3/<br>DAC0_OUT/<br>CMP0_IN3 | PTB1/<br>IRQ_9                   | UARTO_TX   | UARTO_RX   |
| 26         | 18        | 18         | 14        | PTB2/<br>IRQ_10/<br>LLWU_P5      | ADC0_SE4/<br>TSI0_IN2                           | ADC0_SE4/<br>TSI0_IN2                           | PTB2/<br>IRQ_10/<br>LLWU_P5      | UARTO_RX   | UARTO_TX   |
| 27         | 19        | 19         | 15        | PTA8                             | ADC0_SE3/<br>TSI0_IN1                           | ADC0_SE3/<br>TSI0_IN1                           | PTA8                             |            |            |
| 28         | 20        | 20         | 16        | PTA9                             | ADC0_SE2/<br>TSI0_IN0                           | ADC0_SE2/<br>TSI0_IN0                           | PTA9                             |            |            |
| 29         | _         | _          | _         | PTB20                            | DISABLED                                        | DISABLED                                        | PTB20                            |            |            |
| 30         | _         | _          | _         | VSS                              | VSS                                             | VSS                                             |                                  |            |            |
| 31         | _         | _          | _         | VDD                              | VDD                                             | VDD                                             |                                  |            |            |
| 32         | _         | _          | -         | PTB14/<br>IRQ_11                 | DISABLED                                        | DISABLED                                        | PTB14/<br>IRQ_11                 | EXTRG_IN   |            |
| 33         | 21        | 21         | -         | PTA10/<br>IRQ_12                 | DISABLED                                        | TSI0_IN11                                       | PTA10/<br>IRQ_12                 |            |            |
| 34         | 22        | 22         | -         | PTA11/<br>IRQ_13                 | DISABLED                                        | TSI0_IN10                                       | PTA11/<br>IRQ_13                 |            |            |
| 35         | 23        | 23         | 17        | PTB3/<br>IRQ_14                  | DISABLED                                        | DISABLED                                        | PTB3/<br>IRQ_14                  | I2CO_SCL   | UARTO_TX   |
| 36         | 24        | 24         | 18        | PTB4/<br>IRQ_15/<br>LLWU_P6      | DISABLED                                        | DISABLED                                        | PTB4/<br>IRQ_15/<br>LLWU_P6      | 12C0_SDA   | UARTO_RX   |
| 37         | 25        | 25         | 19        | PTB5/<br>IRQ_16                  | NMI_b                                           | ADC0_SE1/<br>CMP0_IN1                           | PTB5/<br>IRQ_16                  | TPM1_CH1   | NMI_b      |
| 38         | 26        | 26         | 20        | PTA12/<br>IRQ_17/<br>LPTMR0_ALT2 | ADC0_SE0/<br>CMP0_IN0                           | ADC0_SE0/<br>CMP0_IN0                           | PTA12/<br>IRQ_17/<br>LPTMR0_ALT2 | TPM1_CH0   | TPM_CLKIN0 |
| 39         | 27        | 27         | -         | PTA13                            | TSI0_IN9                                        | TSI0_IN9                                        | PTA13                            |            |            |
| 40         | 28        | 28         | _         | PTB12                            | TSI0_IN8                                        | TSI0_IN8                                        | PTB12                            |            |            |
| 41         | -         | _          | -         | PTA19                            | DISABLED                                        | DISABLED                                        | PTA19                            |            | SPI0_SS_b  |
| 42         | -         | _          | -         | PTB15                            | DISABLED                                        | DISABLED                                        | PTB15                            | SPI0_MOSI  | SPI0_MISO  |
| 43         | _         | _          | _         | PTB16                            | DISABLED                                        | DISABLED                                        | PTB16                            | SPI0_MISO  | SPI0_MOSI  |
| 44         | -         | _          | _         | PTB17                            | DISABLED                                        | DISABLED                                        | PTB17                            | TPM_CLKIN1 | SPI0_SCK   |
| 45         | 29        | 29         | 21        | PTB13                            | ADC0_SE13                                       | ADC0_SE13                                       | PTB13                            | TPM1_CH1   | RTC_CLKOUT |
| 46         | 30        | 30         | 22        | PTA0/<br>IRQ_0/<br>LLWU_P7       | SWD_CLK                                         | ADC0_SE12/<br>CMP0_IN2                          | PTA0/<br>IRQ_0/<br>LLWU_P7       | TPM1_CH0   | SWD_CLK    |
| 47         | 31        | 31         | 23        | PTA1/<br>IRQ_1/<br>LPTMR0_ALT1   | RESET_b                                         | DISABLED                                        | PTA1/<br>IRQ_1/<br>LPTMR0_ALT1   | TPM_CLKIN0 | RESET_b    |
| 48         | 32        | 32         | 24        | PTA2                             | SWD_DIO                                         | DISABLED                                        | PTA2                             | CMP0_OUT   | SWD_DIO    |

## 8.2 KL05 Pinouts

The following figures show the pinout diagrams for the devices supported by this document. Many signals may be multiplexed onto a single pin. To determine what signals can be used on which pin, see the previous section.



Figure 16. KL05 48-pin LQFP pinout diagram



Figure 17. KL05 32-pin LQFP pinout diagram



Figure 18. KL05 32-pin QFN pinout diagram



Figure 19. KL05 24-pin QFN pinout diagram

# 9 Revision History

The following table provides a revision history for this document.

**Table 28. Revision History** 

| Rev. No. | Date    | Substantial Changes     |
|----------|---------|-------------------------|
| 1        | 7/2012  | Initial NDA release.    |
| 2        | 9/2012  | Initial public release. |
| 3        | 11/2012 | Completed all the TBDs. |

#### How to Reach Us:

### **Home Page:**

www.freescale.com

#### Web Support:

http://www.freescale.com/support

### **USA/Europe or Locations Not Listed:**

Freescale Semiconductor
Technical Information Center, EL516
2100 East Elliot Road
Tempe, Arizona 85284
+1-800-521-6274 or +1-480-768-2130
www.freescale.com/support

### Europe, Middle East, and Africa:

Freescale Halbleiter Deutschland GmbH Technical Information Center Schatzbogen 7 81829 Muenchen, Germany +44 1296 380 456 (English) +46 8 52200080 (English) +49 89 92103 559 (German) +33 1 69 35 48 48 (French) www.freescale.com/support

#### Japan:

Freescale Semiconductor Japan Ltd. Headquarters ARCO Tower 15F 1-8-1, Shimo-Meguro, Meguro-ku, Tokyo 153-0064 Japan 0120 191014 or +81 3 5437 9125 support.japan@freescale.com

### Asia/Pacific:

Freescale Semiconductor China Ltd.
Exchange Building 23F
No. 118 Jianguo Road
Chaoyang District
Beijing 100022
China
+86 10 5879 8000
support.asia@freescale.com

Information in this document is provided solely to enable system and software implementers to use Freescale Semiconductors products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits or integrated circuits based on the information in this document.

Freescale Semiconductor reserves the right to make changes without further notice to any products herein. Freescale Semiconductor makes no warranty, representation, or guarantee regarding the suitability of its products for any particular purpose, nor does Freescale Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any liability, including without limitation consequential or incidental damages. "Typical" parameters that may be provided in Freescale Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals", must be validated for each customer application by customer's technical experts. Freescale Semiconductor does not convey any license under its patent rights nor the rights of others. Freescale Semiconductor products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which failure of the Freescale Semiconductor product could create a situation where personal injury or death may occur. Should Buyer purchase or use Freescale Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify Freescale Semiconductor and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claims alleges that Freescale Semiconductor was negligent regarding the design or manufacture of

RoHS-compliant and/or Pb-free versions of Freescale products have the functionality and electrical characteristics as their non-RoHS-complaint and/or non-Pb-free counterparts. For further information, see http://www.freescale.com or contact your Freescale sales representative.

For information on Freescale's Environmental Products program, go to http://www.freescale.com/epp.

Freescale<sup>TM</sup> and the Freescale logo are trademarks of Freescale Semiconductor, Inc. All other product or service names are the property of their respective owners.

© 2012 Freescale Semiconductor, Inc.



Document Number: KL05P48M48SF1

Rev. 3, 11/29/2012

