

Department of Electrical Engineering and Electronics

# **ELEC373**

# Digital Systems Design Assignment 4 NIOS II

| Module                  | ELEC373                                                                                                                                                        |  |
|-------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| iviodule                | ELECS/3                                                                                                                                                        |  |
| Coursework name         | Assignment 4                                                                                                                                                   |  |
| Component weight        | 20%                                                                                                                                                            |  |
| Semester                | 2                                                                                                                                                              |  |
| HE Level                | 6                                                                                                                                                              |  |
| Lab location            | PC labs 301, 304 as timetabled, at other times for private study                                                                                               |  |
| Work                    | Individually                                                                                                                                                   |  |
| Timetabled time         | 15 hours (3 hours per week – Tuesday 9am - noon)                                                                                                               |  |
| Suggested private study | 10 hours including report writing                                                                                                                              |  |
| Assessment method       | Individual, formal word-processed reports (Block diagrams and ASMs can be hand drawn and scanned into the report)                                              |  |
| Submission format       | Online via CANVAS                                                                                                                                              |  |
| Submission deadline     | 23:59 on Friday 19 <sup>th</sup> May 2023                                                                                                                      |  |
| Late submission         | Standard university penalty applies                                                                                                                            |  |
| Resit opportunity       | August resit period (if total module failed)                                                                                                                   |  |
| Marking policy          | Marked and moderated independently                                                                                                                             |  |
| Anonymous marking       | Yes                                                                                                                                                            |  |
| Feedback                | Via comments on Canvas                                                                                                                                         |  |
| Learning outcomes       | LO1: Ability to design digital systems using the ASM design method  LO2: Ability to implement digital systems using the Verilog Hardware Description  Language |  |
|                         | LO4: Ability to implement a SOPC system using Quartus Nios II.                                                                                                 |  |

# **Marking Criteria**

| Section                               | Marks<br>available | Indicative characteristics                                                                                                                                                                                                                                                                                      |                                                                                                                                                                                                                                                                                                                                               |
|---------------------------------------|--------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                                       |                    | Adequate / pass (40%)                                                                                                                                                                                                                                                                                           | Very good / Excellent                                                                                                                                                                                                                                                                                                                         |
| Presentation and structure            | 20%                | <ul> <li>Contains cover page information, table of contents, sections with appropriate headings.</li> <li>Comprehensible language; punctuation, grammar and spelling accurate.</li> <li>Equations legible, numbered and presented correctly.</li> <li>Appropriately formatted reference list.</li> </ul>        | <ul> <li>Appropriate use of technical, mathematic and academic terminology and conventions.</li> <li>Word processed with consistent formatting.</li> <li>Pages numbered, figures and tables captioned.</li> <li>All sections clearly signposted.</li> <li>Correct cross-referencing (of figures, tables, equations) and citations.</li> </ul> |
| Introduction,<br>Method and<br>Design | 40%                | <ul> <li>Problem background introduced clearly.</li> <li>Evidence of a Top Down Design approach</li> <li>Conceptual Design Choices introduced.</li> <li>Design of each module follows a logical sequence.</li> <li>ASMs correspond to designs for each block.</li> <li>Software is clearly commented</li> </ul> | <ul> <li>Appropriate range of references used.</li> <li>Design decisions justified with alternatives given.</li> <li>Calculations shown in full, justifying and explaining any decisions.</li> <li>Correct ASM Syntax used.</li> <li>Well-structured Verilog Code</li> </ul>                                                                  |
| Results                               | 30%                | <ul> <li>Simulation results present for each block and well annotated.</li> <li>Results of full system in both simulation and experimentally presented.</li> <li>Results for each task accompanied by a commentary.</li> <li>Screen shots of results presented.</li> </ul>                                      | <ul> <li>Tests indicate that there are no problems caused by asynchronous inputs.</li> <li>Clear explanation of how the instructions operate correctly</li> </ul>                                                                                                                                                                             |
| Discussion                            | 10%                | <ul> <li>Discussion on what worked and what didn't.</li> <li>Critical assessment on the design – strength and weaknesses</li> </ul>                                                                                                                                                                             | Discussion on how the system was fully tested.                                                                                                                                                                                                                                                                                                |

## ELEC 373 Assignment 4 (2022-23) Synthesising the NIOS II Processor

### **Assignment Outline**

In Assignment 3 you added some extra instructions to a MIPS processor which was then synthesised and executed on the DE2 board. This assignment aims to introduce you to a commercial synthesised processor targeted for Altera FPGAs, which allows the easy importing of peripherals and the use of an industry standard IDE for software development.

Assignment 4 is split into two parts, Parts A and B. The objective of Part A is to get you familiar with QSYS, the NIOS II Processor and interfacing SRAM and SDRAM, on the Altera DE2 Board, to the NIOS II processor you synthesise. Part B requires you to develop and test a Custom Instruction that will be implemented in the FPGA.

### Part A - SRAM & SDRAM

The NIOS II hardware development tutorial synthesises a NIOS II processor with, 20 KB of on-chip memory, a timer, a JTAG UART, 8 parallel I/O pins and a system ID Component. Part A of this assignment requires you to interface the 512 KB SRAM and 8 MB SDRAM on the Altera DE2 Board to this design.

You should then test that the memory is functioning correctly by running the Memory Test programs available within the NIOS II IDE. You should modify the Memory Test Programme so that your Name and ID number are shown in the terminal window each time the memory is tested.

### **Hints**

- 1. Initially use the altera\_up\_avalon\_sram Controller (SRAM/SSRAM) for the SRAM interface
- 2. Use the SDRAM controller for the SDRAM Interface
- 3. Add a PLL to advance the clock for the SDRAM by 3ns compared with the system clock.

### Part B – Custom Instruction

Part B requires you to develop a Custom Instruction to count the number of leading 1s (or 0s – see Table 1) in the 32 bit number passed to the instruction (for example 0xFF000000 would have 8 leading 1s and 0 leading 0s, whilst 0x00F00000 would have 0 leading 1s and 8 leading 0s). You should write a program to test your Custom Instruction. You should also develop a test routine in C or assembler that performs the same function as the Custom Instruction and compare the speed of the Custom Instruction against your software implementation.

### **Submission**

You report should include the following:

- 1. Block diagram of BDF developed in Part A.
- 2. Table showing memory Map for Part A
- Screen dumps of test results showing memory test programs working for SRAM and SDRAM
- 4. ASM(s) and Verilog code for your custom instruction in Part B
- 5. C/C++ for your test program of Part B
- 6. Screen dump showing the results of your program for Part B
- 7. Results showing a speed comparison between the Custom Instruction and your software implementation.
- 8. Explanation of your results.

### **Submission Deadline**

Vital: Friday 19th May 2023 @ 11:59pm

**Table 1 Part B Custom Instruction Task** 

|           | Table 1 Part B Custom Instruction |            |
|-----------|-----------------------------------|------------|
| ID        | Name                              | Counting   |
| 201460324 | Alhuwayji, Abdullah Ahmed A       | Leading 0s |
| 201600204 | Cao, Zebin                        | Leading 0s |
| 201600220 | Chen, Jialei                      | Leading 1s |
| 201413268 | Day, Erik Johan George            | Leading 1s |
| 201510374 | Denston, Gregory                  | Leading 0s |
| 201600317 | Du, Yuang                         | Leading 0s |
| 201600335 | Feng, Haoru                       | Leading 1s |
| 201411100 | Fitzsimmons, Joseph               | Leading 1s |
| 200956435 | Glover, Aaron Phillip             | Leading 0s |
| 201600366 | Gong, Shengwei                    | Leading 0s |
| 201534766 | Haggar, Finlay Michael            | Leading 1s |
| 201600417 | Hou, Menghui                      | Leading 1s |
| 201600499 | Jiao, Tiankuo                     | Leading 0s |
| 201600504 |                                   | Leading 0s |
| 201600593 | ,                                 | Leading 1s |
|           | Li, Zhengxing                     | Leading 1s |
| 201600620 |                                   | Leading 0s |
|           | Liu, Yuanchen                     | Leading 0s |
|           | Ma, Hanyuan                       | Leading 1s |
|           | Mahmoud, Omran Hussain Ali Hassan | Leading 1s |
|           | Mao, Zhenyifan                    | Leading 0s |
| 201600743 |                                   | Leading 0s |
|           | Qian, Shangyuan                   | Leading 1s |
|           | Shen, Zhouyi                      | Leading 1s |
|           | Tao, Mingrui                      | Leading 0s |
|           | Thompson, Jake                    | Leading 0s |
|           | Wang, Jiayu                       | Leading 1s |
|           | Wang, Ruoyu                       | Leading 1s |
|           | Wang, Shibo                       | Leading 0s |
|           | Wang, Shiyan                      | Leading 0s |
|           | Wang, Xinmi                       | Leading 1s |
|           | Wang, Zhongpei                    | Leading 1s |
|           | Wen, Qinzheng                     | Leading 0s |
|           | Woodward, Elliot                  | Leading 0s |
| 201521301 |                                   | Leading 1s |
| 201580975 |                                   | Leading 1s |
|           | Xu, Minghong                      | Leading 0s |
| 201601083 |                                   | Leading 0s |
|           | Yao, Qihang                       | Leading 1s |
| 201601168 |                                   | Leading 1s |
|           | Yuan, Chenjie                     | Leading 0s |
|           | Zhang, Chao                       | Leading 0s |
|           | Zhang, Quanze                     | Leading 1s |
|           | Zhao, Yuetian                     | Leading 1s |
|           | Zheng, Chenyu                     | Leading 0s |
|           | Zhou, Jinkai                      | Leading 0s |
|           | Zhou, Yiyang                      | Leading 1s |
|           | Zhu, Qilong                       | Leading 1s |
|           | Zhu, Yuhao                        | Leading 0s |
| 73        |                                   |            |

J.S. Smith 24/4/23